1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2016 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg */
23fb4d8502Sjsg #include "amdgpu.h"
24c349dbc7Sjsg #include "amdgpu_ras.h"
25fb4d8502Sjsg #include "mmhub_v1_0.h"
26fb4d8502Sjsg
27fb4d8502Sjsg #include "mmhub/mmhub_1_0_offset.h"
28fb4d8502Sjsg #include "mmhub/mmhub_1_0_sh_mask.h"
29fb4d8502Sjsg #include "mmhub/mmhub_1_0_default.h"
30fb4d8502Sjsg #include "vega10_enum.h"
31c349dbc7Sjsg #include "soc15.h"
32fb4d8502Sjsg #include "soc15_common.h"
33fb4d8502Sjsg
34fb4d8502Sjsg #define mmDAGB0_CNTL_MISC2_RV 0x008f
35fb4d8502Sjsg #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
36fb4d8502Sjsg
mmhub_v1_0_get_fb_location(struct amdgpu_device * adev)37ad8b1aafSjsg static u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
38fb4d8502Sjsg {
39fb4d8502Sjsg u64 base = RREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE);
40c349dbc7Sjsg u64 top = RREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP);
41fb4d8502Sjsg
42fb4d8502Sjsg base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
43fb4d8502Sjsg base <<= 24;
44fb4d8502Sjsg
45c349dbc7Sjsg top &= MC_VM_FB_LOCATION_TOP__FB_TOP_MASK;
46c349dbc7Sjsg top <<= 24;
47c349dbc7Sjsg
48c349dbc7Sjsg adev->gmc.fb_start = base;
49c349dbc7Sjsg adev->gmc.fb_end = top;
50c349dbc7Sjsg
51fb4d8502Sjsg return base;
52fb4d8502Sjsg }
53fb4d8502Sjsg
mmhub_v1_0_setup_vm_pt_regs(struct amdgpu_device * adev,uint32_t vmid,uint64_t page_table_base)54ad8b1aafSjsg static void mmhub_v1_0_setup_vm_pt_regs(struct amdgpu_device *adev, uint32_t vmid,
55c349dbc7Sjsg uint64_t page_table_base)
56fb4d8502Sjsg {
57f005ef32Sjsg struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
58fb4d8502Sjsg
59c349dbc7Sjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
60ad8b1aafSjsg hub->ctx_addr_distance * vmid,
61ad8b1aafSjsg lower_32_bits(page_table_base));
62fb4d8502Sjsg
63c349dbc7Sjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
64ad8b1aafSjsg hub->ctx_addr_distance * vmid,
65ad8b1aafSjsg upper_32_bits(page_table_base));
66fb4d8502Sjsg }
67fb4d8502Sjsg
mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device * adev)68fb4d8502Sjsg static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
69fb4d8502Sjsg {
70c349dbc7Sjsg uint64_t pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
71c349dbc7Sjsg
72c349dbc7Sjsg mmhub_v1_0_setup_vm_pt_regs(adev, 0, pt_base);
73fb4d8502Sjsg
74fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
75fb4d8502Sjsg (u32)(adev->gmc.gart_start >> 12));
76fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
77fb4d8502Sjsg (u32)(adev->gmc.gart_start >> 44));
78fb4d8502Sjsg
79fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
80fb4d8502Sjsg (u32)(adev->gmc.gart_end >> 12));
81fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
82fb4d8502Sjsg (u32)(adev->gmc.gart_end >> 44));
83fb4d8502Sjsg }
84fb4d8502Sjsg
mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device * adev)85fb4d8502Sjsg static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
86fb4d8502Sjsg {
87fb4d8502Sjsg uint64_t value;
88fb4d8502Sjsg uint32_t tmp;
89fb4d8502Sjsg
90c349dbc7Sjsg /* Program the AGP BAR */
91fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BASE, 0);
92c349dbc7Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BOT, adev->gmc.agp_start >> 24);
93c349dbc7Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_TOP, adev->gmc.agp_end >> 24);
94fb4d8502Sjsg
95fb4d8502Sjsg /* Program the system aperture low logical page number. */
96fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
97c349dbc7Sjsg min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18);
98c349dbc7Sjsg
99*8cf5070fSjsg if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
100*8cf5070fSjsg AMD_APU_IS_RENOIR |
101*8cf5070fSjsg AMD_APU_IS_GREEN_SARDINE))
102c349dbc7Sjsg /*
103c349dbc7Sjsg * Raven2 has a HW issue that it is unable to use the vram which
104c349dbc7Sjsg * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
105c349dbc7Sjsg * workaround that increase system aperture high address (add 1)
106c349dbc7Sjsg * to get rid of the VM fault and hardware hang.
107c349dbc7Sjsg */
108fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
109c349dbc7Sjsg max((adev->gmc.fb_end >> 18) + 0x1,
110c349dbc7Sjsg adev->gmc.agp_end >> 18));
111c349dbc7Sjsg else
112c349dbc7Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
113c349dbc7Sjsg max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18);
114c349dbc7Sjsg
115c349dbc7Sjsg if (amdgpu_sriov_vf(adev))
116c349dbc7Sjsg return;
117fb4d8502Sjsg
118fb4d8502Sjsg /* Set default page address. */
119f005ef32Sjsg value = amdgpu_gmc_vram_mc2pa(adev, adev->mem_scratch.gpu_addr);
120fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
121fb4d8502Sjsg (u32)(value >> 12));
122fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
123fb4d8502Sjsg (u32)(value >> 44));
124fb4d8502Sjsg
125fb4d8502Sjsg /* Program "protection fault". */
126fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
127fb4d8502Sjsg (u32)(adev->dummy_page_addr >> 12));
128fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
129fb4d8502Sjsg (u32)((u64)adev->dummy_page_addr >> 44));
130fb4d8502Sjsg
131fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2);
132fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
133fb4d8502Sjsg ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
134fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2, tmp);
135fb4d8502Sjsg }
136fb4d8502Sjsg
mmhub_v1_0_init_tlb_regs(struct amdgpu_device * adev)137fb4d8502Sjsg static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
138fb4d8502Sjsg {
139fb4d8502Sjsg uint32_t tmp;
140fb4d8502Sjsg
141fb4d8502Sjsg /* Setup TLB control */
142fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
143fb4d8502Sjsg
144fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
145fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
146fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
147fb4d8502Sjsg ENABLE_ADVANCED_DRIVER_MODEL, 1);
148fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
149fb4d8502Sjsg SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
150fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
151fb4d8502Sjsg MTYPE, MTYPE_UC);/* XXX for emulation. */
152fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
153fb4d8502Sjsg
154fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
155fb4d8502Sjsg }
156fb4d8502Sjsg
mmhub_v1_0_init_cache_regs(struct amdgpu_device * adev)157fb4d8502Sjsg static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
158fb4d8502Sjsg {
159fb4d8502Sjsg uint32_t tmp;
160fb4d8502Sjsg
161c349dbc7Sjsg if (amdgpu_sriov_vf(adev))
162c349dbc7Sjsg return;
163c349dbc7Sjsg
164fb4d8502Sjsg /* Setup L2 cache */
165fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
166fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
167fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
168fb4d8502Sjsg /* XXX for emulation, Refer to closed source code.*/
169fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
170fb4d8502Sjsg 0);
171c349dbc7Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 0);
172fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
173fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
174fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
175fb4d8502Sjsg
176fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2);
177fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
178fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
179fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2, tmp);
180fb4d8502Sjsg
181e333243aSjsg tmp = mmVM_L2_CNTL3_DEFAULT;
182fb4d8502Sjsg if (adev->gmc.translate_further) {
183fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 12);
184fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
185fb4d8502Sjsg L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
186fb4d8502Sjsg } else {
187fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
188fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
189fb4d8502Sjsg L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
190fb4d8502Sjsg }
191fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, tmp);
192fb4d8502Sjsg
193fb4d8502Sjsg tmp = mmVM_L2_CNTL4_DEFAULT;
194fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
195fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
196fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL4, tmp);
197fb4d8502Sjsg }
198fb4d8502Sjsg
mmhub_v1_0_enable_system_domain(struct amdgpu_device * adev)199fb4d8502Sjsg static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
200fb4d8502Sjsg {
201fb4d8502Sjsg uint32_t tmp;
202fb4d8502Sjsg
203fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL);
204fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
205fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
206c349dbc7Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL,
207c349dbc7Sjsg RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
208fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL, tmp);
209fb4d8502Sjsg }
210fb4d8502Sjsg
mmhub_v1_0_disable_identity_aperture(struct amdgpu_device * adev)211fb4d8502Sjsg static void mmhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
212fb4d8502Sjsg {
213c349dbc7Sjsg if (amdgpu_sriov_vf(adev))
214c349dbc7Sjsg return;
215c349dbc7Sjsg
216fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
217fb4d8502Sjsg 0XFFFFFFFF);
218fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
219fb4d8502Sjsg 0x0000000F);
220fb4d8502Sjsg
221fb4d8502Sjsg WREG32_SOC15(MMHUB, 0,
222fb4d8502Sjsg mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32, 0);
223fb4d8502Sjsg WREG32_SOC15(MMHUB, 0,
224fb4d8502Sjsg mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32, 0);
225fb4d8502Sjsg
226fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32,
227fb4d8502Sjsg 0);
228fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32,
229fb4d8502Sjsg 0);
230fb4d8502Sjsg }
231fb4d8502Sjsg
mmhub_v1_0_setup_vmid_config(struct amdgpu_device * adev)232fb4d8502Sjsg static void mmhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
233fb4d8502Sjsg {
234f005ef32Sjsg struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
235fb4d8502Sjsg unsigned num_level, block_size;
236fb4d8502Sjsg uint32_t tmp;
237fb4d8502Sjsg int i;
238fb4d8502Sjsg
239fb4d8502Sjsg num_level = adev->vm_manager.num_level;
240fb4d8502Sjsg block_size = adev->vm_manager.block_size;
241fb4d8502Sjsg if (adev->gmc.translate_further)
242fb4d8502Sjsg num_level -= 1;
243fb4d8502Sjsg else
244fb4d8502Sjsg block_size -= 9;
245fb4d8502Sjsg
246fb4d8502Sjsg for (i = 0; i <= 14; i++) {
247fb4d8502Sjsg tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i);
248fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
249fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
250fb4d8502Sjsg num_level);
251fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
252fb4d8502Sjsg RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
253fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
254fb4d8502Sjsg DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
255fb4d8502Sjsg 1);
256fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
257fb4d8502Sjsg PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
258fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
259fb4d8502Sjsg VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
260fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
261fb4d8502Sjsg READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
262fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
263fb4d8502Sjsg WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
264fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
265fb4d8502Sjsg EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
266fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
267fb4d8502Sjsg PAGE_TABLE_BLOCK_SIZE,
268fb4d8502Sjsg block_size);
269fb4d8502Sjsg /* Send no-retry XNACK on fault to suppress VM fault storm. */
270fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
271c349dbc7Sjsg RETRY_PERMISSION_OR_INVALID_PAGE_FAULT,
272ad8b1aafSjsg !adev->gmc.noretry);
273ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL,
274ad8b1aafSjsg i * hub->ctx_distance, tmp);
275ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32,
276ad8b1aafSjsg i * hub->ctx_addr_distance, 0);
277ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32,
278ad8b1aafSjsg i * hub->ctx_addr_distance, 0);
279ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32,
280ad8b1aafSjsg i * hub->ctx_addr_distance,
281fb4d8502Sjsg lower_32_bits(adev->vm_manager.max_pfn - 1));
282ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32,
283ad8b1aafSjsg i * hub->ctx_addr_distance,
284fb4d8502Sjsg upper_32_bits(adev->vm_manager.max_pfn - 1));
285fb4d8502Sjsg }
286fb4d8502Sjsg }
287fb4d8502Sjsg
mmhub_v1_0_program_invalidation(struct amdgpu_device * adev)288fb4d8502Sjsg static void mmhub_v1_0_program_invalidation(struct amdgpu_device *adev)
289fb4d8502Sjsg {
290f005ef32Sjsg struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
291fb4d8502Sjsg unsigned i;
292fb4d8502Sjsg
293fb4d8502Sjsg for (i = 0; i < 18; ++i) {
294fb4d8502Sjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
295ad8b1aafSjsg i * hub->eng_addr_distance, 0xffffffff);
296fb4d8502Sjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
297ad8b1aafSjsg i * hub->eng_addr_distance, 0x1f);
298fb4d8502Sjsg }
299fb4d8502Sjsg }
300fb4d8502Sjsg
mmhub_v1_0_update_power_gating(struct amdgpu_device * adev,bool enable)301ad8b1aafSjsg static void mmhub_v1_0_update_power_gating(struct amdgpu_device *adev,
302fb4d8502Sjsg bool enable)
303fb4d8502Sjsg {
304fb4d8502Sjsg if (amdgpu_sriov_vf(adev))
305fb4d8502Sjsg return;
306fb4d8502Sjsg
3071bb76ff1Sjsg if (adev->pg_flags & AMD_PG_SUPPORT_MMHUB)
3081bb76ff1Sjsg amdgpu_dpm_set_powergating_by_smu(adev,
3091bb76ff1Sjsg AMD_IP_BLOCK_TYPE_GMC,
3101bb76ff1Sjsg enable);
311fb4d8502Sjsg }
312fb4d8502Sjsg
mmhub_v1_0_gart_enable(struct amdgpu_device * adev)313ad8b1aafSjsg static int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
314fb4d8502Sjsg {
315fb4d8502Sjsg if (amdgpu_sriov_vf(adev)) {
316fb4d8502Sjsg /*
317fb4d8502Sjsg * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
318fb4d8502Sjsg * VF copy registers so vbios post doesn't program them, for
319fb4d8502Sjsg * SRIOV driver need to program them
320fb4d8502Sjsg */
321fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE,
322fb4d8502Sjsg adev->gmc.vram_start >> 24);
323fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP,
324fb4d8502Sjsg adev->gmc.vram_end >> 24);
325fb4d8502Sjsg }
326fb4d8502Sjsg
327fb4d8502Sjsg /* GART Enable. */
328fb4d8502Sjsg mmhub_v1_0_init_gart_aperture_regs(adev);
329fb4d8502Sjsg mmhub_v1_0_init_system_aperture_regs(adev);
330fb4d8502Sjsg mmhub_v1_0_init_tlb_regs(adev);
331fb4d8502Sjsg mmhub_v1_0_init_cache_regs(adev);
332fb4d8502Sjsg
333fb4d8502Sjsg mmhub_v1_0_enable_system_domain(adev);
334fb4d8502Sjsg mmhub_v1_0_disable_identity_aperture(adev);
335fb4d8502Sjsg mmhub_v1_0_setup_vmid_config(adev);
336fb4d8502Sjsg mmhub_v1_0_program_invalidation(adev);
337fb4d8502Sjsg
338fb4d8502Sjsg return 0;
339fb4d8502Sjsg }
340fb4d8502Sjsg
mmhub_v1_0_gart_disable(struct amdgpu_device * adev)341ad8b1aafSjsg static void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
342fb4d8502Sjsg {
343f005ef32Sjsg struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
344fb4d8502Sjsg u32 tmp;
345fb4d8502Sjsg u32 i;
346fb4d8502Sjsg
347fb4d8502Sjsg /* Disable all tables */
3485ca02815Sjsg for (i = 0; i < AMDGPU_NUM_VMID; i++)
349ad8b1aafSjsg WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL,
350ad8b1aafSjsg i * hub->ctx_distance, 0);
351fb4d8502Sjsg
352fb4d8502Sjsg /* Setup TLB control */
353fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
354fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
355fb4d8502Sjsg tmp = REG_SET_FIELD(tmp,
356fb4d8502Sjsg MC_VM_MX_L1_TLB_CNTL,
357fb4d8502Sjsg ENABLE_ADVANCED_DRIVER_MODEL,
358fb4d8502Sjsg 0);
359fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
360fb4d8502Sjsg
361c349dbc7Sjsg if (!amdgpu_sriov_vf(adev)) {
362fb4d8502Sjsg /* Setup L2 cache */
363fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
364fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
365fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
366fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, 0);
367fb4d8502Sjsg }
368c349dbc7Sjsg }
369fb4d8502Sjsg
370fb4d8502Sjsg /**
371fb4d8502Sjsg * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
372fb4d8502Sjsg *
373fb4d8502Sjsg * @adev: amdgpu_device pointer
374fb4d8502Sjsg * @value: true redirects VM faults to the default page
375fb4d8502Sjsg */
mmhub_v1_0_set_fault_enable_default(struct amdgpu_device * adev,bool value)376ad8b1aafSjsg static void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
377fb4d8502Sjsg {
378fb4d8502Sjsg u32 tmp;
379c349dbc7Sjsg
380c349dbc7Sjsg if (amdgpu_sriov_vf(adev))
381c349dbc7Sjsg return;
382c349dbc7Sjsg
383fb4d8502Sjsg tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
384fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
385fb4d8502Sjsg RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
386fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
387fb4d8502Sjsg PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
388fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
389fb4d8502Sjsg PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
390fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
391fb4d8502Sjsg PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
392fb4d8502Sjsg tmp = REG_SET_FIELD(tmp,
393fb4d8502Sjsg VM_L2_PROTECTION_FAULT_CNTL,
394fb4d8502Sjsg TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
395fb4d8502Sjsg value);
396fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
397fb4d8502Sjsg NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
398fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
399fb4d8502Sjsg DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
400fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
401fb4d8502Sjsg VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
402fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
403fb4d8502Sjsg READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
404fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
405fb4d8502Sjsg WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
406fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
407fb4d8502Sjsg EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
408fb4d8502Sjsg if (!value) {
409fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
410fb4d8502Sjsg CRASH_ON_NO_RETRY_FAULT, 1);
411fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
412fb4d8502Sjsg CRASH_ON_RETRY_FAULT, 1);
413fb4d8502Sjsg }
414fb4d8502Sjsg
415fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
416fb4d8502Sjsg }
417fb4d8502Sjsg
mmhub_v1_0_init(struct amdgpu_device * adev)418ad8b1aafSjsg static void mmhub_v1_0_init(struct amdgpu_device *adev)
419fb4d8502Sjsg {
420f005ef32Sjsg struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB0(0)];
421fb4d8502Sjsg
422fb4d8502Sjsg hub->ctx0_ptb_addr_lo32 =
423fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0,
424fb4d8502Sjsg mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
425fb4d8502Sjsg hub->ctx0_ptb_addr_hi32 =
426fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0,
427fb4d8502Sjsg mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
428c349dbc7Sjsg hub->vm_inv_eng0_sem =
429c349dbc7Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_SEM);
430fb4d8502Sjsg hub->vm_inv_eng0_req =
431fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
432fb4d8502Sjsg hub->vm_inv_eng0_ack =
433fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
434fb4d8502Sjsg hub->vm_context0_cntl =
435fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
436fb4d8502Sjsg hub->vm_l2_pro_fault_status =
437fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
438fb4d8502Sjsg hub->vm_l2_pro_fault_cntl =
439fb4d8502Sjsg SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
440fb4d8502Sjsg
441ad8b1aafSjsg hub->ctx_distance = mmVM_CONTEXT1_CNTL - mmVM_CONTEXT0_CNTL;
442ad8b1aafSjsg hub->ctx_addr_distance = mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32 -
443ad8b1aafSjsg mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32;
444ad8b1aafSjsg hub->eng_distance = mmVM_INVALIDATE_ENG1_REQ - mmVM_INVALIDATE_ENG0_REQ;
445ad8b1aafSjsg hub->eng_addr_distance = mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32 -
446ad8b1aafSjsg mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32;
447fb4d8502Sjsg }
448fb4d8502Sjsg
mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)449fb4d8502Sjsg static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
450fb4d8502Sjsg bool enable)
451fb4d8502Sjsg {
452fb4d8502Sjsg uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
453fb4d8502Sjsg
454fb4d8502Sjsg def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
455fb4d8502Sjsg
4563ee1c80bSjsg if (adev->asic_type != CHIP_RAVEN) {
457fb4d8502Sjsg def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
458fb4d8502Sjsg def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2);
459fb4d8502Sjsg } else
460fb4d8502Sjsg def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV);
461fb4d8502Sjsg
462fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
463fb4d8502Sjsg data |= ATC_L2_MISC_CG__ENABLE_MASK;
464fb4d8502Sjsg
465fb4d8502Sjsg data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
466fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
467fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
468fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
469fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
470fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
471fb4d8502Sjsg
4723ee1c80bSjsg if (adev->asic_type != CHIP_RAVEN)
473fb4d8502Sjsg data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
474fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
475fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
476fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
477fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
478fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
479fb4d8502Sjsg } else {
480fb4d8502Sjsg data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
481fb4d8502Sjsg
482fb4d8502Sjsg data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
483fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
484fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
485fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
486fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
487fb4d8502Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
488fb4d8502Sjsg
4893ee1c80bSjsg if (adev->asic_type != CHIP_RAVEN)
490fb4d8502Sjsg data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
491fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
492fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
493fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
494fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
495fb4d8502Sjsg DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
496fb4d8502Sjsg }
497fb4d8502Sjsg
498fb4d8502Sjsg if (def != data)
499fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
500fb4d8502Sjsg
501fb4d8502Sjsg if (def1 != data1) {
5023ee1c80bSjsg if (adev->asic_type != CHIP_RAVEN)
503fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);
504fb4d8502Sjsg else
505fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV, data1);
506fb4d8502Sjsg }
507fb4d8502Sjsg
5083ee1c80bSjsg if (adev->asic_type != CHIP_RAVEN && def2 != data2)
509fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2, data2);
510fb4d8502Sjsg }
511fb4d8502Sjsg
mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)512fb4d8502Sjsg static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
513fb4d8502Sjsg bool enable)
514fb4d8502Sjsg {
515fb4d8502Sjsg uint32_t def, data;
516fb4d8502Sjsg
517fb4d8502Sjsg def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
518fb4d8502Sjsg
519fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
520fb4d8502Sjsg data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
521fb4d8502Sjsg else
522fb4d8502Sjsg data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
523fb4d8502Sjsg
524fb4d8502Sjsg if (def != data)
525fb4d8502Sjsg WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
526fb4d8502Sjsg }
527fb4d8502Sjsg
mmhub_v1_0_set_clockgating(struct amdgpu_device * adev,enum amd_clockgating_state state)528ad8b1aafSjsg static int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
529fb4d8502Sjsg enum amd_clockgating_state state)
530fb4d8502Sjsg {
531fb4d8502Sjsg if (amdgpu_sriov_vf(adev))
532fb4d8502Sjsg return 0;
533fb4d8502Sjsg
534fb4d8502Sjsg switch (adev->asic_type) {
535fb4d8502Sjsg case CHIP_VEGA10:
536fb4d8502Sjsg case CHIP_VEGA12:
537fb4d8502Sjsg case CHIP_VEGA20:
538fb4d8502Sjsg case CHIP_RAVEN:
539c349dbc7Sjsg case CHIP_RENOIR:
540fb4d8502Sjsg mmhub_v1_0_update_medium_grain_clock_gating(adev,
541c349dbc7Sjsg state == AMD_CG_STATE_GATE);
542fb4d8502Sjsg mmhub_v1_0_update_medium_grain_light_sleep(adev,
543c349dbc7Sjsg state == AMD_CG_STATE_GATE);
544fb4d8502Sjsg break;
545fb4d8502Sjsg default:
546fb4d8502Sjsg break;
547fb4d8502Sjsg }
548fb4d8502Sjsg
549fb4d8502Sjsg return 0;
550fb4d8502Sjsg }
551fb4d8502Sjsg
mmhub_v1_0_get_clockgating(struct amdgpu_device * adev,u64 * flags)5521bb76ff1Sjsg static void mmhub_v1_0_get_clockgating(struct amdgpu_device *adev, u64 *flags)
553fb4d8502Sjsg {
554c349dbc7Sjsg int data, data1;
555fb4d8502Sjsg
556fb4d8502Sjsg if (amdgpu_sriov_vf(adev))
557fb4d8502Sjsg *flags = 0;
558fb4d8502Sjsg
559c349dbc7Sjsg data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
560c349dbc7Sjsg
561c349dbc7Sjsg data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
562c349dbc7Sjsg
563fb4d8502Sjsg /* AMD_CG_SUPPORT_MC_MGCG */
564c349dbc7Sjsg if ((data & ATC_L2_MISC_CG__ENABLE_MASK) &&
565c349dbc7Sjsg !(data1 & (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
566c349dbc7Sjsg DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
567c349dbc7Sjsg DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
568c349dbc7Sjsg DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
569c349dbc7Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
570c349dbc7Sjsg DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK)))
571fb4d8502Sjsg *flags |= AMD_CG_SUPPORT_MC_MGCG;
572fb4d8502Sjsg
573fb4d8502Sjsg /* AMD_CG_SUPPORT_MC_LS */
574fb4d8502Sjsg if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
575fb4d8502Sjsg *flags |= AMD_CG_SUPPORT_MC_LS;
576fb4d8502Sjsg }
577c349dbc7Sjsg
578c349dbc7Sjsg static const struct soc15_ras_field_entry mmhub_v1_0_ras_fields[] = {
579c349dbc7Sjsg { "MMEA0_DRAMRD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
580c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMRD_CMDMEM_SEC_COUNT),
581c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMRD_CMDMEM_DED_COUNT),
582c349dbc7Sjsg },
583c349dbc7Sjsg { "MMEA0_DRAMWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
584c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMWR_CMDMEM_SEC_COUNT),
585c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMWR_CMDMEM_DED_COUNT),
586c349dbc7Sjsg },
587c349dbc7Sjsg { "MMEA0_DRAMWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
588c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMWR_DATAMEM_SEC_COUNT),
589c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMWR_DATAMEM_DED_COUNT),
590c349dbc7Sjsg },
591c349dbc7Sjsg { "MMEA0_RRET_TAGMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
592c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, RRET_TAGMEM_SEC_COUNT),
593c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, RRET_TAGMEM_DED_COUNT),
594c349dbc7Sjsg },
595c349dbc7Sjsg { "MMEA0_WRET_TAGMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
596c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, WRET_TAGMEM_SEC_COUNT),
597c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, WRET_TAGMEM_DED_COUNT),
598c349dbc7Sjsg },
599c349dbc7Sjsg { "MMEA0_DRAMRD_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
600c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMRD_PAGEMEM_SED_COUNT),
601c349dbc7Sjsg 0, 0,
602c349dbc7Sjsg },
603c349dbc7Sjsg { "MMEA0_DRAMWR_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
604c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, DRAMWR_PAGEMEM_SED_COUNT),
605c349dbc7Sjsg 0, 0,
606c349dbc7Sjsg },
607c349dbc7Sjsg { "MMEA0_IORD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
608c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, IORD_CMDMEM_SED_COUNT),
609c349dbc7Sjsg 0, 0,
610c349dbc7Sjsg },
611c349dbc7Sjsg { "MMEA0_IOWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
612c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, IOWR_CMDMEM_SED_COUNT),
613c349dbc7Sjsg 0, 0,
614c349dbc7Sjsg },
615c349dbc7Sjsg { "MMEA0_IOWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20),
616c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT_VG20, IOWR_DATAMEM_SED_COUNT),
617c349dbc7Sjsg 0, 0,
618c349dbc7Sjsg },
619c349dbc7Sjsg { "MMEA0_GMIRD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20),
620c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIRD_CMDMEM_SEC_COUNT),
621c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIRD_CMDMEM_DED_COUNT),
622c349dbc7Sjsg },
623c349dbc7Sjsg { "MMEA0_GMIWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20),
624c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIWR_CMDMEM_SEC_COUNT),
625c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIWR_CMDMEM_DED_COUNT),
626c349dbc7Sjsg },
627c349dbc7Sjsg { "MMEA0_GMIWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20),
628c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIWR_DATAMEM_SEC_COUNT),
629c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIWR_DATAMEM_DED_COUNT),
630c349dbc7Sjsg },
631c349dbc7Sjsg { "MMEA0_GMIRD_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20),
632c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIRD_PAGEMEM_SED_COUNT),
633c349dbc7Sjsg 0, 0,
634c349dbc7Sjsg },
635c349dbc7Sjsg { "MMEA0_GMIWR_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20),
636c349dbc7Sjsg SOC15_REG_FIELD(MMEA0_EDC_CNT2_VG20, GMIWR_PAGEMEM_SED_COUNT),
637c349dbc7Sjsg 0, 0,
638c349dbc7Sjsg },
639c349dbc7Sjsg { "MMEA1_DRAMRD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
640c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMRD_CMDMEM_SEC_COUNT),
641c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMRD_CMDMEM_DED_COUNT),
642c349dbc7Sjsg },
643c349dbc7Sjsg { "MMEA1_DRAMWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
644c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMWR_CMDMEM_SEC_COUNT),
645c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMWR_CMDMEM_DED_COUNT),
646c349dbc7Sjsg },
647c349dbc7Sjsg { "MMEA1_DRAMWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
648c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMWR_DATAMEM_SEC_COUNT),
649c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMWR_DATAMEM_DED_COUNT),
650c349dbc7Sjsg },
651c349dbc7Sjsg { "MMEA1_RRET_TAGMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
652c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, RRET_TAGMEM_SEC_COUNT),
653c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, RRET_TAGMEM_DED_COUNT),
654c349dbc7Sjsg },
655c349dbc7Sjsg { "MMEA1_WRET_TAGMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
656c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, WRET_TAGMEM_SEC_COUNT),
657c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, WRET_TAGMEM_DED_COUNT),
658c349dbc7Sjsg },
659c349dbc7Sjsg { "MMEA1_DRAMRD_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
660c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMRD_PAGEMEM_SED_COUNT),
661c349dbc7Sjsg 0, 0,
662c349dbc7Sjsg },
663c349dbc7Sjsg { "MMEA1_DRAMWR_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
664c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, DRAMWR_PAGEMEM_SED_COUNT),
665c349dbc7Sjsg 0, 0,
666c349dbc7Sjsg },
667c349dbc7Sjsg { "MMEA1_IORD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
668c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, IORD_CMDMEM_SED_COUNT),
669c349dbc7Sjsg 0, 0,
670c349dbc7Sjsg },
671c349dbc7Sjsg { "MMEA1_IOWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
672c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, IOWR_CMDMEM_SED_COUNT),
673c349dbc7Sjsg 0, 0,
674c349dbc7Sjsg },
675c349dbc7Sjsg { "MMEA1_IOWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20),
676c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT_VG20, IOWR_DATAMEM_SED_COUNT),
677c349dbc7Sjsg 0, 0,
678c349dbc7Sjsg },
679c349dbc7Sjsg { "MMEA1_GMIRD_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20),
680c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIRD_CMDMEM_SEC_COUNT),
681c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIRD_CMDMEM_DED_COUNT),
682c349dbc7Sjsg },
683c349dbc7Sjsg { "MMEA1_GMIWR_CMDMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20),
684c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIWR_CMDMEM_SEC_COUNT),
685c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIWR_CMDMEM_DED_COUNT),
686c349dbc7Sjsg },
687c349dbc7Sjsg { "MMEA1_GMIWR_DATAMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20),
688c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIWR_DATAMEM_SEC_COUNT),
689c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIWR_DATAMEM_DED_COUNT),
690c349dbc7Sjsg },
691c349dbc7Sjsg { "MMEA1_GMIRD_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20),
692c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIRD_PAGEMEM_SED_COUNT),
693c349dbc7Sjsg 0, 0,
694c349dbc7Sjsg },
695c349dbc7Sjsg { "MMEA1_GMIWR_PAGEMEM", SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20),
696c349dbc7Sjsg SOC15_REG_FIELD(MMEA1_EDC_CNT2_VG20, GMIWR_PAGEMEM_SED_COUNT),
697c349dbc7Sjsg 0, 0,
698c349dbc7Sjsg }
699c349dbc7Sjsg };
700c349dbc7Sjsg
701c349dbc7Sjsg static const struct soc15_reg_entry mmhub_v1_0_edc_cnt_regs[] = {
702c349dbc7Sjsg { SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT_VG20), 0, 0, 0},
703c349dbc7Sjsg { SOC15_REG_ENTRY(MMHUB, 0, mmMMEA0_EDC_CNT2_VG20), 0, 0, 0},
704c349dbc7Sjsg { SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT_VG20), 0, 0, 0},
705c349dbc7Sjsg { SOC15_REG_ENTRY(MMHUB, 0, mmMMEA1_EDC_CNT2_VG20), 0, 0, 0},
706c349dbc7Sjsg };
707c349dbc7Sjsg
mmhub_v1_0_get_ras_error_count(struct amdgpu_device * adev,const struct soc15_reg_entry * reg,uint32_t value,uint32_t * sec_count,uint32_t * ded_count)708ad8b1aafSjsg static int mmhub_v1_0_get_ras_error_count(struct amdgpu_device *adev,
709ad8b1aafSjsg const struct soc15_reg_entry *reg,
710c349dbc7Sjsg uint32_t value, uint32_t *sec_count, uint32_t *ded_count)
711c349dbc7Sjsg {
712c349dbc7Sjsg uint32_t i;
713c349dbc7Sjsg uint32_t sec_cnt, ded_cnt;
714c349dbc7Sjsg
715c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(mmhub_v1_0_ras_fields); i++) {
716c349dbc7Sjsg if (mmhub_v1_0_ras_fields[i].reg_offset != reg->reg_offset)
717c349dbc7Sjsg continue;
718c349dbc7Sjsg
719c349dbc7Sjsg sec_cnt = (value &
720c349dbc7Sjsg mmhub_v1_0_ras_fields[i].sec_count_mask) >>
721c349dbc7Sjsg mmhub_v1_0_ras_fields[i].sec_count_shift;
722c349dbc7Sjsg if (sec_cnt) {
723ad8b1aafSjsg dev_info(adev->dev,
724ad8b1aafSjsg "MMHUB SubBlock %s, SEC %d\n",
725c349dbc7Sjsg mmhub_v1_0_ras_fields[i].name,
726c349dbc7Sjsg sec_cnt);
727c349dbc7Sjsg *sec_count += sec_cnt;
728c349dbc7Sjsg }
729c349dbc7Sjsg
730c349dbc7Sjsg ded_cnt = (value &
731c349dbc7Sjsg mmhub_v1_0_ras_fields[i].ded_count_mask) >>
732c349dbc7Sjsg mmhub_v1_0_ras_fields[i].ded_count_shift;
733c349dbc7Sjsg if (ded_cnt) {
734ad8b1aafSjsg dev_info(adev->dev,
735ad8b1aafSjsg "MMHUB SubBlock %s, DED %d\n",
736c349dbc7Sjsg mmhub_v1_0_ras_fields[i].name,
737c349dbc7Sjsg ded_cnt);
738c349dbc7Sjsg *ded_count += ded_cnt;
739c349dbc7Sjsg }
740c349dbc7Sjsg }
741c349dbc7Sjsg
742c349dbc7Sjsg return 0;
743c349dbc7Sjsg }
744c349dbc7Sjsg
mmhub_v1_0_query_ras_error_count(struct amdgpu_device * adev,void * ras_error_status)745c349dbc7Sjsg static void mmhub_v1_0_query_ras_error_count(struct amdgpu_device *adev,
746c349dbc7Sjsg void *ras_error_status)
747c349dbc7Sjsg {
748c349dbc7Sjsg struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
749c349dbc7Sjsg uint32_t sec_count = 0, ded_count = 0;
750c349dbc7Sjsg uint32_t i;
751c349dbc7Sjsg uint32_t reg_value;
752c349dbc7Sjsg
753c349dbc7Sjsg err_data->ue_count = 0;
754c349dbc7Sjsg err_data->ce_count = 0;
755c349dbc7Sjsg
756c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(mmhub_v1_0_edc_cnt_regs); i++) {
757c349dbc7Sjsg reg_value =
758c349dbc7Sjsg RREG32(SOC15_REG_ENTRY_OFFSET(mmhub_v1_0_edc_cnt_regs[i]));
759c349dbc7Sjsg if (reg_value)
760ad8b1aafSjsg mmhub_v1_0_get_ras_error_count(adev,
761ad8b1aafSjsg &mmhub_v1_0_edc_cnt_regs[i],
762c349dbc7Sjsg reg_value, &sec_count, &ded_count);
763c349dbc7Sjsg }
764c349dbc7Sjsg
765c349dbc7Sjsg err_data->ce_count += sec_count;
766c349dbc7Sjsg err_data->ue_count += ded_count;
767c349dbc7Sjsg }
768c349dbc7Sjsg
mmhub_v1_0_reset_ras_error_count(struct amdgpu_device * adev)769c349dbc7Sjsg static void mmhub_v1_0_reset_ras_error_count(struct amdgpu_device *adev)
770c349dbc7Sjsg {
771c349dbc7Sjsg uint32_t i;
772c349dbc7Sjsg
773c349dbc7Sjsg /* read back edc counter registers to reset the counters to 0 */
774c349dbc7Sjsg if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__MMHUB)) {
775c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(mmhub_v1_0_edc_cnt_regs); i++)
776c349dbc7Sjsg RREG32(SOC15_REG_ENTRY_OFFSET(mmhub_v1_0_edc_cnt_regs[i]));
777c349dbc7Sjsg }
778c349dbc7Sjsg }
779c349dbc7Sjsg
7801bb76ff1Sjsg struct amdgpu_ras_block_hw_ops mmhub_v1_0_ras_hw_ops = {
781c349dbc7Sjsg .query_ras_error_count = mmhub_v1_0_query_ras_error_count,
782c349dbc7Sjsg .reset_ras_error_count = mmhub_v1_0_reset_ras_error_count,
7835ca02815Sjsg };
7845ca02815Sjsg
7851bb76ff1Sjsg struct amdgpu_mmhub_ras mmhub_v1_0_ras = {
7861bb76ff1Sjsg .ras_block = {
7871bb76ff1Sjsg .hw_ops = &mmhub_v1_0_ras_hw_ops,
7881bb76ff1Sjsg },
7891bb76ff1Sjsg };
7901bb76ff1Sjsg
7915ca02815Sjsg const struct amdgpu_mmhub_funcs mmhub_v1_0_funcs = {
792ad8b1aafSjsg .get_fb_location = mmhub_v1_0_get_fb_location,
793ad8b1aafSjsg .init = mmhub_v1_0_init,
794ad8b1aafSjsg .gart_enable = mmhub_v1_0_gart_enable,
795ad8b1aafSjsg .set_fault_enable_default = mmhub_v1_0_set_fault_enable_default,
796ad8b1aafSjsg .gart_disable = mmhub_v1_0_gart_disable,
797ad8b1aafSjsg .set_clockgating = mmhub_v1_0_set_clockgating,
798ad8b1aafSjsg .get_clockgating = mmhub_v1_0_get_clockgating,
799ad8b1aafSjsg .setup_vm_pt_regs = mmhub_v1_0_setup_vm_pt_regs,
800ad8b1aafSjsg .update_power_gating = mmhub_v1_0_update_power_gating,
801c349dbc7Sjsg };
802