1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2015 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg */
23fb4d8502Sjsg #include <linux/firmware.h>
24c349dbc7Sjsg #include <linux/module.h>
25c349dbc7Sjsg
26fb4d8502Sjsg #include "amdgpu.h"
27fb4d8502Sjsg #include "amdgpu_ih.h"
28fb4d8502Sjsg #include "amdgpu_gfx.h"
29fb4d8502Sjsg #include "amdgpu_ucode.h"
30fb4d8502Sjsg #include "clearstate_si.h"
31fb4d8502Sjsg #include "bif/bif_3_0_d.h"
32fb4d8502Sjsg #include "bif/bif_3_0_sh_mask.h"
33fb4d8502Sjsg #include "oss/oss_1_0_d.h"
34fb4d8502Sjsg #include "oss/oss_1_0_sh_mask.h"
35fb4d8502Sjsg #include "gca/gfx_6_0_d.h"
36fb4d8502Sjsg #include "gca/gfx_6_0_sh_mask.h"
37fb4d8502Sjsg #include "gmc/gmc_6_0_d.h"
38fb4d8502Sjsg #include "gmc/gmc_6_0_sh_mask.h"
39fb4d8502Sjsg #include "dce/dce_6_0_d.h"
40fb4d8502Sjsg #include "dce/dce_6_0_sh_mask.h"
41fb4d8502Sjsg #include "gca/gfx_7_2_enum.h"
42fb4d8502Sjsg #include "si_enums.h"
43fb4d8502Sjsg #include "si.h"
44fb4d8502Sjsg
45fb4d8502Sjsg static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
46fb4d8502Sjsg static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
47fb4d8502Sjsg static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
48fb4d8502Sjsg
49fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/tahiti_pfp.bin");
50fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/tahiti_me.bin");
51fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/tahiti_ce.bin");
52fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/tahiti_rlc.bin");
53fb4d8502Sjsg
54fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/pitcairn_pfp.bin");
55fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/pitcairn_me.bin");
56fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/pitcairn_ce.bin");
57fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/pitcairn_rlc.bin");
58fb4d8502Sjsg
59fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/verde_pfp.bin");
60fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/verde_me.bin");
61fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/verde_ce.bin");
62fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/verde_rlc.bin");
63fb4d8502Sjsg
64fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/oland_pfp.bin");
65fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/oland_me.bin");
66fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/oland_ce.bin");
67fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/oland_rlc.bin");
68fb4d8502Sjsg
69fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hainan_pfp.bin");
70fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hainan_me.bin");
71fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hainan_ce.bin");
72fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hainan_rlc.bin");
73fb4d8502Sjsg
74fb4d8502Sjsg static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
75fb4d8502Sjsg static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
76fb4d8502Sjsg //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
77fb4d8502Sjsg static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
78fb4d8502Sjsg
79fb4d8502Sjsg #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
80fb4d8502Sjsg #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
81fb4d8502Sjsg #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
82fb4d8502Sjsg #define MICRO_TILE_MODE(x) ((x) << 0)
83fb4d8502Sjsg #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
84fb4d8502Sjsg #define BANK_WIDTH(x) ((x) << 14)
85fb4d8502Sjsg #define BANK_HEIGHT(x) ((x) << 16)
86fb4d8502Sjsg #define MACRO_TILE_ASPECT(x) ((x) << 18)
87fb4d8502Sjsg #define NUM_BANKS(x) ((x) << 20)
88fb4d8502Sjsg
89fb4d8502Sjsg static const u32 verde_rlc_save_restore_register_list[] =
90fb4d8502Sjsg {
91fb4d8502Sjsg (0x8000 << 16) | (0x98f4 >> 2),
92fb4d8502Sjsg 0x00000000,
93fb4d8502Sjsg (0x8040 << 16) | (0x98f4 >> 2),
94fb4d8502Sjsg 0x00000000,
95fb4d8502Sjsg (0x8000 << 16) | (0xe80 >> 2),
96fb4d8502Sjsg 0x00000000,
97fb4d8502Sjsg (0x8040 << 16) | (0xe80 >> 2),
98fb4d8502Sjsg 0x00000000,
99fb4d8502Sjsg (0x8000 << 16) | (0x89bc >> 2),
100fb4d8502Sjsg 0x00000000,
101fb4d8502Sjsg (0x8040 << 16) | (0x89bc >> 2),
102fb4d8502Sjsg 0x00000000,
103fb4d8502Sjsg (0x8000 << 16) | (0x8c1c >> 2),
104fb4d8502Sjsg 0x00000000,
105fb4d8502Sjsg (0x8040 << 16) | (0x8c1c >> 2),
106fb4d8502Sjsg 0x00000000,
107fb4d8502Sjsg (0x9c00 << 16) | (0x98f0 >> 2),
108fb4d8502Sjsg 0x00000000,
109fb4d8502Sjsg (0x9c00 << 16) | (0xe7c >> 2),
110fb4d8502Sjsg 0x00000000,
111fb4d8502Sjsg (0x8000 << 16) | (0x9148 >> 2),
112fb4d8502Sjsg 0x00000000,
113fb4d8502Sjsg (0x8040 << 16) | (0x9148 >> 2),
114fb4d8502Sjsg 0x00000000,
115fb4d8502Sjsg (0x9c00 << 16) | (0x9150 >> 2),
116fb4d8502Sjsg 0x00000000,
117fb4d8502Sjsg (0x9c00 << 16) | (0x897c >> 2),
118fb4d8502Sjsg 0x00000000,
119fb4d8502Sjsg (0x9c00 << 16) | (0x8d8c >> 2),
120fb4d8502Sjsg 0x00000000,
121fb4d8502Sjsg (0x9c00 << 16) | (0xac54 >> 2),
122fb4d8502Sjsg 0X00000000,
123fb4d8502Sjsg 0x3,
124fb4d8502Sjsg (0x9c00 << 16) | (0x98f8 >> 2),
125fb4d8502Sjsg 0x00000000,
126fb4d8502Sjsg (0x9c00 << 16) | (0x9910 >> 2),
127fb4d8502Sjsg 0x00000000,
128fb4d8502Sjsg (0x9c00 << 16) | (0x9914 >> 2),
129fb4d8502Sjsg 0x00000000,
130fb4d8502Sjsg (0x9c00 << 16) | (0x9918 >> 2),
131fb4d8502Sjsg 0x00000000,
132fb4d8502Sjsg (0x9c00 << 16) | (0x991c >> 2),
133fb4d8502Sjsg 0x00000000,
134fb4d8502Sjsg (0x9c00 << 16) | (0x9920 >> 2),
135fb4d8502Sjsg 0x00000000,
136fb4d8502Sjsg (0x9c00 << 16) | (0x9924 >> 2),
137fb4d8502Sjsg 0x00000000,
138fb4d8502Sjsg (0x9c00 << 16) | (0x9928 >> 2),
139fb4d8502Sjsg 0x00000000,
140fb4d8502Sjsg (0x9c00 << 16) | (0x992c >> 2),
141fb4d8502Sjsg 0x00000000,
142fb4d8502Sjsg (0x9c00 << 16) | (0x9930 >> 2),
143fb4d8502Sjsg 0x00000000,
144fb4d8502Sjsg (0x9c00 << 16) | (0x9934 >> 2),
145fb4d8502Sjsg 0x00000000,
146fb4d8502Sjsg (0x9c00 << 16) | (0x9938 >> 2),
147fb4d8502Sjsg 0x00000000,
148fb4d8502Sjsg (0x9c00 << 16) | (0x993c >> 2),
149fb4d8502Sjsg 0x00000000,
150fb4d8502Sjsg (0x9c00 << 16) | (0x9940 >> 2),
151fb4d8502Sjsg 0x00000000,
152fb4d8502Sjsg (0x9c00 << 16) | (0x9944 >> 2),
153fb4d8502Sjsg 0x00000000,
154fb4d8502Sjsg (0x9c00 << 16) | (0x9948 >> 2),
155fb4d8502Sjsg 0x00000000,
156fb4d8502Sjsg (0x9c00 << 16) | (0x994c >> 2),
157fb4d8502Sjsg 0x00000000,
158fb4d8502Sjsg (0x9c00 << 16) | (0x9950 >> 2),
159fb4d8502Sjsg 0x00000000,
160fb4d8502Sjsg (0x9c00 << 16) | (0x9954 >> 2),
161fb4d8502Sjsg 0x00000000,
162fb4d8502Sjsg (0x9c00 << 16) | (0x9958 >> 2),
163fb4d8502Sjsg 0x00000000,
164fb4d8502Sjsg (0x9c00 << 16) | (0x995c >> 2),
165fb4d8502Sjsg 0x00000000,
166fb4d8502Sjsg (0x9c00 << 16) | (0x9960 >> 2),
167fb4d8502Sjsg 0x00000000,
168fb4d8502Sjsg (0x9c00 << 16) | (0x9964 >> 2),
169fb4d8502Sjsg 0x00000000,
170fb4d8502Sjsg (0x9c00 << 16) | (0x9968 >> 2),
171fb4d8502Sjsg 0x00000000,
172fb4d8502Sjsg (0x9c00 << 16) | (0x996c >> 2),
173fb4d8502Sjsg 0x00000000,
174fb4d8502Sjsg (0x9c00 << 16) | (0x9970 >> 2),
175fb4d8502Sjsg 0x00000000,
176fb4d8502Sjsg (0x9c00 << 16) | (0x9974 >> 2),
177fb4d8502Sjsg 0x00000000,
178fb4d8502Sjsg (0x9c00 << 16) | (0x9978 >> 2),
179fb4d8502Sjsg 0x00000000,
180fb4d8502Sjsg (0x9c00 << 16) | (0x997c >> 2),
181fb4d8502Sjsg 0x00000000,
182fb4d8502Sjsg (0x9c00 << 16) | (0x9980 >> 2),
183fb4d8502Sjsg 0x00000000,
184fb4d8502Sjsg (0x9c00 << 16) | (0x9984 >> 2),
185fb4d8502Sjsg 0x00000000,
186fb4d8502Sjsg (0x9c00 << 16) | (0x9988 >> 2),
187fb4d8502Sjsg 0x00000000,
188fb4d8502Sjsg (0x9c00 << 16) | (0x998c >> 2),
189fb4d8502Sjsg 0x00000000,
190fb4d8502Sjsg (0x9c00 << 16) | (0x8c00 >> 2),
191fb4d8502Sjsg 0x00000000,
192fb4d8502Sjsg (0x9c00 << 16) | (0x8c14 >> 2),
193fb4d8502Sjsg 0x00000000,
194fb4d8502Sjsg (0x9c00 << 16) | (0x8c04 >> 2),
195fb4d8502Sjsg 0x00000000,
196fb4d8502Sjsg (0x9c00 << 16) | (0x8c08 >> 2),
197fb4d8502Sjsg 0x00000000,
198fb4d8502Sjsg (0x8000 << 16) | (0x9b7c >> 2),
199fb4d8502Sjsg 0x00000000,
200fb4d8502Sjsg (0x8040 << 16) | (0x9b7c >> 2),
201fb4d8502Sjsg 0x00000000,
202fb4d8502Sjsg (0x8000 << 16) | (0xe84 >> 2),
203fb4d8502Sjsg 0x00000000,
204fb4d8502Sjsg (0x8040 << 16) | (0xe84 >> 2),
205fb4d8502Sjsg 0x00000000,
206fb4d8502Sjsg (0x8000 << 16) | (0x89c0 >> 2),
207fb4d8502Sjsg 0x00000000,
208fb4d8502Sjsg (0x8040 << 16) | (0x89c0 >> 2),
209fb4d8502Sjsg 0x00000000,
210fb4d8502Sjsg (0x8000 << 16) | (0x914c >> 2),
211fb4d8502Sjsg 0x00000000,
212fb4d8502Sjsg (0x8040 << 16) | (0x914c >> 2),
213fb4d8502Sjsg 0x00000000,
214fb4d8502Sjsg (0x8000 << 16) | (0x8c20 >> 2),
215fb4d8502Sjsg 0x00000000,
216fb4d8502Sjsg (0x8040 << 16) | (0x8c20 >> 2),
217fb4d8502Sjsg 0x00000000,
218fb4d8502Sjsg (0x8000 << 16) | (0x9354 >> 2),
219fb4d8502Sjsg 0x00000000,
220fb4d8502Sjsg (0x8040 << 16) | (0x9354 >> 2),
221fb4d8502Sjsg 0x00000000,
222fb4d8502Sjsg (0x9c00 << 16) | (0x9060 >> 2),
223fb4d8502Sjsg 0x00000000,
224fb4d8502Sjsg (0x9c00 << 16) | (0x9364 >> 2),
225fb4d8502Sjsg 0x00000000,
226fb4d8502Sjsg (0x9c00 << 16) | (0x9100 >> 2),
227fb4d8502Sjsg 0x00000000,
228fb4d8502Sjsg (0x9c00 << 16) | (0x913c >> 2),
229fb4d8502Sjsg 0x00000000,
230fb4d8502Sjsg (0x8000 << 16) | (0x90e0 >> 2),
231fb4d8502Sjsg 0x00000000,
232fb4d8502Sjsg (0x8000 << 16) | (0x90e4 >> 2),
233fb4d8502Sjsg 0x00000000,
234fb4d8502Sjsg (0x8000 << 16) | (0x90e8 >> 2),
235fb4d8502Sjsg 0x00000000,
236fb4d8502Sjsg (0x8040 << 16) | (0x90e0 >> 2),
237fb4d8502Sjsg 0x00000000,
238fb4d8502Sjsg (0x8040 << 16) | (0x90e4 >> 2),
239fb4d8502Sjsg 0x00000000,
240fb4d8502Sjsg (0x8040 << 16) | (0x90e8 >> 2),
241fb4d8502Sjsg 0x00000000,
242fb4d8502Sjsg (0x9c00 << 16) | (0x8bcc >> 2),
243fb4d8502Sjsg 0x00000000,
244fb4d8502Sjsg (0x9c00 << 16) | (0x8b24 >> 2),
245fb4d8502Sjsg 0x00000000,
246fb4d8502Sjsg (0x9c00 << 16) | (0x88c4 >> 2),
247fb4d8502Sjsg 0x00000000,
248fb4d8502Sjsg (0x9c00 << 16) | (0x8e50 >> 2),
249fb4d8502Sjsg 0x00000000,
250fb4d8502Sjsg (0x9c00 << 16) | (0x8c0c >> 2),
251fb4d8502Sjsg 0x00000000,
252fb4d8502Sjsg (0x9c00 << 16) | (0x8e58 >> 2),
253fb4d8502Sjsg 0x00000000,
254fb4d8502Sjsg (0x9c00 << 16) | (0x8e5c >> 2),
255fb4d8502Sjsg 0x00000000,
256fb4d8502Sjsg (0x9c00 << 16) | (0x9508 >> 2),
257fb4d8502Sjsg 0x00000000,
258fb4d8502Sjsg (0x9c00 << 16) | (0x950c >> 2),
259fb4d8502Sjsg 0x00000000,
260fb4d8502Sjsg (0x9c00 << 16) | (0x9494 >> 2),
261fb4d8502Sjsg 0x00000000,
262fb4d8502Sjsg (0x9c00 << 16) | (0xac0c >> 2),
263fb4d8502Sjsg 0x00000000,
264fb4d8502Sjsg (0x9c00 << 16) | (0xac10 >> 2),
265fb4d8502Sjsg 0x00000000,
266fb4d8502Sjsg (0x9c00 << 16) | (0xac14 >> 2),
267fb4d8502Sjsg 0x00000000,
268fb4d8502Sjsg (0x9c00 << 16) | (0xae00 >> 2),
269fb4d8502Sjsg 0x00000000,
270fb4d8502Sjsg (0x9c00 << 16) | (0xac08 >> 2),
271fb4d8502Sjsg 0x00000000,
272fb4d8502Sjsg (0x9c00 << 16) | (0x88d4 >> 2),
273fb4d8502Sjsg 0x00000000,
274fb4d8502Sjsg (0x9c00 << 16) | (0x88c8 >> 2),
275fb4d8502Sjsg 0x00000000,
276fb4d8502Sjsg (0x9c00 << 16) | (0x88cc >> 2),
277fb4d8502Sjsg 0x00000000,
278fb4d8502Sjsg (0x9c00 << 16) | (0x89b0 >> 2),
279fb4d8502Sjsg 0x00000000,
280fb4d8502Sjsg (0x9c00 << 16) | (0x8b10 >> 2),
281fb4d8502Sjsg 0x00000000,
282fb4d8502Sjsg (0x9c00 << 16) | (0x8a14 >> 2),
283fb4d8502Sjsg 0x00000000,
284fb4d8502Sjsg (0x9c00 << 16) | (0x9830 >> 2),
285fb4d8502Sjsg 0x00000000,
286fb4d8502Sjsg (0x9c00 << 16) | (0x9834 >> 2),
287fb4d8502Sjsg 0x00000000,
288fb4d8502Sjsg (0x9c00 << 16) | (0x9838 >> 2),
289fb4d8502Sjsg 0x00000000,
290fb4d8502Sjsg (0x9c00 << 16) | (0x9a10 >> 2),
291fb4d8502Sjsg 0x00000000,
292fb4d8502Sjsg (0x8000 << 16) | (0x9870 >> 2),
293fb4d8502Sjsg 0x00000000,
294fb4d8502Sjsg (0x8000 << 16) | (0x9874 >> 2),
295fb4d8502Sjsg 0x00000000,
296fb4d8502Sjsg (0x8001 << 16) | (0x9870 >> 2),
297fb4d8502Sjsg 0x00000000,
298fb4d8502Sjsg (0x8001 << 16) | (0x9874 >> 2),
299fb4d8502Sjsg 0x00000000,
300fb4d8502Sjsg (0x8040 << 16) | (0x9870 >> 2),
301fb4d8502Sjsg 0x00000000,
302fb4d8502Sjsg (0x8040 << 16) | (0x9874 >> 2),
303fb4d8502Sjsg 0x00000000,
304fb4d8502Sjsg (0x8041 << 16) | (0x9870 >> 2),
305fb4d8502Sjsg 0x00000000,
306fb4d8502Sjsg (0x8041 << 16) | (0x9874 >> 2),
307fb4d8502Sjsg 0x00000000,
308fb4d8502Sjsg 0x00000000
309fb4d8502Sjsg };
310fb4d8502Sjsg
gfx_v6_0_init_microcode(struct amdgpu_device * adev)311fb4d8502Sjsg static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
312fb4d8502Sjsg {
313fb4d8502Sjsg const char *chip_name;
314fb4d8502Sjsg char fw_name[30];
315fb4d8502Sjsg int err;
316fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *cp_hdr;
317fb4d8502Sjsg const struct rlc_firmware_header_v1_0 *rlc_hdr;
318fb4d8502Sjsg
319fb4d8502Sjsg DRM_DEBUG("\n");
320fb4d8502Sjsg
321fb4d8502Sjsg switch (adev->asic_type) {
322fb4d8502Sjsg case CHIP_TAHITI:
323fb4d8502Sjsg chip_name = "tahiti";
324fb4d8502Sjsg break;
325fb4d8502Sjsg case CHIP_PITCAIRN:
326fb4d8502Sjsg chip_name = "pitcairn";
327fb4d8502Sjsg break;
328fb4d8502Sjsg case CHIP_VERDE:
329fb4d8502Sjsg chip_name = "verde";
330fb4d8502Sjsg break;
331fb4d8502Sjsg case CHIP_OLAND:
332fb4d8502Sjsg chip_name = "oland";
333fb4d8502Sjsg break;
334fb4d8502Sjsg case CHIP_HAINAN:
335fb4d8502Sjsg chip_name = "hainan";
336fb4d8502Sjsg break;
337fb4d8502Sjsg default: BUG();
338fb4d8502Sjsg }
339fb4d8502Sjsg
340fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
341*f005ef32Sjsg err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw, fw_name);
342fb4d8502Sjsg if (err)
343fb4d8502Sjsg goto out;
344fb4d8502Sjsg cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
345fb4d8502Sjsg adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
346fb4d8502Sjsg adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
347fb4d8502Sjsg
348fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
349*f005ef32Sjsg err = amdgpu_ucode_request(adev, &adev->gfx.me_fw, fw_name);
350fb4d8502Sjsg if (err)
351fb4d8502Sjsg goto out;
352fb4d8502Sjsg cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
353fb4d8502Sjsg adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
354fb4d8502Sjsg adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
355fb4d8502Sjsg
356fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
357*f005ef32Sjsg err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw, fw_name);
358fb4d8502Sjsg if (err)
359fb4d8502Sjsg goto out;
360fb4d8502Sjsg cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
361fb4d8502Sjsg adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
362fb4d8502Sjsg adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
363fb4d8502Sjsg
364fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
365*f005ef32Sjsg err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw, fw_name);
366fb4d8502Sjsg if (err)
367fb4d8502Sjsg goto out;
368fb4d8502Sjsg rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
369fb4d8502Sjsg adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
370fb4d8502Sjsg adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
371fb4d8502Sjsg
372fb4d8502Sjsg out:
373fb4d8502Sjsg if (err) {
374fb4d8502Sjsg pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
375*f005ef32Sjsg amdgpu_ucode_release(&adev->gfx.pfp_fw);
376*f005ef32Sjsg amdgpu_ucode_release(&adev->gfx.me_fw);
377*f005ef32Sjsg amdgpu_ucode_release(&adev->gfx.ce_fw);
378*f005ef32Sjsg amdgpu_ucode_release(&adev->gfx.rlc_fw);
379fb4d8502Sjsg }
380fb4d8502Sjsg return err;
381fb4d8502Sjsg }
382fb4d8502Sjsg
gfx_v6_0_tiling_mode_table_init(struct amdgpu_device * adev)383fb4d8502Sjsg static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
384fb4d8502Sjsg {
385fb4d8502Sjsg const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
386fb4d8502Sjsg u32 reg_offset, split_equal_to_row_size, *tilemode;
387fb4d8502Sjsg
388fb4d8502Sjsg memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
389fb4d8502Sjsg tilemode = adev->gfx.config.tile_mode_array;
390fb4d8502Sjsg
391fb4d8502Sjsg switch (adev->gfx.config.mem_row_size_in_kb) {
392fb4d8502Sjsg case 1:
393fb4d8502Sjsg split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
394fb4d8502Sjsg break;
395fb4d8502Sjsg case 2:
396fb4d8502Sjsg default:
397fb4d8502Sjsg split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
398fb4d8502Sjsg break;
399fb4d8502Sjsg case 4:
400fb4d8502Sjsg split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
401fb4d8502Sjsg break;
402fb4d8502Sjsg }
403fb4d8502Sjsg
404fb4d8502Sjsg if (adev->asic_type == CHIP_VERDE) {
405fb4d8502Sjsg tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
406fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
407fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
408fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
409fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
410fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
411fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
412fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
413fb4d8502Sjsg tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
414fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
415fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
416fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
417fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
418fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
419fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
420fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
421fb4d8502Sjsg tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
422fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
423fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
424fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
425fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
426fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
427fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
428fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
429fb4d8502Sjsg tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
430fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
431fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
432fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
433fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
434fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
435fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK) |
436fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
437fb4d8502Sjsg tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
438fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
439fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16);
440fb4d8502Sjsg tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
441fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
442fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
443fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
444fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
445fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
446fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
447fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
448fb4d8502Sjsg tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
449fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
450fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
451fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
452fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
453fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
454fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
455fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
456fb4d8502Sjsg tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
457fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
458fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
459fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
460fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
461fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
462fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
463fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
464fb4d8502Sjsg tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
465fb4d8502Sjsg tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
466fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
467fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16);
468fb4d8502Sjsg tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
469fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
470fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
471fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
472fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
473fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
474fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
475fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
476fb4d8502Sjsg tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
477fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
478fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
479fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
480fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
481fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
482fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
483fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
484fb4d8502Sjsg tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
485fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
486fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
487fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
488fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
489fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
490fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
491fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
492fb4d8502Sjsg tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
493fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
494fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16);
495fb4d8502Sjsg tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
496fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
497fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
498fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
499fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
500fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
501fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
502fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
503fb4d8502Sjsg tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
504fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
505fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
506fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
507fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
508fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
509fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
510fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
511fb4d8502Sjsg tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
512fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
513fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
514fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
515fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
516fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
517fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
518fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
519fb4d8502Sjsg tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
520fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
521fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
522fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
523fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
524fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
525fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
526fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
527fb4d8502Sjsg tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
528fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THICK) |
529fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16);
530fb4d8502Sjsg tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
531fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
532fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
533fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
534fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
535fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
536fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
537fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
538fb4d8502Sjsg tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
539fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THICK) |
540fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
541fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
542fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
543fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
544fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
545fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
546fb4d8502Sjsg tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
547fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
548fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
549fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
550fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
551fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
552fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
553fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
554fb4d8502Sjsg tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
555fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
556fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
557fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
558fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
559fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
560fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
561fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
562fb4d8502Sjsg tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
563fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
564fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
565fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
566fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
567fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
568fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
569fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
570fb4d8502Sjsg tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
571fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
572fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
573fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
574fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
575fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
576fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
577fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
578fb4d8502Sjsg tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
579fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
580fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
581fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
582fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
583fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
584fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
585fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
586fb4d8502Sjsg tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
587fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
588fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
589fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
590fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
591fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
592fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
593fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
594fb4d8502Sjsg tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
595fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
596fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
597fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
598fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
599fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
600fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
601fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
602fb4d8502Sjsg tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
603fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
604fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
605fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
606fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
607fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
608fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
609fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
610fb4d8502Sjsg tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
611fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
612fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
613fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
614fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
615fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
616fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
617fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
618fb4d8502Sjsg tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
619fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
620fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
621fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
622fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
623fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
624fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
625fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
626fb4d8502Sjsg for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
627fb4d8502Sjsg WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
628fb4d8502Sjsg } else if (adev->asic_type == CHIP_OLAND) {
629fb4d8502Sjsg tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
630fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
631fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
632fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
633fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
634fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
635fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
636fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
637fb4d8502Sjsg tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
638fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
639fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
640fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
641fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
642fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
643fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
644fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
645fb4d8502Sjsg tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
646fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
647fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
648fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
649fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
650fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
651fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
652fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
653fb4d8502Sjsg tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
654fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
655fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
656fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
657fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
658fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
659fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
660fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
661fb4d8502Sjsg tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
662fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
663fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
664fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
665fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
666fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
667fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
668fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
669fb4d8502Sjsg tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
670fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
671fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
672fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size) |
673fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
674fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
675fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
676fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
677fb4d8502Sjsg tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
678fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
679fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
680fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size) |
681fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
682fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
683fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
684fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
685fb4d8502Sjsg tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
686fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
687fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
688fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size) |
689fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
690fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
691fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
692fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
693fb4d8502Sjsg tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
694fb4d8502Sjsg ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
695fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
696fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
697fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
698fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
699fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
700fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
701fb4d8502Sjsg tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
702fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
703fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
704fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
705fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
706fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
707fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
708fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
709fb4d8502Sjsg tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
710fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
711fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
712fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
713fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
714fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
715fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
716fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
717fb4d8502Sjsg tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
718fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
719fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
720fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
721fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
722fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
723fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
724fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
725fb4d8502Sjsg tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
726fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
727fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
728fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
729fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
730fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
731fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
732fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
733fb4d8502Sjsg tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
734fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
735fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
736fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
737fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
738fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
739fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
740fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
741fb4d8502Sjsg tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
742fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
743fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
744fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
745fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
746fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
747fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
748fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
749fb4d8502Sjsg tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
750fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
751fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
752fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
753fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
754fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
755fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
756fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
757fb4d8502Sjsg tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
758fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
759fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
760fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
761fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
762fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
763fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
764fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
765fb4d8502Sjsg tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
766fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
767fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
768fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size) |
769fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
770fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
771fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
772fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
773c349dbc7Sjsg tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
774c349dbc7Sjsg ARRAY_MODE(ARRAY_1D_TILED_THICK) |
775c349dbc7Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16);
776c349dbc7Sjsg tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
777c349dbc7Sjsg ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
778c349dbc7Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
779c349dbc7Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
780c349dbc7Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
781c349dbc7Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
782c349dbc7Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
783c349dbc7Sjsg TILE_SPLIT(split_equal_to_row_size);
784c349dbc7Sjsg tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
785c349dbc7Sjsg ARRAY_MODE(ARRAY_2D_TILED_THICK) |
786c349dbc7Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
787c349dbc7Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
788c349dbc7Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
789c349dbc7Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
790c349dbc7Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
791c349dbc7Sjsg TILE_SPLIT(split_equal_to_row_size);
792fb4d8502Sjsg tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
793fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
794fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
795fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
796fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
797fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
798fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
799fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
800fb4d8502Sjsg tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
801fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
802fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
803fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
804fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
805fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
806fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
807fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
808fb4d8502Sjsg tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
809fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
810fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
811fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
812fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
813fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
814fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
815fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
816fb4d8502Sjsg tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
817fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
818fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
819fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
820fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
821fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
822fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
823fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
824fb4d8502Sjsg tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
825fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
826fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
827fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
828fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK) |
829fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
830fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
831fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
832fb4d8502Sjsg for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
833fb4d8502Sjsg WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
834fb4d8502Sjsg } else if (adev->asic_type == CHIP_HAINAN) {
835fb4d8502Sjsg tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
836fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
837fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
838fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
839fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
840fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
841fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
842fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
843fb4d8502Sjsg tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
844fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
845fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
846fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
847fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
848fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
849fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
850fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
851fb4d8502Sjsg tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
852fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
853fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
854fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
855fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
856fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
857fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
858fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
859fb4d8502Sjsg tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
860fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
861fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
862fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
863fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
864fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
865fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK) |
866fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
867fb4d8502Sjsg tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
868fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
869fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2);
870fb4d8502Sjsg tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
871fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
872fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
873fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
874fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
875fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
876fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
877fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
878fb4d8502Sjsg tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
879fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
880fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
881fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
882fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
883fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
884fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
885fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
886fb4d8502Sjsg tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
887fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
888fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
889fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
890fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
891fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
892fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
893fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
894fb4d8502Sjsg tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
895fb4d8502Sjsg tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
896fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
897fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2);
898fb4d8502Sjsg tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
899fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
900fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
901fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
902fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
903fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
904fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
905fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
906fb4d8502Sjsg tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
907fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
908fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
909fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
910fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
911fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
912fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
913fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
914fb4d8502Sjsg tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
915fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
916fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
917fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
918fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
919fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
920fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
921fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
922fb4d8502Sjsg tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
923fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
924fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2);
925fb4d8502Sjsg tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
926fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
927fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
928fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
929fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
930fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
931fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
932fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
933fb4d8502Sjsg tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
934fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
935fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
936fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
937fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
938fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
939fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
940fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
941fb4d8502Sjsg tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
942fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
943fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
944fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
945fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
946fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
947fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
948fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
949fb4d8502Sjsg tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
950fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
951fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
952fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
953fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
954fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
955fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
956fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
957fb4d8502Sjsg tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
958fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THICK) |
959fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2);
960fb4d8502Sjsg tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
961fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
962fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
963fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
964fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
965fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
966fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
967fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
968fb4d8502Sjsg tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
969fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THICK) |
970fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
971fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
972fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
973fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
974fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
975fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
976fb4d8502Sjsg tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
977fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
978fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
979fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
980fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
981fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
982fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
983fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
984fb4d8502Sjsg tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
985fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
986fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
987fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
988fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
989fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
990fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
991fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
992fb4d8502Sjsg tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
993fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
994fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
995fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
996fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
997fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
998fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
999fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
1000fb4d8502Sjsg tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1001fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1002fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1003fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1004fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1005fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1006fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1007fb4d8502Sjsg NUM_BANKS(ADDR_SURF_8_BANK);
1008fb4d8502Sjsg tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1009fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1010fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1011fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1012fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1013fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1014fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1015fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1016fb4d8502Sjsg tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1017fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1018fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1019fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1020fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1021fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1022fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1023fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1024fb4d8502Sjsg tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1025fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1026fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1027fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1028fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1029fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1030fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1031fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1032fb4d8502Sjsg tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1033fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1034fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1035fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1036fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1037fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1038fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1039fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1040fb4d8502Sjsg tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1041fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1042fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1043fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1044fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1045fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1046fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1047fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1048fb4d8502Sjsg tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1049fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1050fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P2) |
1051fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1052fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1053fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1054fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1055fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1056fb4d8502Sjsg for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1057fb4d8502Sjsg WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1058fb4d8502Sjsg } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
1059fb4d8502Sjsg tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1060fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1061fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1062fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1063fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1064fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1065fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1066fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1067fb4d8502Sjsg tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1068fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1069fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1070fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1071fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1072fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1073fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1074fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1075fb4d8502Sjsg tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1076fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1077fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1078fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1079fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1080fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1081fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1082fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1083fb4d8502Sjsg tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1084fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1085fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1086fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1087fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1088fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1089fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK) |
1090fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
1091fb4d8502Sjsg tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1092fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1093fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1094fb4d8502Sjsg tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1095fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1096fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1097fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1098fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1099fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1100fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1101fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1102fb4d8502Sjsg tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1103fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1104fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1105fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1106fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1107fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1108fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1109fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1110fb4d8502Sjsg tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1111fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1112fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1113fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1114fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1115fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1116fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1117fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1118fb4d8502Sjsg tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1119fb4d8502Sjsg tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1120fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1121fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1122fb4d8502Sjsg tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1123fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1124fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1125fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1126fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1127fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1128fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1129fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1130fb4d8502Sjsg tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1131fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1132fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1133fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1134fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1135fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1136fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1137fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1138fb4d8502Sjsg tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1139fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1140fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1141fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1142fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1143fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1144fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1145fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1146fb4d8502Sjsg tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1147fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1148fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1149fb4d8502Sjsg tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1150fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1151fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1152fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1153fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1154fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1155fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1156fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1157fb4d8502Sjsg tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1158fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1159fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1160fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1161fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1162fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1163fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1164fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1165fb4d8502Sjsg tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1166fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1167fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1168fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1169fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1170fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1171fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1172fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK);
1173fb4d8502Sjsg tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1174fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1175fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1176fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1177fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1178fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1179fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
1180fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
1181fb4d8502Sjsg tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1182fb4d8502Sjsg ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1183fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1184fb4d8502Sjsg tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1185fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1186fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1187fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1188fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1189fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1190fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
1191fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
1192fb4d8502Sjsg tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1193fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1194fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1195fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1196fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1197fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1198fb4d8502Sjsg NUM_BANKS(ADDR_SURF_16_BANK) |
1199fb4d8502Sjsg TILE_SPLIT(split_equal_to_row_size);
1200fb4d8502Sjsg tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1201fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1202fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1203fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1204fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1205fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1206fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1207fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1208fb4d8502Sjsg tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1209fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1210fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1211fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1212fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1213fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1214fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1215fb4d8502Sjsg NUM_BANKS(ADDR_SURF_4_BANK);
1216fb4d8502Sjsg tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1217fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1218fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1219fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1220fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1221fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1222fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1223fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1224fb4d8502Sjsg tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1225fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1226fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1227fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1228fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1229fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1230fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1231fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1232fb4d8502Sjsg tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1233fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1234fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1235fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1236fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1237fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1238fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1239fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1240fb4d8502Sjsg tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1241fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1242fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1243fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1244fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1245fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1246fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1247fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1248fb4d8502Sjsg tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1249fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1250fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1251fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1252fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1253fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1254fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1255fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1256fb4d8502Sjsg tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1257fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1258fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1259fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1260fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1261fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1262fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1263fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1264fb4d8502Sjsg tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1265fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1266fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1267fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1268fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1269fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1270fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1271fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1272fb4d8502Sjsg tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1273fb4d8502Sjsg ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1274fb4d8502Sjsg PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1275fb4d8502Sjsg TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1276fb4d8502Sjsg BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1277fb4d8502Sjsg BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1278fb4d8502Sjsg MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1279fb4d8502Sjsg NUM_BANKS(ADDR_SURF_2_BANK);
1280fb4d8502Sjsg for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1281fb4d8502Sjsg WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1282fb4d8502Sjsg } else {
1283fb4d8502Sjsg DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1284fb4d8502Sjsg }
1285fb4d8502Sjsg }
1286fb4d8502Sjsg
gfx_v6_0_select_se_sh(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 instance,int xcc_id)1287fb4d8502Sjsg static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1288*f005ef32Sjsg u32 sh_num, u32 instance, int xcc_id)
1289fb4d8502Sjsg {
1290fb4d8502Sjsg u32 data;
1291fb4d8502Sjsg
1292fb4d8502Sjsg if (instance == 0xffffffff)
1293fb4d8502Sjsg data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1294fb4d8502Sjsg else
1295fb4d8502Sjsg data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1296fb4d8502Sjsg
1297fb4d8502Sjsg if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1298fb4d8502Sjsg data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1299fb4d8502Sjsg GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1300fb4d8502Sjsg else if (se_num == 0xffffffff)
1301fb4d8502Sjsg data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1302fb4d8502Sjsg (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1303fb4d8502Sjsg else if (sh_num == 0xffffffff)
1304fb4d8502Sjsg data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1305fb4d8502Sjsg (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1306fb4d8502Sjsg else
1307fb4d8502Sjsg data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1308fb4d8502Sjsg (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1309fb4d8502Sjsg WREG32(mmGRBM_GFX_INDEX, data);
1310fb4d8502Sjsg }
1311fb4d8502Sjsg
gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device * adev)1312fb4d8502Sjsg static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1313fb4d8502Sjsg {
1314fb4d8502Sjsg u32 data, mask;
1315fb4d8502Sjsg
1316fb4d8502Sjsg data = RREG32(mmCC_RB_BACKEND_DISABLE) |
1317fb4d8502Sjsg RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1318fb4d8502Sjsg
1319fb4d8502Sjsg data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
1320fb4d8502Sjsg
1321fb4d8502Sjsg mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
1322fb4d8502Sjsg adev->gfx.config.max_sh_per_se);
1323fb4d8502Sjsg
1324fb4d8502Sjsg return ~data & mask;
1325fb4d8502Sjsg }
1326fb4d8502Sjsg
gfx_v6_0_raster_config(struct amdgpu_device * adev,u32 * rconf)1327fb4d8502Sjsg static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
1328fb4d8502Sjsg {
1329fb4d8502Sjsg switch (adev->asic_type) {
1330fb4d8502Sjsg case CHIP_TAHITI:
1331fb4d8502Sjsg case CHIP_PITCAIRN:
1332fb4d8502Sjsg *rconf |=
1333fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
1334fb4d8502Sjsg (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1335fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1336fb4d8502Sjsg (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
1337fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
1338fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
1339fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
1340fb4d8502Sjsg break;
1341fb4d8502Sjsg case CHIP_VERDE:
1342fb4d8502Sjsg *rconf |=
1343fb4d8502Sjsg (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1344fb4d8502Sjsg (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1345fb4d8502Sjsg (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
1346fb4d8502Sjsg break;
1347fb4d8502Sjsg case CHIP_OLAND:
1348fb4d8502Sjsg *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
1349fb4d8502Sjsg break;
1350fb4d8502Sjsg case CHIP_HAINAN:
1351fb4d8502Sjsg *rconf |= 0x0;
1352fb4d8502Sjsg break;
1353fb4d8502Sjsg default:
1354fb4d8502Sjsg DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1355fb4d8502Sjsg break;
1356fb4d8502Sjsg }
1357fb4d8502Sjsg }
1358fb4d8502Sjsg
gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device * adev,u32 raster_config,unsigned rb_mask,unsigned num_rb)1359fb4d8502Sjsg static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
1360fb4d8502Sjsg u32 raster_config, unsigned rb_mask,
1361fb4d8502Sjsg unsigned num_rb)
1362fb4d8502Sjsg {
1363fb4d8502Sjsg unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
1364fb4d8502Sjsg unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
1365fb4d8502Sjsg unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
1366fb4d8502Sjsg unsigned rb_per_se = num_rb / num_se;
1367fb4d8502Sjsg unsigned se_mask[4];
1368fb4d8502Sjsg unsigned se;
1369fb4d8502Sjsg
1370fb4d8502Sjsg se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1371fb4d8502Sjsg se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1372fb4d8502Sjsg se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1373fb4d8502Sjsg se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1374fb4d8502Sjsg
1375fb4d8502Sjsg WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
1376fb4d8502Sjsg WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
1377fb4d8502Sjsg WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
1378fb4d8502Sjsg
1379fb4d8502Sjsg for (se = 0; se < num_se; se++) {
1380fb4d8502Sjsg unsigned raster_config_se = raster_config;
1381fb4d8502Sjsg unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1382fb4d8502Sjsg unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1383fb4d8502Sjsg int idx = (se / 2) * 2;
1384fb4d8502Sjsg
1385fb4d8502Sjsg if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1386fb4d8502Sjsg raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
1387fb4d8502Sjsg
1388fb4d8502Sjsg if (!se_mask[idx])
1389fb4d8502Sjsg raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1390fb4d8502Sjsg else
1391fb4d8502Sjsg raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1392fb4d8502Sjsg }
1393fb4d8502Sjsg
1394fb4d8502Sjsg pkr0_mask &= rb_mask;
1395fb4d8502Sjsg pkr1_mask &= rb_mask;
1396fb4d8502Sjsg if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1397fb4d8502Sjsg raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
1398fb4d8502Sjsg
1399fb4d8502Sjsg if (!pkr0_mask)
1400fb4d8502Sjsg raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1401fb4d8502Sjsg else
1402fb4d8502Sjsg raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1403fb4d8502Sjsg }
1404fb4d8502Sjsg
1405fb4d8502Sjsg if (rb_per_se >= 2) {
1406fb4d8502Sjsg unsigned rb0_mask = 1 << (se * rb_per_se);
1407fb4d8502Sjsg unsigned rb1_mask = rb0_mask << 1;
1408fb4d8502Sjsg
1409fb4d8502Sjsg rb0_mask &= rb_mask;
1410fb4d8502Sjsg rb1_mask &= rb_mask;
1411fb4d8502Sjsg if (!rb0_mask || !rb1_mask) {
1412fb4d8502Sjsg raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
1413fb4d8502Sjsg
1414fb4d8502Sjsg if (!rb0_mask)
1415fb4d8502Sjsg raster_config_se |=
1416fb4d8502Sjsg RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1417fb4d8502Sjsg else
1418fb4d8502Sjsg raster_config_se |=
1419fb4d8502Sjsg RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1420fb4d8502Sjsg }
1421fb4d8502Sjsg
1422fb4d8502Sjsg if (rb_per_se > 2) {
1423fb4d8502Sjsg rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1424fb4d8502Sjsg rb1_mask = rb0_mask << 1;
1425fb4d8502Sjsg rb0_mask &= rb_mask;
1426fb4d8502Sjsg rb1_mask &= rb_mask;
1427fb4d8502Sjsg if (!rb0_mask || !rb1_mask) {
1428fb4d8502Sjsg raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
1429fb4d8502Sjsg
1430fb4d8502Sjsg if (!rb0_mask)
1431fb4d8502Sjsg raster_config_se |=
1432fb4d8502Sjsg RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1433fb4d8502Sjsg else
1434fb4d8502Sjsg raster_config_se |=
1435fb4d8502Sjsg RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1436fb4d8502Sjsg }
1437fb4d8502Sjsg }
1438fb4d8502Sjsg }
1439fb4d8502Sjsg
1440fb4d8502Sjsg /* GRBM_GFX_INDEX has a different offset on SI */
1441*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff, 0);
1442fb4d8502Sjsg WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
1443fb4d8502Sjsg }
1444fb4d8502Sjsg
1445fb4d8502Sjsg /* GRBM_GFX_INDEX has a different offset on SI */
1446*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1447fb4d8502Sjsg }
1448fb4d8502Sjsg
gfx_v6_0_setup_rb(struct amdgpu_device * adev)1449fb4d8502Sjsg static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
1450fb4d8502Sjsg {
1451fb4d8502Sjsg int i, j;
1452fb4d8502Sjsg u32 data;
1453fb4d8502Sjsg u32 raster_config = 0;
1454fb4d8502Sjsg u32 active_rbs = 0;
1455fb4d8502Sjsg u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1456fb4d8502Sjsg adev->gfx.config.max_sh_per_se;
1457fb4d8502Sjsg unsigned num_rb_pipes;
1458fb4d8502Sjsg
1459fb4d8502Sjsg mutex_lock(&adev->grbm_idx_mutex);
1460fb4d8502Sjsg for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1461fb4d8502Sjsg for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1462*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1463fb4d8502Sjsg data = gfx_v6_0_get_rb_active_bitmap(adev);
1464fb4d8502Sjsg active_rbs |= data <<
1465fb4d8502Sjsg ((i * adev->gfx.config.max_sh_per_se + j) *
1466fb4d8502Sjsg rb_bitmap_width_per_sh);
1467fb4d8502Sjsg }
1468fb4d8502Sjsg }
1469*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1470fb4d8502Sjsg
1471fb4d8502Sjsg adev->gfx.config.backend_enable_mask = active_rbs;
1472fb4d8502Sjsg adev->gfx.config.num_rbs = hweight32(active_rbs);
1473fb4d8502Sjsg
1474fb4d8502Sjsg num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
1475fb4d8502Sjsg adev->gfx.config.max_shader_engines, 16);
1476fb4d8502Sjsg
1477fb4d8502Sjsg gfx_v6_0_raster_config(adev, &raster_config);
1478fb4d8502Sjsg
1479fb4d8502Sjsg if (!adev->gfx.config.backend_enable_mask ||
1480fb4d8502Sjsg adev->gfx.config.num_rbs >= num_rb_pipes)
1481fb4d8502Sjsg WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
1482fb4d8502Sjsg else
1483fb4d8502Sjsg gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
1484fb4d8502Sjsg adev->gfx.config.backend_enable_mask,
1485fb4d8502Sjsg num_rb_pipes);
1486fb4d8502Sjsg
1487fb4d8502Sjsg /* cache the values for userspace */
1488fb4d8502Sjsg for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1489fb4d8502Sjsg for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1490*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1491fb4d8502Sjsg adev->gfx.config.rb_config[i][j].rb_backend_disable =
1492fb4d8502Sjsg RREG32(mmCC_RB_BACKEND_DISABLE);
1493fb4d8502Sjsg adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
1494fb4d8502Sjsg RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1495fb4d8502Sjsg adev->gfx.config.rb_config[i][j].raster_config =
1496fb4d8502Sjsg RREG32(mmPA_SC_RASTER_CONFIG);
1497fb4d8502Sjsg }
1498fb4d8502Sjsg }
1499*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1500fb4d8502Sjsg mutex_unlock(&adev->grbm_idx_mutex);
1501fb4d8502Sjsg }
1502fb4d8502Sjsg
gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device * adev,u32 bitmap)1503fb4d8502Sjsg static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
1504fb4d8502Sjsg u32 bitmap)
1505fb4d8502Sjsg {
1506fb4d8502Sjsg u32 data;
1507fb4d8502Sjsg
1508fb4d8502Sjsg if (!bitmap)
1509fb4d8502Sjsg return;
1510fb4d8502Sjsg
1511fb4d8502Sjsg data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
1512fb4d8502Sjsg data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
1513fb4d8502Sjsg
1514fb4d8502Sjsg WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
1515fb4d8502Sjsg }
1516fb4d8502Sjsg
gfx_v6_0_get_cu_enabled(struct amdgpu_device * adev)1517fb4d8502Sjsg static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
1518fb4d8502Sjsg {
1519fb4d8502Sjsg u32 data, mask;
1520fb4d8502Sjsg
1521fb4d8502Sjsg data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
1522fb4d8502Sjsg RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
1523fb4d8502Sjsg
1524fb4d8502Sjsg mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
1525fb4d8502Sjsg return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
1526fb4d8502Sjsg }
1527fb4d8502Sjsg
1528fb4d8502Sjsg
gfx_v6_0_setup_spi(struct amdgpu_device * adev)1529fb4d8502Sjsg static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
1530fb4d8502Sjsg {
1531fb4d8502Sjsg int i, j, k;
1532fb4d8502Sjsg u32 data, mask;
1533fb4d8502Sjsg u32 active_cu = 0;
1534fb4d8502Sjsg
1535fb4d8502Sjsg mutex_lock(&adev->grbm_idx_mutex);
1536fb4d8502Sjsg for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1537fb4d8502Sjsg for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1538*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1539fb4d8502Sjsg data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
1540fb4d8502Sjsg active_cu = gfx_v6_0_get_cu_enabled(adev);
1541fb4d8502Sjsg
1542fb4d8502Sjsg mask = 1;
1543fb4d8502Sjsg for (k = 0; k < 16; k++) {
1544fb4d8502Sjsg mask <<= k;
1545fb4d8502Sjsg if (active_cu & mask) {
1546fb4d8502Sjsg data &= ~mask;
1547fb4d8502Sjsg WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
1548fb4d8502Sjsg break;
1549fb4d8502Sjsg }
1550fb4d8502Sjsg }
1551fb4d8502Sjsg }
1552fb4d8502Sjsg }
1553*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1554fb4d8502Sjsg mutex_unlock(&adev->grbm_idx_mutex);
1555fb4d8502Sjsg }
1556fb4d8502Sjsg
gfx_v6_0_config_init(struct amdgpu_device * adev)1557fb4d8502Sjsg static void gfx_v6_0_config_init(struct amdgpu_device *adev)
1558fb4d8502Sjsg {
1559fb4d8502Sjsg adev->gfx.config.double_offchip_lds_buf = 0;
1560fb4d8502Sjsg }
1561fb4d8502Sjsg
gfx_v6_0_constants_init(struct amdgpu_device * adev)1562c349dbc7Sjsg static void gfx_v6_0_constants_init(struct amdgpu_device *adev)
1563fb4d8502Sjsg {
1564fb4d8502Sjsg u32 gb_addr_config = 0;
1565c349dbc7Sjsg u32 mc_arb_ramcfg;
1566fb4d8502Sjsg u32 sx_debug_1;
1567fb4d8502Sjsg u32 hdp_host_path_cntl;
1568fb4d8502Sjsg u32 tmp;
1569fb4d8502Sjsg
1570fb4d8502Sjsg switch (adev->asic_type) {
1571fb4d8502Sjsg case CHIP_TAHITI:
1572fb4d8502Sjsg adev->gfx.config.max_shader_engines = 2;
1573fb4d8502Sjsg adev->gfx.config.max_tile_pipes = 12;
1574fb4d8502Sjsg adev->gfx.config.max_cu_per_sh = 8;
1575fb4d8502Sjsg adev->gfx.config.max_sh_per_se = 2;
1576fb4d8502Sjsg adev->gfx.config.max_backends_per_se = 4;
1577fb4d8502Sjsg adev->gfx.config.max_texture_channel_caches = 12;
1578fb4d8502Sjsg adev->gfx.config.max_gprs = 256;
1579fb4d8502Sjsg adev->gfx.config.max_gs_threads = 32;
1580fb4d8502Sjsg adev->gfx.config.max_hw_contexts = 8;
1581fb4d8502Sjsg
1582fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1583fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1584fb4d8502Sjsg adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1585fb4d8502Sjsg adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1586fb4d8502Sjsg gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1587fb4d8502Sjsg break;
1588fb4d8502Sjsg case CHIP_PITCAIRN:
1589fb4d8502Sjsg adev->gfx.config.max_shader_engines = 2;
1590fb4d8502Sjsg adev->gfx.config.max_tile_pipes = 8;
1591fb4d8502Sjsg adev->gfx.config.max_cu_per_sh = 5;
1592fb4d8502Sjsg adev->gfx.config.max_sh_per_se = 2;
1593fb4d8502Sjsg adev->gfx.config.max_backends_per_se = 4;
1594fb4d8502Sjsg adev->gfx.config.max_texture_channel_caches = 8;
1595fb4d8502Sjsg adev->gfx.config.max_gprs = 256;
1596fb4d8502Sjsg adev->gfx.config.max_gs_threads = 32;
1597fb4d8502Sjsg adev->gfx.config.max_hw_contexts = 8;
1598fb4d8502Sjsg
1599fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1600fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1601fb4d8502Sjsg adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1602fb4d8502Sjsg adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1603fb4d8502Sjsg gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1604fb4d8502Sjsg break;
1605fb4d8502Sjsg case CHIP_VERDE:
1606fb4d8502Sjsg adev->gfx.config.max_shader_engines = 1;
1607fb4d8502Sjsg adev->gfx.config.max_tile_pipes = 4;
1608fb4d8502Sjsg adev->gfx.config.max_cu_per_sh = 5;
1609fb4d8502Sjsg adev->gfx.config.max_sh_per_se = 2;
1610fb4d8502Sjsg adev->gfx.config.max_backends_per_se = 4;
1611fb4d8502Sjsg adev->gfx.config.max_texture_channel_caches = 4;
1612fb4d8502Sjsg adev->gfx.config.max_gprs = 256;
1613fb4d8502Sjsg adev->gfx.config.max_gs_threads = 32;
1614fb4d8502Sjsg adev->gfx.config.max_hw_contexts = 8;
1615fb4d8502Sjsg
1616fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1617fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1618fb4d8502Sjsg adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1619fb4d8502Sjsg adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1620fb4d8502Sjsg gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1621fb4d8502Sjsg break;
1622fb4d8502Sjsg case CHIP_OLAND:
1623fb4d8502Sjsg adev->gfx.config.max_shader_engines = 1;
1624fb4d8502Sjsg adev->gfx.config.max_tile_pipes = 4;
1625fb4d8502Sjsg adev->gfx.config.max_cu_per_sh = 6;
1626fb4d8502Sjsg adev->gfx.config.max_sh_per_se = 1;
1627fb4d8502Sjsg adev->gfx.config.max_backends_per_se = 2;
1628fb4d8502Sjsg adev->gfx.config.max_texture_channel_caches = 4;
1629fb4d8502Sjsg adev->gfx.config.max_gprs = 256;
1630fb4d8502Sjsg adev->gfx.config.max_gs_threads = 16;
1631fb4d8502Sjsg adev->gfx.config.max_hw_contexts = 8;
1632fb4d8502Sjsg
1633fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1634fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1635fb4d8502Sjsg adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1636fb4d8502Sjsg adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1637fb4d8502Sjsg gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1638fb4d8502Sjsg break;
1639fb4d8502Sjsg case CHIP_HAINAN:
1640fb4d8502Sjsg adev->gfx.config.max_shader_engines = 1;
1641fb4d8502Sjsg adev->gfx.config.max_tile_pipes = 4;
1642fb4d8502Sjsg adev->gfx.config.max_cu_per_sh = 5;
1643fb4d8502Sjsg adev->gfx.config.max_sh_per_se = 1;
1644fb4d8502Sjsg adev->gfx.config.max_backends_per_se = 1;
1645fb4d8502Sjsg adev->gfx.config.max_texture_channel_caches = 2;
1646fb4d8502Sjsg adev->gfx.config.max_gprs = 256;
1647fb4d8502Sjsg adev->gfx.config.max_gs_threads = 16;
1648fb4d8502Sjsg adev->gfx.config.max_hw_contexts = 8;
1649fb4d8502Sjsg
1650fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1651fb4d8502Sjsg adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1652fb4d8502Sjsg adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1653fb4d8502Sjsg adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1654fb4d8502Sjsg gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
1655fb4d8502Sjsg break;
1656fb4d8502Sjsg default:
1657fb4d8502Sjsg BUG();
1658fb4d8502Sjsg break;
1659fb4d8502Sjsg }
1660fb4d8502Sjsg
1661fb4d8502Sjsg WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1662fb4d8502Sjsg WREG32(mmSRBM_INT_CNTL, 1);
1663fb4d8502Sjsg WREG32(mmSRBM_INT_ACK, 1);
1664fb4d8502Sjsg
1665fb4d8502Sjsg WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
1666fb4d8502Sjsg
1667fb4d8502Sjsg adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
1668fb4d8502Sjsg mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
1669fb4d8502Sjsg
1670fb4d8502Sjsg adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
1671fb4d8502Sjsg adev->gfx.config.mem_max_burst_length_bytes = 256;
1672fb4d8502Sjsg tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
1673fb4d8502Sjsg adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1674fb4d8502Sjsg if (adev->gfx.config.mem_row_size_in_kb > 4)
1675fb4d8502Sjsg adev->gfx.config.mem_row_size_in_kb = 4;
1676fb4d8502Sjsg adev->gfx.config.shader_engine_tile_size = 32;
1677fb4d8502Sjsg adev->gfx.config.num_gpus = 1;
1678fb4d8502Sjsg adev->gfx.config.multi_gpu_tile_size = 64;
1679fb4d8502Sjsg
1680fb4d8502Sjsg gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
1681fb4d8502Sjsg switch (adev->gfx.config.mem_row_size_in_kb) {
1682fb4d8502Sjsg case 1:
1683fb4d8502Sjsg default:
1684fb4d8502Sjsg gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1685fb4d8502Sjsg break;
1686fb4d8502Sjsg case 2:
1687fb4d8502Sjsg gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1688fb4d8502Sjsg break;
1689fb4d8502Sjsg case 4:
1690fb4d8502Sjsg gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1691fb4d8502Sjsg break;
1692fb4d8502Sjsg }
1693fb4d8502Sjsg gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
1694fb4d8502Sjsg if (adev->gfx.config.max_shader_engines == 2)
1695fb4d8502Sjsg gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
1696fb4d8502Sjsg adev->gfx.config.gb_addr_config = gb_addr_config;
1697fb4d8502Sjsg
1698fb4d8502Sjsg WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
1699fb4d8502Sjsg WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
1700fb4d8502Sjsg WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
1701fb4d8502Sjsg WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
1702fb4d8502Sjsg WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1703fb4d8502Sjsg WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1704fb4d8502Sjsg
1705fb4d8502Sjsg #if 0
1706fb4d8502Sjsg if (adev->has_uvd) {
1707fb4d8502Sjsg WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
1708fb4d8502Sjsg WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1709fb4d8502Sjsg WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1710fb4d8502Sjsg }
1711fb4d8502Sjsg #endif
1712fb4d8502Sjsg gfx_v6_0_tiling_mode_table_init(adev);
1713fb4d8502Sjsg
1714fb4d8502Sjsg gfx_v6_0_setup_rb(adev);
1715fb4d8502Sjsg
1716fb4d8502Sjsg gfx_v6_0_setup_spi(adev);
1717fb4d8502Sjsg
1718fb4d8502Sjsg gfx_v6_0_get_cu_info(adev);
1719fb4d8502Sjsg gfx_v6_0_config_init(adev);
1720fb4d8502Sjsg
1721fb4d8502Sjsg WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
1722fb4d8502Sjsg (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
1723fb4d8502Sjsg WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1724fb4d8502Sjsg (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1725fb4d8502Sjsg
1726fb4d8502Sjsg sx_debug_1 = RREG32(mmSX_DEBUG_1);
1727fb4d8502Sjsg WREG32(mmSX_DEBUG_1, sx_debug_1);
1728fb4d8502Sjsg
1729fb4d8502Sjsg WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1730fb4d8502Sjsg
1731fb4d8502Sjsg WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1732fb4d8502Sjsg (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1733fb4d8502Sjsg (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1734fb4d8502Sjsg (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1735fb4d8502Sjsg
1736fb4d8502Sjsg WREG32(mmVGT_NUM_INSTANCES, 1);
1737fb4d8502Sjsg WREG32(mmCP_PERFMON_CNTL, 0);
1738fb4d8502Sjsg WREG32(mmSQ_CONFIG, 0);
1739fb4d8502Sjsg WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1740fb4d8502Sjsg (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1741fb4d8502Sjsg
1742fb4d8502Sjsg WREG32(mmVGT_CACHE_INVALIDATION,
1743fb4d8502Sjsg (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1744fb4d8502Sjsg (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1745fb4d8502Sjsg
1746fb4d8502Sjsg WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1747fb4d8502Sjsg WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1748fb4d8502Sjsg
1749fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
1750fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
1751fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
1752fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
1753fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
1754fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
1755fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
1756fb4d8502Sjsg WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
1757fb4d8502Sjsg
1758fb4d8502Sjsg hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
1759fb4d8502Sjsg WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1760fb4d8502Sjsg
1761fb4d8502Sjsg WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1762fb4d8502Sjsg (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1763fb4d8502Sjsg
1764fb4d8502Sjsg udelay(50);
1765fb4d8502Sjsg }
1766fb4d8502Sjsg
gfx_v6_0_ring_test_ring(struct amdgpu_ring * ring)1767fb4d8502Sjsg static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
1768fb4d8502Sjsg {
1769fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
1770fb4d8502Sjsg uint32_t tmp = 0;
1771fb4d8502Sjsg unsigned i;
1772fb4d8502Sjsg int r;
1773fb4d8502Sjsg
17741bb76ff1Sjsg WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1775fb4d8502Sjsg
1776fb4d8502Sjsg r = amdgpu_ring_alloc(ring, 3);
1777c349dbc7Sjsg if (r)
17781bb76ff1Sjsg return r;
1779c349dbc7Sjsg
1780fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
17811bb76ff1Sjsg amdgpu_ring_write(ring, mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START);
1782fb4d8502Sjsg amdgpu_ring_write(ring, 0xDEADBEEF);
1783fb4d8502Sjsg amdgpu_ring_commit(ring);
1784fb4d8502Sjsg
1785fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
17861bb76ff1Sjsg tmp = RREG32(mmSCRATCH_REG0);
1787fb4d8502Sjsg if (tmp == 0xDEADBEEF)
1788fb4d8502Sjsg break;
1789c349dbc7Sjsg udelay(1);
1790fb4d8502Sjsg }
1791c349dbc7Sjsg
1792c349dbc7Sjsg if (i >= adev->usec_timeout)
1793c349dbc7Sjsg r = -ETIMEDOUT;
1794fb4d8502Sjsg return r;
1795fb4d8502Sjsg }
1796fb4d8502Sjsg
gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring * ring)1797fb4d8502Sjsg static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
1798fb4d8502Sjsg {
1799fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
1800fb4d8502Sjsg amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
1801fb4d8502Sjsg EVENT_INDEX(0));
1802fb4d8502Sjsg }
1803fb4d8502Sjsg
gfx_v6_0_ring_emit_fence(struct amdgpu_ring * ring,u64 addr,u64 seq,unsigned flags)1804fb4d8502Sjsg static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
1805fb4d8502Sjsg u64 seq, unsigned flags)
1806fb4d8502Sjsg {
1807fb4d8502Sjsg bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1808fb4d8502Sjsg bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1809fb4d8502Sjsg /* flush read cache over gart */
1810fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1811fb4d8502Sjsg amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
1812fb4d8502Sjsg amdgpu_ring_write(ring, 0);
1813fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1814fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
1815fb4d8502Sjsg PACKET3_TC_ACTION_ENA |
1816fb4d8502Sjsg PACKET3_SH_KCACHE_ACTION_ENA |
1817fb4d8502Sjsg PACKET3_SH_ICACHE_ACTION_ENA);
1818fb4d8502Sjsg amdgpu_ring_write(ring, 0xFFFFFFFF);
1819fb4d8502Sjsg amdgpu_ring_write(ring, 0);
1820fb4d8502Sjsg amdgpu_ring_write(ring, 10); /* poll interval */
1821fb4d8502Sjsg /* EVENT_WRITE_EOP - flush caches, send int */
1822fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1823fb4d8502Sjsg amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
1824fb4d8502Sjsg amdgpu_ring_write(ring, addr & 0xfffffffc);
1825fb4d8502Sjsg amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1826fb4d8502Sjsg ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
1827fb4d8502Sjsg ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
1828fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(seq));
1829fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(seq));
1830fb4d8502Sjsg }
1831fb4d8502Sjsg
gfx_v6_0_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)1832fb4d8502Sjsg static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1833c349dbc7Sjsg struct amdgpu_job *job,
1834fb4d8502Sjsg struct amdgpu_ib *ib,
1835c349dbc7Sjsg uint32_t flags)
1836fb4d8502Sjsg {
1837c349dbc7Sjsg unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1838fb4d8502Sjsg u32 header, control = 0;
1839fb4d8502Sjsg
1840fb4d8502Sjsg /* insert SWITCH_BUFFER packet before first IB in the ring frame */
1841c349dbc7Sjsg if (flags & AMDGPU_HAVE_CTX_SWITCH) {
1842fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1843fb4d8502Sjsg amdgpu_ring_write(ring, 0);
1844fb4d8502Sjsg }
1845fb4d8502Sjsg
1846fb4d8502Sjsg if (ib->flags & AMDGPU_IB_FLAG_CE)
1847fb4d8502Sjsg header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1848fb4d8502Sjsg else
1849fb4d8502Sjsg header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1850fb4d8502Sjsg
1851fb4d8502Sjsg control |= ib->length_dw | (vmid << 24);
1852fb4d8502Sjsg
1853fb4d8502Sjsg amdgpu_ring_write(ring, header);
1854fb4d8502Sjsg amdgpu_ring_write(ring,
1855fb4d8502Sjsg #ifdef __BIG_ENDIAN
1856fb4d8502Sjsg (2 << 0) |
1857fb4d8502Sjsg #endif
1858fb4d8502Sjsg (ib->gpu_addr & 0xFFFFFFFC));
1859fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1860fb4d8502Sjsg amdgpu_ring_write(ring, control);
1861fb4d8502Sjsg }
1862fb4d8502Sjsg
1863fb4d8502Sjsg /**
1864fb4d8502Sjsg * gfx_v6_0_ring_test_ib - basic ring IB test
1865fb4d8502Sjsg *
1866fb4d8502Sjsg * @ring: amdgpu_ring structure holding ring information
18675ca02815Sjsg * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1868fb4d8502Sjsg *
1869fb4d8502Sjsg * Allocate an IB and execute it on the gfx ring (SI).
1870fb4d8502Sjsg * Provides a basic gfx ring test to verify that IBs are working.
1871fb4d8502Sjsg * Returns 0 on success, error on failure.
1872fb4d8502Sjsg */
gfx_v6_0_ring_test_ib(struct amdgpu_ring * ring,long timeout)1873fb4d8502Sjsg static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1874fb4d8502Sjsg {
1875fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
1876fb4d8502Sjsg struct dma_fence *f = NULL;
18771bb76ff1Sjsg struct amdgpu_ib ib;
1878fb4d8502Sjsg uint32_t tmp = 0;
1879fb4d8502Sjsg long r;
1880fb4d8502Sjsg
18811bb76ff1Sjsg WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
18821bb76ff1Sjsg memset(&ib, 0, sizeof(ib));
18831bb76ff1Sjsg r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1884c349dbc7Sjsg if (r)
1885fb4d8502Sjsg return r;
1886c349dbc7Sjsg
1887fb4d8502Sjsg ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
18881bb76ff1Sjsg ib.ptr[1] = mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START;
1889fb4d8502Sjsg ib.ptr[2] = 0xDEADBEEF;
1890fb4d8502Sjsg ib.length_dw = 3;
1891fb4d8502Sjsg
1892fb4d8502Sjsg r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1893fb4d8502Sjsg if (r)
18941bb76ff1Sjsg goto error;
1895fb4d8502Sjsg
1896fb4d8502Sjsg r = dma_fence_wait_timeout(f, false, timeout);
1897fb4d8502Sjsg if (r == 0) {
1898fb4d8502Sjsg r = -ETIMEDOUT;
18991bb76ff1Sjsg goto error;
1900fb4d8502Sjsg } else if (r < 0) {
19011bb76ff1Sjsg goto error;
1902fb4d8502Sjsg }
19031bb76ff1Sjsg tmp = RREG32(mmSCRATCH_REG0);
1904c349dbc7Sjsg if (tmp == 0xDEADBEEF)
1905fb4d8502Sjsg r = 0;
1906c349dbc7Sjsg else
1907fb4d8502Sjsg r = -EINVAL;
1908fb4d8502Sjsg
19091bb76ff1Sjsg error:
1910fb4d8502Sjsg amdgpu_ib_free(adev, &ib, NULL);
1911fb4d8502Sjsg dma_fence_put(f);
1912fb4d8502Sjsg return r;
1913fb4d8502Sjsg }
1914fb4d8502Sjsg
gfx_v6_0_cp_gfx_enable(struct amdgpu_device * adev,bool enable)1915fb4d8502Sjsg static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
1916fb4d8502Sjsg {
1917fb4d8502Sjsg if (enable) {
1918fb4d8502Sjsg WREG32(mmCP_ME_CNTL, 0);
1919fb4d8502Sjsg } else {
1920fb4d8502Sjsg WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
1921fb4d8502Sjsg CP_ME_CNTL__PFP_HALT_MASK |
1922fb4d8502Sjsg CP_ME_CNTL__CE_HALT_MASK));
1923fb4d8502Sjsg WREG32(mmSCRATCH_UMSK, 0);
1924fb4d8502Sjsg }
1925fb4d8502Sjsg udelay(50);
1926fb4d8502Sjsg }
1927fb4d8502Sjsg
gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device * adev)1928fb4d8502Sjsg static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
1929fb4d8502Sjsg {
1930fb4d8502Sjsg unsigned i;
1931fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *pfp_hdr;
1932fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *ce_hdr;
1933fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *me_hdr;
1934fb4d8502Sjsg const __le32 *fw_data;
1935fb4d8502Sjsg u32 fw_size;
1936fb4d8502Sjsg
1937fb4d8502Sjsg if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
1938fb4d8502Sjsg return -EINVAL;
1939fb4d8502Sjsg
1940fb4d8502Sjsg gfx_v6_0_cp_gfx_enable(adev, false);
1941fb4d8502Sjsg pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
1942fb4d8502Sjsg ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
1943fb4d8502Sjsg me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
1944fb4d8502Sjsg
1945fb4d8502Sjsg amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
1946fb4d8502Sjsg amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
1947fb4d8502Sjsg amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
1948fb4d8502Sjsg
1949fb4d8502Sjsg /* PFP */
1950fb4d8502Sjsg fw_data = (const __le32 *)
1951fb4d8502Sjsg (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
1952fb4d8502Sjsg fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
1953fb4d8502Sjsg WREG32(mmCP_PFP_UCODE_ADDR, 0);
1954fb4d8502Sjsg for (i = 0; i < fw_size; i++)
1955fb4d8502Sjsg WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
1956fb4d8502Sjsg WREG32(mmCP_PFP_UCODE_ADDR, 0);
1957fb4d8502Sjsg
1958fb4d8502Sjsg /* CE */
1959fb4d8502Sjsg fw_data = (const __le32 *)
1960fb4d8502Sjsg (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
1961fb4d8502Sjsg fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
1962fb4d8502Sjsg WREG32(mmCP_CE_UCODE_ADDR, 0);
1963fb4d8502Sjsg for (i = 0; i < fw_size; i++)
1964fb4d8502Sjsg WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
1965fb4d8502Sjsg WREG32(mmCP_CE_UCODE_ADDR, 0);
1966fb4d8502Sjsg
1967fb4d8502Sjsg /* ME */
1968fb4d8502Sjsg fw_data = (const __be32 *)
1969fb4d8502Sjsg (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
1970fb4d8502Sjsg fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
1971fb4d8502Sjsg WREG32(mmCP_ME_RAM_WADDR, 0);
1972fb4d8502Sjsg for (i = 0; i < fw_size; i++)
1973fb4d8502Sjsg WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
1974fb4d8502Sjsg WREG32(mmCP_ME_RAM_WADDR, 0);
1975fb4d8502Sjsg
1976fb4d8502Sjsg WREG32(mmCP_PFP_UCODE_ADDR, 0);
1977fb4d8502Sjsg WREG32(mmCP_CE_UCODE_ADDR, 0);
1978fb4d8502Sjsg WREG32(mmCP_ME_RAM_WADDR, 0);
1979fb4d8502Sjsg WREG32(mmCP_ME_RAM_RADDR, 0);
1980fb4d8502Sjsg return 0;
1981fb4d8502Sjsg }
1982fb4d8502Sjsg
gfx_v6_0_cp_gfx_start(struct amdgpu_device * adev)1983fb4d8502Sjsg static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
1984fb4d8502Sjsg {
1985fb4d8502Sjsg const struct cs_section_def *sect = NULL;
1986fb4d8502Sjsg const struct cs_extent_def *ext = NULL;
1987fb4d8502Sjsg struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
1988fb4d8502Sjsg int r, i;
1989fb4d8502Sjsg
1990fb4d8502Sjsg r = amdgpu_ring_alloc(ring, 7 + 4);
1991fb4d8502Sjsg if (r) {
1992fb4d8502Sjsg DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
1993fb4d8502Sjsg return r;
1994fb4d8502Sjsg }
1995fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1996fb4d8502Sjsg amdgpu_ring_write(ring, 0x1);
1997fb4d8502Sjsg amdgpu_ring_write(ring, 0x0);
1998fb4d8502Sjsg amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
1999fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2000fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2001fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2002fb4d8502Sjsg
2003fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2004fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2005fb4d8502Sjsg amdgpu_ring_write(ring, 0xc000);
2006fb4d8502Sjsg amdgpu_ring_write(ring, 0xe000);
2007fb4d8502Sjsg amdgpu_ring_commit(ring);
2008fb4d8502Sjsg
2009fb4d8502Sjsg gfx_v6_0_cp_gfx_enable(adev, true);
2010fb4d8502Sjsg
2011fb4d8502Sjsg r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
2012fb4d8502Sjsg if (r) {
2013fb4d8502Sjsg DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2014fb4d8502Sjsg return r;
2015fb4d8502Sjsg }
2016fb4d8502Sjsg
2017fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2018fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2019fb4d8502Sjsg
2020fb4d8502Sjsg for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2021fb4d8502Sjsg for (ext = sect->section; ext->extent != NULL; ++ext) {
2022fb4d8502Sjsg if (sect->id == SECT_CONTEXT) {
2023fb4d8502Sjsg amdgpu_ring_write(ring,
2024fb4d8502Sjsg PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2025fb4d8502Sjsg amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2026fb4d8502Sjsg for (i = 0; i < ext->reg_count; i++)
2027fb4d8502Sjsg amdgpu_ring_write(ring, ext->extent[i]);
2028fb4d8502Sjsg }
2029fb4d8502Sjsg }
2030fb4d8502Sjsg }
2031fb4d8502Sjsg
2032fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2033fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2034fb4d8502Sjsg
2035fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2036fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2037fb4d8502Sjsg
2038fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2039fb4d8502Sjsg amdgpu_ring_write(ring, 0x00000316);
2040fb4d8502Sjsg amdgpu_ring_write(ring, 0x0000000e);
2041fb4d8502Sjsg amdgpu_ring_write(ring, 0x00000010);
2042fb4d8502Sjsg
2043fb4d8502Sjsg amdgpu_ring_commit(ring);
2044fb4d8502Sjsg
2045fb4d8502Sjsg return 0;
2046fb4d8502Sjsg }
2047fb4d8502Sjsg
gfx_v6_0_cp_gfx_resume(struct amdgpu_device * adev)2048fb4d8502Sjsg static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
2049fb4d8502Sjsg {
2050fb4d8502Sjsg struct amdgpu_ring *ring;
2051fb4d8502Sjsg u32 tmp;
2052fb4d8502Sjsg u32 rb_bufsz;
2053fb4d8502Sjsg int r;
2054fb4d8502Sjsg u64 rptr_addr;
2055fb4d8502Sjsg
2056fb4d8502Sjsg WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2057fb4d8502Sjsg WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2058fb4d8502Sjsg
2059fb4d8502Sjsg /* Set the write pointer delay */
2060fb4d8502Sjsg WREG32(mmCP_RB_WPTR_DELAY, 0);
2061fb4d8502Sjsg
2062fb4d8502Sjsg WREG32(mmCP_DEBUG, 0);
2063fb4d8502Sjsg WREG32(mmSCRATCH_ADDR, 0);
2064fb4d8502Sjsg
2065fb4d8502Sjsg /* ring 0 - compute and gfx */
2066fb4d8502Sjsg /* Set ring buffer size */
2067fb4d8502Sjsg ring = &adev->gfx.gfx_ring[0];
2068fb4d8502Sjsg rb_bufsz = order_base_2(ring->ring_size / 8);
2069fb4d8502Sjsg tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2070fb4d8502Sjsg
2071fb4d8502Sjsg #ifdef __BIG_ENDIAN
2072fb4d8502Sjsg tmp |= BUF_SWAP_32BIT;
2073fb4d8502Sjsg #endif
2074fb4d8502Sjsg WREG32(mmCP_RB0_CNTL, tmp);
2075fb4d8502Sjsg
2076fb4d8502Sjsg /* Initialize the ring buffer's read and write pointers */
2077fb4d8502Sjsg WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2078fb4d8502Sjsg ring->wptr = 0;
2079fb4d8502Sjsg WREG32(mmCP_RB0_WPTR, ring->wptr);
2080fb4d8502Sjsg
2081fb4d8502Sjsg /* set the wb address whether it's enabled or not */
20821bb76ff1Sjsg rptr_addr = ring->rptr_gpu_addr;
2083fb4d8502Sjsg WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2084fb4d8502Sjsg WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2085fb4d8502Sjsg
2086fb4d8502Sjsg WREG32(mmSCRATCH_UMSK, 0);
2087fb4d8502Sjsg
2088fb4d8502Sjsg mdelay(1);
2089fb4d8502Sjsg WREG32(mmCP_RB0_CNTL, tmp);
2090fb4d8502Sjsg
2091fb4d8502Sjsg WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
2092fb4d8502Sjsg
2093fb4d8502Sjsg /* start the rings */
2094fb4d8502Sjsg gfx_v6_0_cp_gfx_start(adev);
2095c349dbc7Sjsg r = amdgpu_ring_test_helper(ring);
2096c349dbc7Sjsg if (r)
2097fb4d8502Sjsg return r;
2098fb4d8502Sjsg
2099fb4d8502Sjsg return 0;
2100fb4d8502Sjsg }
2101fb4d8502Sjsg
gfx_v6_0_ring_get_rptr(struct amdgpu_ring * ring)2102fb4d8502Sjsg static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
2103fb4d8502Sjsg {
21041bb76ff1Sjsg return *ring->rptr_cpu_addr;
2105fb4d8502Sjsg }
2106fb4d8502Sjsg
gfx_v6_0_ring_get_wptr(struct amdgpu_ring * ring)2107fb4d8502Sjsg static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
2108fb4d8502Sjsg {
2109fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
2110fb4d8502Sjsg
2111fb4d8502Sjsg if (ring == &adev->gfx.gfx_ring[0])
2112fb4d8502Sjsg return RREG32(mmCP_RB0_WPTR);
2113fb4d8502Sjsg else if (ring == &adev->gfx.compute_ring[0])
2114fb4d8502Sjsg return RREG32(mmCP_RB1_WPTR);
2115fb4d8502Sjsg else if (ring == &adev->gfx.compute_ring[1])
2116fb4d8502Sjsg return RREG32(mmCP_RB2_WPTR);
2117fb4d8502Sjsg else
2118fb4d8502Sjsg BUG();
2119fb4d8502Sjsg }
2120fb4d8502Sjsg
gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring * ring)2121fb4d8502Sjsg static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2122fb4d8502Sjsg {
2123fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
2124fb4d8502Sjsg
2125fb4d8502Sjsg WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2126fb4d8502Sjsg (void)RREG32(mmCP_RB0_WPTR);
2127fb4d8502Sjsg }
2128fb4d8502Sjsg
gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring * ring)2129fb4d8502Sjsg static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2130fb4d8502Sjsg {
2131fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
2132fb4d8502Sjsg
2133fb4d8502Sjsg if (ring == &adev->gfx.compute_ring[0]) {
2134fb4d8502Sjsg WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
2135fb4d8502Sjsg (void)RREG32(mmCP_RB1_WPTR);
2136fb4d8502Sjsg } else if (ring == &adev->gfx.compute_ring[1]) {
2137fb4d8502Sjsg WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
2138fb4d8502Sjsg (void)RREG32(mmCP_RB2_WPTR);
2139fb4d8502Sjsg } else {
2140fb4d8502Sjsg BUG();
2141fb4d8502Sjsg }
2142fb4d8502Sjsg
2143fb4d8502Sjsg }
2144fb4d8502Sjsg
gfx_v6_0_cp_compute_resume(struct amdgpu_device * adev)2145fb4d8502Sjsg static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
2146fb4d8502Sjsg {
2147fb4d8502Sjsg struct amdgpu_ring *ring;
2148fb4d8502Sjsg u32 tmp;
2149fb4d8502Sjsg u32 rb_bufsz;
2150fb4d8502Sjsg int i, r;
2151fb4d8502Sjsg u64 rptr_addr;
2152fb4d8502Sjsg
2153fb4d8502Sjsg /* ring1 - compute only */
2154fb4d8502Sjsg /* Set ring buffer size */
2155fb4d8502Sjsg
2156fb4d8502Sjsg ring = &adev->gfx.compute_ring[0];
2157fb4d8502Sjsg rb_bufsz = order_base_2(ring->ring_size / 8);
2158fb4d8502Sjsg tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2159fb4d8502Sjsg #ifdef __BIG_ENDIAN
2160fb4d8502Sjsg tmp |= BUF_SWAP_32BIT;
2161fb4d8502Sjsg #endif
2162fb4d8502Sjsg WREG32(mmCP_RB1_CNTL, tmp);
2163fb4d8502Sjsg
2164fb4d8502Sjsg WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
2165fb4d8502Sjsg ring->wptr = 0;
2166fb4d8502Sjsg WREG32(mmCP_RB1_WPTR, ring->wptr);
2167fb4d8502Sjsg
21681bb76ff1Sjsg rptr_addr = ring->rptr_gpu_addr;
2169fb4d8502Sjsg WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
2170fb4d8502Sjsg WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2171fb4d8502Sjsg
2172fb4d8502Sjsg mdelay(1);
2173fb4d8502Sjsg WREG32(mmCP_RB1_CNTL, tmp);
2174fb4d8502Sjsg WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
2175fb4d8502Sjsg
2176fb4d8502Sjsg ring = &adev->gfx.compute_ring[1];
2177fb4d8502Sjsg rb_bufsz = order_base_2(ring->ring_size / 8);
2178fb4d8502Sjsg tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2179fb4d8502Sjsg #ifdef __BIG_ENDIAN
2180fb4d8502Sjsg tmp |= BUF_SWAP_32BIT;
2181fb4d8502Sjsg #endif
2182fb4d8502Sjsg WREG32(mmCP_RB2_CNTL, tmp);
2183fb4d8502Sjsg
2184fb4d8502Sjsg WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
2185fb4d8502Sjsg ring->wptr = 0;
2186fb4d8502Sjsg WREG32(mmCP_RB2_WPTR, ring->wptr);
21871bb76ff1Sjsg rptr_addr = ring->rptr_gpu_addr;
2188fb4d8502Sjsg WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
2189fb4d8502Sjsg WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2190fb4d8502Sjsg
2191fb4d8502Sjsg mdelay(1);
2192fb4d8502Sjsg WREG32(mmCP_RB2_CNTL, tmp);
2193fb4d8502Sjsg WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
2194fb4d8502Sjsg
2195fb4d8502Sjsg
2196fb4d8502Sjsg for (i = 0; i < 2; i++) {
2197c349dbc7Sjsg r = amdgpu_ring_test_helper(&adev->gfx.compute_ring[i]);
2198fb4d8502Sjsg if (r)
2199fb4d8502Sjsg return r;
2200fb4d8502Sjsg }
2201fb4d8502Sjsg
2202fb4d8502Sjsg return 0;
2203fb4d8502Sjsg }
2204fb4d8502Sjsg
gfx_v6_0_cp_enable(struct amdgpu_device * adev,bool enable)2205fb4d8502Sjsg static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
2206fb4d8502Sjsg {
2207fb4d8502Sjsg gfx_v6_0_cp_gfx_enable(adev, enable);
2208fb4d8502Sjsg }
2209fb4d8502Sjsg
gfx_v6_0_cp_load_microcode(struct amdgpu_device * adev)2210fb4d8502Sjsg static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
2211fb4d8502Sjsg {
2212fb4d8502Sjsg return gfx_v6_0_cp_gfx_load_microcode(adev);
2213fb4d8502Sjsg }
2214fb4d8502Sjsg
gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device * adev,bool enable)2215fb4d8502Sjsg static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2216fb4d8502Sjsg bool enable)
2217fb4d8502Sjsg {
2218fb4d8502Sjsg u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
2219fb4d8502Sjsg u32 mask;
2220fb4d8502Sjsg int i;
2221fb4d8502Sjsg
2222fb4d8502Sjsg if (enable)
2223fb4d8502Sjsg tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2224fb4d8502Sjsg CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2225fb4d8502Sjsg else
2226fb4d8502Sjsg tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2227fb4d8502Sjsg CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2228fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, tmp);
2229fb4d8502Sjsg
2230fb4d8502Sjsg if (!enable) {
2231fb4d8502Sjsg /* read a gfx register */
2232fb4d8502Sjsg tmp = RREG32(mmDB_DEPTH_INFO);
2233fb4d8502Sjsg
2234fb4d8502Sjsg mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
2235fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
2236fb4d8502Sjsg if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
2237fb4d8502Sjsg break;
2238fb4d8502Sjsg udelay(1);
2239fb4d8502Sjsg }
2240fb4d8502Sjsg }
2241fb4d8502Sjsg }
2242fb4d8502Sjsg
gfx_v6_0_cp_resume(struct amdgpu_device * adev)2243fb4d8502Sjsg static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
2244fb4d8502Sjsg {
2245fb4d8502Sjsg int r;
2246fb4d8502Sjsg
2247fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2248fb4d8502Sjsg
2249fb4d8502Sjsg r = gfx_v6_0_cp_load_microcode(adev);
2250fb4d8502Sjsg if (r)
2251fb4d8502Sjsg return r;
2252fb4d8502Sjsg
2253fb4d8502Sjsg r = gfx_v6_0_cp_gfx_resume(adev);
2254fb4d8502Sjsg if (r)
2255fb4d8502Sjsg return r;
2256fb4d8502Sjsg r = gfx_v6_0_cp_compute_resume(adev);
2257fb4d8502Sjsg if (r)
2258fb4d8502Sjsg return r;
2259fb4d8502Sjsg
2260fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2261fb4d8502Sjsg
2262fb4d8502Sjsg return 0;
2263fb4d8502Sjsg }
2264fb4d8502Sjsg
gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring * ring)2265fb4d8502Sjsg static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
2266fb4d8502Sjsg {
2267fb4d8502Sjsg int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2268fb4d8502Sjsg uint32_t seq = ring->fence_drv.sync_seq;
2269fb4d8502Sjsg uint64_t addr = ring->fence_drv.gpu_addr;
2270fb4d8502Sjsg
2271fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2272fb4d8502Sjsg amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
2273fb4d8502Sjsg WAIT_REG_MEM_FUNCTION(3) | /* equal */
2274fb4d8502Sjsg WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
2275fb4d8502Sjsg amdgpu_ring_write(ring, addr & 0xfffffffc);
2276fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2277fb4d8502Sjsg amdgpu_ring_write(ring, seq);
2278fb4d8502Sjsg amdgpu_ring_write(ring, 0xffffffff);
2279fb4d8502Sjsg amdgpu_ring_write(ring, 4); /* poll interval */
2280fb4d8502Sjsg
2281fb4d8502Sjsg if (usepfp) {
2282fb4d8502Sjsg /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2283fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2284fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2285fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2286fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2287fb4d8502Sjsg }
2288fb4d8502Sjsg }
2289fb4d8502Sjsg
gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)2290fb4d8502Sjsg static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
2291fb4d8502Sjsg unsigned vmid, uint64_t pd_addr)
2292fb4d8502Sjsg {
2293fb4d8502Sjsg int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2294fb4d8502Sjsg
2295fb4d8502Sjsg amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
2296fb4d8502Sjsg
2297fb4d8502Sjsg /* wait for the invalidate to complete */
2298fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2299fb4d8502Sjsg amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2300fb4d8502Sjsg WAIT_REG_MEM_ENGINE(0))); /* me */
2301fb4d8502Sjsg amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
2302fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2303fb4d8502Sjsg amdgpu_ring_write(ring, 0); /* ref */
2304fb4d8502Sjsg amdgpu_ring_write(ring, 0); /* mask */
2305fb4d8502Sjsg amdgpu_ring_write(ring, 0x20); /* poll interval */
2306fb4d8502Sjsg
2307fb4d8502Sjsg if (usepfp) {
2308fb4d8502Sjsg /* sync PFP to ME, otherwise we might get invalid PFP reads */
2309fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2310fb4d8502Sjsg amdgpu_ring_write(ring, 0x0);
2311fb4d8502Sjsg
2312fb4d8502Sjsg /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2313fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2314fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2315fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2316fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2317fb4d8502Sjsg }
2318fb4d8502Sjsg }
2319fb4d8502Sjsg
gfx_v6_0_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)2320fb4d8502Sjsg static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
2321fb4d8502Sjsg uint32_t reg, uint32_t val)
2322fb4d8502Sjsg {
2323fb4d8502Sjsg int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2324fb4d8502Sjsg
2325fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
2326fb4d8502Sjsg amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
2327fb4d8502Sjsg WRITE_DATA_DST_SEL(0)));
2328fb4d8502Sjsg amdgpu_ring_write(ring, reg);
2329fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2330fb4d8502Sjsg amdgpu_ring_write(ring, val);
2331fb4d8502Sjsg }
2332fb4d8502Sjsg
gfx_v6_0_rlc_init(struct amdgpu_device * adev)2333fb4d8502Sjsg static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
2334fb4d8502Sjsg {
2335fb4d8502Sjsg const u32 *src_ptr;
2336fb4d8502Sjsg volatile u32 *dst_ptr;
2337c349dbc7Sjsg u32 dws;
2338fb4d8502Sjsg u64 reg_list_mc_addr;
2339fb4d8502Sjsg const struct cs_section_def *cs_data;
2340fb4d8502Sjsg int r;
2341fb4d8502Sjsg
2342fb4d8502Sjsg adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
2343fb4d8502Sjsg adev->gfx.rlc.reg_list_size =
2344fb4d8502Sjsg (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
2345fb4d8502Sjsg
2346fb4d8502Sjsg adev->gfx.rlc.cs_data = si_cs_data;
2347fb4d8502Sjsg src_ptr = adev->gfx.rlc.reg_list;
2348fb4d8502Sjsg dws = adev->gfx.rlc.reg_list_size;
2349fb4d8502Sjsg cs_data = adev->gfx.rlc.cs_data;
2350fb4d8502Sjsg
2351fb4d8502Sjsg if (src_ptr) {
2352c349dbc7Sjsg /* init save restore block */
2353c349dbc7Sjsg r = amdgpu_gfx_rlc_init_sr(adev, dws);
2354c349dbc7Sjsg if (r)
2355fb4d8502Sjsg return r;
2356fb4d8502Sjsg }
2357fb4d8502Sjsg
2358fb4d8502Sjsg if (cs_data) {
2359fb4d8502Sjsg /* clear state block */
2360fb4d8502Sjsg adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
2361fb4d8502Sjsg dws = adev->gfx.rlc.clear_state_size + (256 / 4);
2362fb4d8502Sjsg
2363fb4d8502Sjsg r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
2364*f005ef32Sjsg AMDGPU_GEM_DOMAIN_VRAM |
2365*f005ef32Sjsg AMDGPU_GEM_DOMAIN_GTT,
2366fb4d8502Sjsg &adev->gfx.rlc.clear_state_obj,
2367fb4d8502Sjsg &adev->gfx.rlc.clear_state_gpu_addr,
2368fb4d8502Sjsg (void **)&adev->gfx.rlc.cs_ptr);
2369fb4d8502Sjsg if (r) {
2370fb4d8502Sjsg dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
2371c349dbc7Sjsg amdgpu_gfx_rlc_fini(adev);
2372fb4d8502Sjsg return r;
2373fb4d8502Sjsg }
2374fb4d8502Sjsg
2375fb4d8502Sjsg /* set up the cs buffer */
2376fb4d8502Sjsg dst_ptr = adev->gfx.rlc.cs_ptr;
2377fb4d8502Sjsg reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
2378fb4d8502Sjsg dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
2379fb4d8502Sjsg dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
2380fb4d8502Sjsg dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
2381fb4d8502Sjsg gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
2382fb4d8502Sjsg amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
2383fb4d8502Sjsg amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
2384fb4d8502Sjsg }
2385fb4d8502Sjsg
2386fb4d8502Sjsg return 0;
2387fb4d8502Sjsg }
2388fb4d8502Sjsg
gfx_v6_0_enable_lbpw(struct amdgpu_device * adev,bool enable)2389fb4d8502Sjsg static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
2390fb4d8502Sjsg {
2391fb4d8502Sjsg WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
2392fb4d8502Sjsg
2393fb4d8502Sjsg if (!enable) {
2394*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
2395fb4d8502Sjsg WREG32(mmSPI_LB_CU_MASK, 0x00ff);
2396fb4d8502Sjsg }
2397fb4d8502Sjsg }
2398fb4d8502Sjsg
gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device * adev)2399fb4d8502Sjsg static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
2400fb4d8502Sjsg {
2401fb4d8502Sjsg int i;
2402fb4d8502Sjsg
2403fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
2404fb4d8502Sjsg if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
2405fb4d8502Sjsg break;
2406fb4d8502Sjsg udelay(1);
2407fb4d8502Sjsg }
2408fb4d8502Sjsg
2409fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
2410fb4d8502Sjsg if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
2411fb4d8502Sjsg break;
2412fb4d8502Sjsg udelay(1);
2413fb4d8502Sjsg }
2414fb4d8502Sjsg }
2415fb4d8502Sjsg
gfx_v6_0_update_rlc(struct amdgpu_device * adev,u32 rlc)2416fb4d8502Sjsg static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
2417fb4d8502Sjsg {
2418fb4d8502Sjsg u32 tmp;
2419fb4d8502Sjsg
2420fb4d8502Sjsg tmp = RREG32(mmRLC_CNTL);
2421fb4d8502Sjsg if (tmp != rlc)
2422fb4d8502Sjsg WREG32(mmRLC_CNTL, rlc);
2423fb4d8502Sjsg }
2424fb4d8502Sjsg
gfx_v6_0_halt_rlc(struct amdgpu_device * adev)2425fb4d8502Sjsg static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
2426fb4d8502Sjsg {
2427fb4d8502Sjsg u32 data, orig;
2428fb4d8502Sjsg
2429fb4d8502Sjsg orig = data = RREG32(mmRLC_CNTL);
2430fb4d8502Sjsg
2431fb4d8502Sjsg if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
2432fb4d8502Sjsg data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
2433fb4d8502Sjsg WREG32(mmRLC_CNTL, data);
2434fb4d8502Sjsg
2435fb4d8502Sjsg gfx_v6_0_wait_for_rlc_serdes(adev);
2436fb4d8502Sjsg }
2437fb4d8502Sjsg
2438fb4d8502Sjsg return orig;
2439fb4d8502Sjsg }
2440fb4d8502Sjsg
gfx_v6_0_rlc_stop(struct amdgpu_device * adev)2441fb4d8502Sjsg static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
2442fb4d8502Sjsg {
2443fb4d8502Sjsg WREG32(mmRLC_CNTL, 0);
2444fb4d8502Sjsg
2445fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2446fb4d8502Sjsg gfx_v6_0_wait_for_rlc_serdes(adev);
2447fb4d8502Sjsg }
2448fb4d8502Sjsg
gfx_v6_0_rlc_start(struct amdgpu_device * adev)2449fb4d8502Sjsg static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
2450fb4d8502Sjsg {
2451fb4d8502Sjsg WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
2452fb4d8502Sjsg
2453fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2454fb4d8502Sjsg
2455fb4d8502Sjsg udelay(50);
2456fb4d8502Sjsg }
2457fb4d8502Sjsg
gfx_v6_0_rlc_reset(struct amdgpu_device * adev)2458fb4d8502Sjsg static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
2459fb4d8502Sjsg {
2460fb4d8502Sjsg WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2461fb4d8502Sjsg udelay(50);
2462fb4d8502Sjsg WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
2463fb4d8502Sjsg udelay(50);
2464fb4d8502Sjsg }
2465fb4d8502Sjsg
gfx_v6_0_lbpw_supported(struct amdgpu_device * adev)2466fb4d8502Sjsg static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
2467fb4d8502Sjsg {
2468fb4d8502Sjsg u32 tmp;
2469fb4d8502Sjsg
2470fb4d8502Sjsg /* Enable LBPW only for DDR3 */
2471fb4d8502Sjsg tmp = RREG32(mmMC_SEQ_MISC0);
2472fb4d8502Sjsg if ((tmp & 0xF0000000) == 0xB0000000)
2473fb4d8502Sjsg return true;
2474fb4d8502Sjsg return false;
2475fb4d8502Sjsg }
2476fb4d8502Sjsg
gfx_v6_0_init_cg(struct amdgpu_device * adev)2477fb4d8502Sjsg static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
2478fb4d8502Sjsg {
2479fb4d8502Sjsg }
2480fb4d8502Sjsg
gfx_v6_0_rlc_resume(struct amdgpu_device * adev)2481fb4d8502Sjsg static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
2482fb4d8502Sjsg {
2483fb4d8502Sjsg u32 i;
2484fb4d8502Sjsg const struct rlc_firmware_header_v1_0 *hdr;
2485fb4d8502Sjsg const __le32 *fw_data;
2486fb4d8502Sjsg u32 fw_size;
2487fb4d8502Sjsg
2488fb4d8502Sjsg
2489fb4d8502Sjsg if (!adev->gfx.rlc_fw)
2490fb4d8502Sjsg return -EINVAL;
2491fb4d8502Sjsg
2492c349dbc7Sjsg adev->gfx.rlc.funcs->stop(adev);
2493c349dbc7Sjsg adev->gfx.rlc.funcs->reset(adev);
2494fb4d8502Sjsg gfx_v6_0_init_pg(adev);
2495fb4d8502Sjsg gfx_v6_0_init_cg(adev);
2496fb4d8502Sjsg
2497fb4d8502Sjsg WREG32(mmRLC_RL_BASE, 0);
2498fb4d8502Sjsg WREG32(mmRLC_RL_SIZE, 0);
2499fb4d8502Sjsg WREG32(mmRLC_LB_CNTL, 0);
2500fb4d8502Sjsg WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
2501fb4d8502Sjsg WREG32(mmRLC_LB_CNTR_INIT, 0);
2502fb4d8502Sjsg WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
2503fb4d8502Sjsg
2504fb4d8502Sjsg WREG32(mmRLC_MC_CNTL, 0);
2505fb4d8502Sjsg WREG32(mmRLC_UCODE_CNTL, 0);
2506fb4d8502Sjsg
2507fb4d8502Sjsg hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
2508fb4d8502Sjsg fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2509fb4d8502Sjsg fw_data = (const __le32 *)
2510fb4d8502Sjsg (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2511fb4d8502Sjsg
2512fb4d8502Sjsg amdgpu_ucode_print_rlc_hdr(&hdr->header);
2513fb4d8502Sjsg
2514fb4d8502Sjsg for (i = 0; i < fw_size; i++) {
2515fb4d8502Sjsg WREG32(mmRLC_UCODE_ADDR, i);
2516fb4d8502Sjsg WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
2517fb4d8502Sjsg }
2518fb4d8502Sjsg WREG32(mmRLC_UCODE_ADDR, 0);
2519fb4d8502Sjsg
2520fb4d8502Sjsg gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
2521c349dbc7Sjsg adev->gfx.rlc.funcs->start(adev);
2522fb4d8502Sjsg
2523fb4d8502Sjsg return 0;
2524fb4d8502Sjsg }
2525fb4d8502Sjsg
gfx_v6_0_enable_cgcg(struct amdgpu_device * adev,bool enable)2526fb4d8502Sjsg static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
2527fb4d8502Sjsg {
2528fb4d8502Sjsg u32 data, orig, tmp;
2529fb4d8502Sjsg
2530fb4d8502Sjsg orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
2531fb4d8502Sjsg
2532fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
2533fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2534fb4d8502Sjsg
2535fb4d8502Sjsg WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
2536fb4d8502Sjsg
2537fb4d8502Sjsg tmp = gfx_v6_0_halt_rlc(adev);
2538fb4d8502Sjsg
2539fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2540fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2541fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
2542fb4d8502Sjsg
2543fb4d8502Sjsg gfx_v6_0_wait_for_rlc_serdes(adev);
2544fb4d8502Sjsg gfx_v6_0_update_rlc(adev, tmp);
2545fb4d8502Sjsg
2546fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
2547fb4d8502Sjsg
2548fb4d8502Sjsg data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
2549fb4d8502Sjsg } else {
2550fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2551fb4d8502Sjsg
2552fb4d8502Sjsg RREG32(mmCB_CGTT_SCLK_CTRL);
2553fb4d8502Sjsg RREG32(mmCB_CGTT_SCLK_CTRL);
2554fb4d8502Sjsg RREG32(mmCB_CGTT_SCLK_CTRL);
2555fb4d8502Sjsg RREG32(mmCB_CGTT_SCLK_CTRL);
2556fb4d8502Sjsg
2557fb4d8502Sjsg data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
2558fb4d8502Sjsg }
2559fb4d8502Sjsg
2560fb4d8502Sjsg if (orig != data)
2561fb4d8502Sjsg WREG32(mmRLC_CGCG_CGLS_CTRL, data);
2562fb4d8502Sjsg
2563fb4d8502Sjsg }
2564fb4d8502Sjsg
gfx_v6_0_enable_mgcg(struct amdgpu_device * adev,bool enable)2565fb4d8502Sjsg static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
2566fb4d8502Sjsg {
2567fb4d8502Sjsg
2568fb4d8502Sjsg u32 data, orig, tmp = 0;
2569fb4d8502Sjsg
2570fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
2571fb4d8502Sjsg orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2572fb4d8502Sjsg data = 0x96940200;
2573fb4d8502Sjsg if (orig != data)
2574fb4d8502Sjsg WREG32(mmCGTS_SM_CTRL_REG, data);
2575fb4d8502Sjsg
2576fb4d8502Sjsg if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
2577fb4d8502Sjsg orig = data = RREG32(mmCP_MEM_SLP_CNTL);
2578fb4d8502Sjsg data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2579fb4d8502Sjsg if (orig != data)
2580fb4d8502Sjsg WREG32(mmCP_MEM_SLP_CNTL, data);
2581fb4d8502Sjsg }
2582fb4d8502Sjsg
2583fb4d8502Sjsg orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2584fb4d8502Sjsg data &= 0xffffffc0;
2585fb4d8502Sjsg if (orig != data)
2586fb4d8502Sjsg WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2587fb4d8502Sjsg
2588fb4d8502Sjsg tmp = gfx_v6_0_halt_rlc(adev);
2589fb4d8502Sjsg
2590fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2591fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2592fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
2593fb4d8502Sjsg
2594fb4d8502Sjsg gfx_v6_0_update_rlc(adev, tmp);
2595fb4d8502Sjsg } else {
2596fb4d8502Sjsg orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2597fb4d8502Sjsg data |= 0x00000003;
2598fb4d8502Sjsg if (orig != data)
2599fb4d8502Sjsg WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2600fb4d8502Sjsg
2601fb4d8502Sjsg data = RREG32(mmCP_MEM_SLP_CNTL);
2602fb4d8502Sjsg if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
2603fb4d8502Sjsg data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2604fb4d8502Sjsg WREG32(mmCP_MEM_SLP_CNTL, data);
2605fb4d8502Sjsg }
2606fb4d8502Sjsg orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2607fb4d8502Sjsg data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
2608fb4d8502Sjsg if (orig != data)
2609fb4d8502Sjsg WREG32(mmCGTS_SM_CTRL_REG, data);
2610fb4d8502Sjsg
2611fb4d8502Sjsg tmp = gfx_v6_0_halt_rlc(adev);
2612fb4d8502Sjsg
2613fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2614fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2615fb4d8502Sjsg WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
2616fb4d8502Sjsg
2617fb4d8502Sjsg gfx_v6_0_update_rlc(adev, tmp);
2618fb4d8502Sjsg }
2619fb4d8502Sjsg }
2620fb4d8502Sjsg /*
2621fb4d8502Sjsg static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
2622fb4d8502Sjsg bool enable)
2623fb4d8502Sjsg {
2624fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2625fb4d8502Sjsg if (enable) {
2626fb4d8502Sjsg gfx_v6_0_enable_mgcg(adev, true);
2627fb4d8502Sjsg gfx_v6_0_enable_cgcg(adev, true);
2628fb4d8502Sjsg } else {
2629fb4d8502Sjsg gfx_v6_0_enable_cgcg(adev, false);
2630fb4d8502Sjsg gfx_v6_0_enable_mgcg(adev, false);
2631fb4d8502Sjsg }
2632fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2633fb4d8502Sjsg }
2634fb4d8502Sjsg */
2635fb4d8502Sjsg
gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device * adev,bool enable)2636fb4d8502Sjsg static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
2637fb4d8502Sjsg bool enable)
2638fb4d8502Sjsg {
2639fb4d8502Sjsg }
2640fb4d8502Sjsg
gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device * adev,bool enable)2641fb4d8502Sjsg static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
2642fb4d8502Sjsg bool enable)
2643fb4d8502Sjsg {
2644fb4d8502Sjsg }
2645fb4d8502Sjsg
gfx_v6_0_enable_cp_pg(struct amdgpu_device * adev,bool enable)2646fb4d8502Sjsg static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
2647fb4d8502Sjsg {
2648fb4d8502Sjsg u32 data, orig;
2649fb4d8502Sjsg
2650fb4d8502Sjsg orig = data = RREG32(mmRLC_PG_CNTL);
2651fb4d8502Sjsg if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
2652fb4d8502Sjsg data &= ~0x8000;
2653fb4d8502Sjsg else
2654fb4d8502Sjsg data |= 0x8000;
2655fb4d8502Sjsg if (orig != data)
2656fb4d8502Sjsg WREG32(mmRLC_PG_CNTL, data);
2657fb4d8502Sjsg }
2658fb4d8502Sjsg
gfx_v6_0_enable_gds_pg(struct amdgpu_device * adev,bool enable)2659fb4d8502Sjsg static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
2660fb4d8502Sjsg {
2661fb4d8502Sjsg }
2662fb4d8502Sjsg /*
2663fb4d8502Sjsg static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
2664fb4d8502Sjsg {
2665fb4d8502Sjsg const __le32 *fw_data;
2666fb4d8502Sjsg volatile u32 *dst_ptr;
2667fb4d8502Sjsg int me, i, max_me = 4;
2668fb4d8502Sjsg u32 bo_offset = 0;
2669fb4d8502Sjsg u32 table_offset, table_size;
2670fb4d8502Sjsg
2671fb4d8502Sjsg if (adev->asic_type == CHIP_KAVERI)
2672fb4d8502Sjsg max_me = 5;
2673fb4d8502Sjsg
2674fb4d8502Sjsg if (adev->gfx.rlc.cp_table_ptr == NULL)
2675fb4d8502Sjsg return;
2676fb4d8502Sjsg
2677fb4d8502Sjsg dst_ptr = adev->gfx.rlc.cp_table_ptr;
2678fb4d8502Sjsg for (me = 0; me < max_me; me++) {
2679fb4d8502Sjsg if (me == 0) {
2680fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *hdr =
2681fb4d8502Sjsg (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2682fb4d8502Sjsg fw_data = (const __le32 *)
2683fb4d8502Sjsg (adev->gfx.ce_fw->data +
2684fb4d8502Sjsg le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2685fb4d8502Sjsg table_offset = le32_to_cpu(hdr->jt_offset);
2686fb4d8502Sjsg table_size = le32_to_cpu(hdr->jt_size);
2687fb4d8502Sjsg } else if (me == 1) {
2688fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *hdr =
2689fb4d8502Sjsg (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2690fb4d8502Sjsg fw_data = (const __le32 *)
2691fb4d8502Sjsg (adev->gfx.pfp_fw->data +
2692fb4d8502Sjsg le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2693fb4d8502Sjsg table_offset = le32_to_cpu(hdr->jt_offset);
2694fb4d8502Sjsg table_size = le32_to_cpu(hdr->jt_size);
2695fb4d8502Sjsg } else if (me == 2) {
2696fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *hdr =
2697fb4d8502Sjsg (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2698fb4d8502Sjsg fw_data = (const __le32 *)
2699fb4d8502Sjsg (adev->gfx.me_fw->data +
2700fb4d8502Sjsg le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2701fb4d8502Sjsg table_offset = le32_to_cpu(hdr->jt_offset);
2702fb4d8502Sjsg table_size = le32_to_cpu(hdr->jt_size);
2703fb4d8502Sjsg } else if (me == 3) {
2704fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *hdr =
2705fb4d8502Sjsg (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2706fb4d8502Sjsg fw_data = (const __le32 *)
2707fb4d8502Sjsg (adev->gfx.mec_fw->data +
2708fb4d8502Sjsg le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2709fb4d8502Sjsg table_offset = le32_to_cpu(hdr->jt_offset);
2710fb4d8502Sjsg table_size = le32_to_cpu(hdr->jt_size);
2711fb4d8502Sjsg } else {
2712fb4d8502Sjsg const struct gfx_firmware_header_v1_0 *hdr =
2713fb4d8502Sjsg (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2714fb4d8502Sjsg fw_data = (const __le32 *)
2715fb4d8502Sjsg (adev->gfx.mec2_fw->data +
2716fb4d8502Sjsg le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2717fb4d8502Sjsg table_offset = le32_to_cpu(hdr->jt_offset);
2718fb4d8502Sjsg table_size = le32_to_cpu(hdr->jt_size);
2719fb4d8502Sjsg }
2720fb4d8502Sjsg
2721fb4d8502Sjsg for (i = 0; i < table_size; i ++) {
2722fb4d8502Sjsg dst_ptr[bo_offset + i] =
2723fb4d8502Sjsg cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
2724fb4d8502Sjsg }
2725fb4d8502Sjsg
2726fb4d8502Sjsg bo_offset += table_size;
2727fb4d8502Sjsg }
2728fb4d8502Sjsg }
2729fb4d8502Sjsg */
gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device * adev,bool enable)2730fb4d8502Sjsg static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
2731fb4d8502Sjsg bool enable)
2732fb4d8502Sjsg {
2733fb4d8502Sjsg if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2734fb4d8502Sjsg WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
2735fb4d8502Sjsg WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
2736fb4d8502Sjsg WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
2737fb4d8502Sjsg } else {
2738fb4d8502Sjsg WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
2739fb4d8502Sjsg (void)RREG32(mmDB_RENDER_CONTROL);
2740fb4d8502Sjsg }
2741fb4d8502Sjsg }
2742fb4d8502Sjsg
gfx_v6_0_init_ao_cu_mask(struct amdgpu_device * adev)2743fb4d8502Sjsg static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
2744fb4d8502Sjsg {
2745fb4d8502Sjsg u32 tmp;
2746fb4d8502Sjsg
2747fb4d8502Sjsg WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
2748fb4d8502Sjsg
2749fb4d8502Sjsg tmp = RREG32(mmRLC_MAX_PG_CU);
2750fb4d8502Sjsg tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
2751fb4d8502Sjsg tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
2752fb4d8502Sjsg WREG32(mmRLC_MAX_PG_CU, tmp);
2753fb4d8502Sjsg }
2754fb4d8502Sjsg
gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device * adev,bool enable)2755fb4d8502Sjsg static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
2756fb4d8502Sjsg bool enable)
2757fb4d8502Sjsg {
2758fb4d8502Sjsg u32 data, orig;
2759fb4d8502Sjsg
2760fb4d8502Sjsg orig = data = RREG32(mmRLC_PG_CNTL);
2761fb4d8502Sjsg if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
2762fb4d8502Sjsg data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2763fb4d8502Sjsg else
2764fb4d8502Sjsg data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2765fb4d8502Sjsg if (orig != data)
2766fb4d8502Sjsg WREG32(mmRLC_PG_CNTL, data);
2767fb4d8502Sjsg }
2768fb4d8502Sjsg
gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device * adev,bool enable)2769fb4d8502Sjsg static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
2770fb4d8502Sjsg bool enable)
2771fb4d8502Sjsg {
2772fb4d8502Sjsg u32 data, orig;
2773fb4d8502Sjsg
2774fb4d8502Sjsg orig = data = RREG32(mmRLC_PG_CNTL);
2775fb4d8502Sjsg if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
2776fb4d8502Sjsg data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2777fb4d8502Sjsg else
2778fb4d8502Sjsg data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2779fb4d8502Sjsg if (orig != data)
2780fb4d8502Sjsg WREG32(mmRLC_PG_CNTL, data);
2781fb4d8502Sjsg }
2782fb4d8502Sjsg
gfx_v6_0_init_gfx_cgpg(struct amdgpu_device * adev)2783fb4d8502Sjsg static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
2784fb4d8502Sjsg {
2785fb4d8502Sjsg u32 tmp;
2786fb4d8502Sjsg
2787fb4d8502Sjsg WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2788fb4d8502Sjsg WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
2789fb4d8502Sjsg WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2790fb4d8502Sjsg
2791fb4d8502Sjsg tmp = RREG32(mmRLC_AUTO_PG_CTRL);
2792fb4d8502Sjsg tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
2793fb4d8502Sjsg tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
2794fb4d8502Sjsg tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
2795fb4d8502Sjsg WREG32(mmRLC_AUTO_PG_CTRL, tmp);
2796fb4d8502Sjsg }
2797fb4d8502Sjsg
gfx_v6_0_update_gfx_pg(struct amdgpu_device * adev,bool enable)2798fb4d8502Sjsg static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
2799fb4d8502Sjsg {
2800fb4d8502Sjsg gfx_v6_0_enable_gfx_cgpg(adev, enable);
2801fb4d8502Sjsg gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
2802fb4d8502Sjsg gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
2803fb4d8502Sjsg }
2804fb4d8502Sjsg
gfx_v6_0_get_csb_size(struct amdgpu_device * adev)2805fb4d8502Sjsg static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
2806fb4d8502Sjsg {
2807fb4d8502Sjsg u32 count = 0;
2808fb4d8502Sjsg const struct cs_section_def *sect = NULL;
2809fb4d8502Sjsg const struct cs_extent_def *ext = NULL;
2810fb4d8502Sjsg
2811fb4d8502Sjsg if (adev->gfx.rlc.cs_data == NULL)
2812fb4d8502Sjsg return 0;
2813fb4d8502Sjsg
2814fb4d8502Sjsg /* begin clear state */
2815fb4d8502Sjsg count += 2;
2816fb4d8502Sjsg /* context control state */
2817fb4d8502Sjsg count += 3;
2818fb4d8502Sjsg
2819fb4d8502Sjsg for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2820fb4d8502Sjsg for (ext = sect->section; ext->extent != NULL; ++ext) {
2821fb4d8502Sjsg if (sect->id == SECT_CONTEXT)
2822fb4d8502Sjsg count += 2 + ext->reg_count;
2823fb4d8502Sjsg else
2824fb4d8502Sjsg return 0;
2825fb4d8502Sjsg }
2826fb4d8502Sjsg }
2827fb4d8502Sjsg /* pa_sc_raster_config */
2828fb4d8502Sjsg count += 3;
2829fb4d8502Sjsg /* end clear state */
2830fb4d8502Sjsg count += 2;
2831fb4d8502Sjsg /* clear state */
2832fb4d8502Sjsg count += 2;
2833fb4d8502Sjsg
2834fb4d8502Sjsg return count;
2835fb4d8502Sjsg }
2836fb4d8502Sjsg
gfx_v6_0_get_csb_buffer(struct amdgpu_device * adev,volatile u32 * buffer)2837fb4d8502Sjsg static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
2838fb4d8502Sjsg volatile u32 *buffer)
2839fb4d8502Sjsg {
2840fb4d8502Sjsg u32 count = 0, i;
2841fb4d8502Sjsg const struct cs_section_def *sect = NULL;
2842fb4d8502Sjsg const struct cs_extent_def *ext = NULL;
2843fb4d8502Sjsg
2844fb4d8502Sjsg if (adev->gfx.rlc.cs_data == NULL)
2845fb4d8502Sjsg return;
2846fb4d8502Sjsg if (buffer == NULL)
2847fb4d8502Sjsg return;
2848fb4d8502Sjsg
2849fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2850fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2851fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2852fb4d8502Sjsg buffer[count++] = cpu_to_le32(0x80000000);
2853fb4d8502Sjsg buffer[count++] = cpu_to_le32(0x80000000);
2854fb4d8502Sjsg
2855fb4d8502Sjsg for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2856fb4d8502Sjsg for (ext = sect->section; ext->extent != NULL; ++ext) {
2857fb4d8502Sjsg if (sect->id == SECT_CONTEXT) {
2858fb4d8502Sjsg buffer[count++] =
2859fb4d8502Sjsg cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2860fb4d8502Sjsg buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
2861fb4d8502Sjsg for (i = 0; i < ext->reg_count; i++)
2862fb4d8502Sjsg buffer[count++] = cpu_to_le32(ext->extent[i]);
2863fb4d8502Sjsg } else {
2864fb4d8502Sjsg return;
2865fb4d8502Sjsg }
2866fb4d8502Sjsg }
2867fb4d8502Sjsg }
2868fb4d8502Sjsg
2869fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
2870fb4d8502Sjsg buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2871fb4d8502Sjsg buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
2872fb4d8502Sjsg
2873fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2874fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
2875fb4d8502Sjsg
2876fb4d8502Sjsg buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
2877fb4d8502Sjsg buffer[count++] = cpu_to_le32(0);
2878fb4d8502Sjsg }
2879fb4d8502Sjsg
gfx_v6_0_init_pg(struct amdgpu_device * adev)2880fb4d8502Sjsg static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
2881fb4d8502Sjsg {
2882fb4d8502Sjsg if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2883fb4d8502Sjsg AMD_PG_SUPPORT_GFX_SMG |
2884fb4d8502Sjsg AMD_PG_SUPPORT_GFX_DMG |
2885fb4d8502Sjsg AMD_PG_SUPPORT_CP |
2886fb4d8502Sjsg AMD_PG_SUPPORT_GDS |
2887fb4d8502Sjsg AMD_PG_SUPPORT_RLC_SMU_HS)) {
2888fb4d8502Sjsg gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
2889fb4d8502Sjsg gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
2890fb4d8502Sjsg if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2891fb4d8502Sjsg gfx_v6_0_init_gfx_cgpg(adev);
2892fb4d8502Sjsg gfx_v6_0_enable_cp_pg(adev, true);
2893fb4d8502Sjsg gfx_v6_0_enable_gds_pg(adev, true);
2894fb4d8502Sjsg } else {
2895fb4d8502Sjsg WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2896fb4d8502Sjsg WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2897fb4d8502Sjsg
2898fb4d8502Sjsg }
2899fb4d8502Sjsg gfx_v6_0_init_ao_cu_mask(adev);
2900fb4d8502Sjsg gfx_v6_0_update_gfx_pg(adev, true);
2901fb4d8502Sjsg } else {
2902fb4d8502Sjsg
2903fb4d8502Sjsg WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2904fb4d8502Sjsg WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2905fb4d8502Sjsg }
2906fb4d8502Sjsg }
2907fb4d8502Sjsg
gfx_v6_0_fini_pg(struct amdgpu_device * adev)2908fb4d8502Sjsg static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
2909fb4d8502Sjsg {
2910fb4d8502Sjsg if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2911fb4d8502Sjsg AMD_PG_SUPPORT_GFX_SMG |
2912fb4d8502Sjsg AMD_PG_SUPPORT_GFX_DMG |
2913fb4d8502Sjsg AMD_PG_SUPPORT_CP |
2914fb4d8502Sjsg AMD_PG_SUPPORT_GDS |
2915fb4d8502Sjsg AMD_PG_SUPPORT_RLC_SMU_HS)) {
2916fb4d8502Sjsg gfx_v6_0_update_gfx_pg(adev, false);
2917fb4d8502Sjsg if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2918fb4d8502Sjsg gfx_v6_0_enable_cp_pg(adev, false);
2919fb4d8502Sjsg gfx_v6_0_enable_gds_pg(adev, false);
2920fb4d8502Sjsg }
2921fb4d8502Sjsg }
2922fb4d8502Sjsg }
2923fb4d8502Sjsg
gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device * adev)2924fb4d8502Sjsg static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2925fb4d8502Sjsg {
2926fb4d8502Sjsg uint64_t clock;
2927fb4d8502Sjsg
2928fb4d8502Sjsg mutex_lock(&adev->gfx.gpu_clock_mutex);
2929fb4d8502Sjsg WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2930fb4d8502Sjsg clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
2931fb4d8502Sjsg ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2932fb4d8502Sjsg mutex_unlock(&adev->gfx.gpu_clock_mutex);
2933fb4d8502Sjsg return clock;
2934fb4d8502Sjsg }
2935fb4d8502Sjsg
gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring * ring,uint32_t flags)2936fb4d8502Sjsg static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
2937fb4d8502Sjsg {
2938fb4d8502Sjsg if (flags & AMDGPU_HAVE_CTX_SWITCH)
2939fb4d8502Sjsg gfx_v6_0_ring_emit_vgt_flush(ring);
2940fb4d8502Sjsg amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2941fb4d8502Sjsg amdgpu_ring_write(ring, 0x80000000);
2942fb4d8502Sjsg amdgpu_ring_write(ring, 0);
2943fb4d8502Sjsg }
2944fb4d8502Sjsg
2945fb4d8502Sjsg
wave_read_ind(struct amdgpu_device * adev,uint32_t simd,uint32_t wave,uint32_t address)2946fb4d8502Sjsg static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
2947fb4d8502Sjsg {
2948fb4d8502Sjsg WREG32(mmSQ_IND_INDEX,
2949fb4d8502Sjsg (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2950fb4d8502Sjsg (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2951fb4d8502Sjsg (address << SQ_IND_INDEX__INDEX__SHIFT) |
2952fb4d8502Sjsg (SQ_IND_INDEX__FORCE_READ_MASK));
2953fb4d8502Sjsg return RREG32(mmSQ_IND_DATA);
2954fb4d8502Sjsg }
2955fb4d8502Sjsg
wave_read_regs(struct amdgpu_device * adev,uint32_t simd,uint32_t wave,uint32_t thread,uint32_t regno,uint32_t num,uint32_t * out)2956fb4d8502Sjsg static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
2957fb4d8502Sjsg uint32_t wave, uint32_t thread,
2958fb4d8502Sjsg uint32_t regno, uint32_t num, uint32_t *out)
2959fb4d8502Sjsg {
2960fb4d8502Sjsg WREG32(mmSQ_IND_INDEX,
2961fb4d8502Sjsg (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2962fb4d8502Sjsg (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2963fb4d8502Sjsg (regno << SQ_IND_INDEX__INDEX__SHIFT) |
2964fb4d8502Sjsg (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
2965fb4d8502Sjsg (SQ_IND_INDEX__FORCE_READ_MASK) |
2966fb4d8502Sjsg (SQ_IND_INDEX__AUTO_INCR_MASK));
2967fb4d8502Sjsg while (num--)
2968fb4d8502Sjsg *(out++) = RREG32(mmSQ_IND_DATA);
2969fb4d8502Sjsg }
2970fb4d8502Sjsg
gfx_v6_0_read_wave_data(struct amdgpu_device * adev,uint32_t xcc_id,uint32_t simd,uint32_t wave,uint32_t * dst,int * no_fields)2971*f005ef32Sjsg static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
2972fb4d8502Sjsg {
2973fb4d8502Sjsg /* type 0 wave data */
2974fb4d8502Sjsg dst[(*no_fields)++] = 0;
2975fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
2976fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
2977fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
2978fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
2979fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
2980fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
2981fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
2982fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
2983fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
2984fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
2985fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
2986fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
2987fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
2988fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
2989fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
2990fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
2991fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
2992fb4d8502Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
29935ca02815Sjsg dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_MODE);
2994fb4d8502Sjsg }
2995fb4d8502Sjsg
gfx_v6_0_read_wave_sgprs(struct amdgpu_device * adev,uint32_t xcc_id,uint32_t simd,uint32_t wave,uint32_t start,uint32_t size,uint32_t * dst)2996*f005ef32Sjsg static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
2997fb4d8502Sjsg uint32_t wave, uint32_t start,
2998fb4d8502Sjsg uint32_t size, uint32_t *dst)
2999fb4d8502Sjsg {
3000fb4d8502Sjsg wave_read_regs(
3001fb4d8502Sjsg adev, simd, wave, 0,
3002fb4d8502Sjsg start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
3003fb4d8502Sjsg }
3004fb4d8502Sjsg
gfx_v6_0_select_me_pipe_q(struct amdgpu_device * adev,u32 me,u32 pipe,u32 q,u32 vm,u32 xcc_id)3005fb4d8502Sjsg static void gfx_v6_0_select_me_pipe_q(struct amdgpu_device *adev,
3006*f005ef32Sjsg u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id)
3007fb4d8502Sjsg {
3008fb4d8502Sjsg DRM_INFO("Not implemented\n");
3009fb4d8502Sjsg }
3010fb4d8502Sjsg
3011fb4d8502Sjsg static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
3012fb4d8502Sjsg .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
3013fb4d8502Sjsg .select_se_sh = &gfx_v6_0_select_se_sh,
3014fb4d8502Sjsg .read_wave_data = &gfx_v6_0_read_wave_data,
3015fb4d8502Sjsg .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
3016fb4d8502Sjsg .select_me_pipe_q = &gfx_v6_0_select_me_pipe_q
3017fb4d8502Sjsg };
3018fb4d8502Sjsg
3019c349dbc7Sjsg static const struct amdgpu_rlc_funcs gfx_v6_0_rlc_funcs = {
3020c349dbc7Sjsg .init = gfx_v6_0_rlc_init,
3021c349dbc7Sjsg .resume = gfx_v6_0_rlc_resume,
3022c349dbc7Sjsg .stop = gfx_v6_0_rlc_stop,
3023c349dbc7Sjsg .reset = gfx_v6_0_rlc_reset,
3024c349dbc7Sjsg .start = gfx_v6_0_rlc_start
3025c349dbc7Sjsg };
3026c349dbc7Sjsg
gfx_v6_0_early_init(void * handle)3027fb4d8502Sjsg static int gfx_v6_0_early_init(void *handle)
3028fb4d8502Sjsg {
3029fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3030fb4d8502Sjsg
3031*f005ef32Sjsg adev->gfx.xcc_mask = 1;
3032fb4d8502Sjsg adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
30335ca02815Sjsg adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
30345ca02815Sjsg GFX6_NUM_COMPUTE_RINGS);
3035fb4d8502Sjsg adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
3036c349dbc7Sjsg adev->gfx.rlc.funcs = &gfx_v6_0_rlc_funcs;
3037fb4d8502Sjsg gfx_v6_0_set_ring_funcs(adev);
3038fb4d8502Sjsg gfx_v6_0_set_irq_funcs(adev);
3039fb4d8502Sjsg
3040fb4d8502Sjsg return 0;
3041fb4d8502Sjsg }
3042fb4d8502Sjsg
gfx_v6_0_sw_init(void * handle)3043fb4d8502Sjsg static int gfx_v6_0_sw_init(void *handle)
3044fb4d8502Sjsg {
3045fb4d8502Sjsg struct amdgpu_ring *ring;
3046fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3047fb4d8502Sjsg int i, r;
3048fb4d8502Sjsg
3049c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
3050fb4d8502Sjsg if (r)
3051fb4d8502Sjsg return r;
3052fb4d8502Sjsg
3053c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
3054fb4d8502Sjsg if (r)
3055fb4d8502Sjsg return r;
3056fb4d8502Sjsg
3057c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
3058fb4d8502Sjsg if (r)
3059fb4d8502Sjsg return r;
3060fb4d8502Sjsg
3061fb4d8502Sjsg r = gfx_v6_0_init_microcode(adev);
3062fb4d8502Sjsg if (r) {
3063fb4d8502Sjsg DRM_ERROR("Failed to load gfx firmware!\n");
3064fb4d8502Sjsg return r;
3065fb4d8502Sjsg }
3066fb4d8502Sjsg
3067c349dbc7Sjsg r = adev->gfx.rlc.funcs->init(adev);
3068fb4d8502Sjsg if (r) {
3069fb4d8502Sjsg DRM_ERROR("Failed to init rlc BOs!\n");
3070fb4d8502Sjsg return r;
3071fb4d8502Sjsg }
3072fb4d8502Sjsg
3073fb4d8502Sjsg for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3074fb4d8502Sjsg ring = &adev->gfx.gfx_ring[i];
3075fb4d8502Sjsg ring->ring_obj = NULL;
3076fb4d8502Sjsg snprintf(ring->name, sizeof(ring->name), "gfx");
3077*f005ef32Sjsg r = amdgpu_ring_init(adev, ring, 2048,
3078ad8b1aafSjsg &adev->gfx.eop_irq,
3079ad8b1aafSjsg AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP,
30805ca02815Sjsg AMDGPU_RING_PRIO_DEFAULT, NULL);
3081fb4d8502Sjsg if (r)
3082fb4d8502Sjsg return r;
3083fb4d8502Sjsg }
3084fb4d8502Sjsg
3085fb4d8502Sjsg for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3086fb4d8502Sjsg unsigned irq_type;
3087fb4d8502Sjsg
3088fb4d8502Sjsg if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
3089fb4d8502Sjsg DRM_ERROR("Too many (%d) compute rings!\n", i);
3090fb4d8502Sjsg break;
3091fb4d8502Sjsg }
3092fb4d8502Sjsg ring = &adev->gfx.compute_ring[i];
3093fb4d8502Sjsg ring->ring_obj = NULL;
3094fb4d8502Sjsg ring->use_doorbell = false;
3095fb4d8502Sjsg ring->doorbell_index = 0;
3096fb4d8502Sjsg ring->me = 1;
3097fb4d8502Sjsg ring->pipe = i;
3098fb4d8502Sjsg ring->queue = i;
3099fb4d8502Sjsg snprintf(ring->name, sizeof(ring->name), "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
3100fb4d8502Sjsg irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
3101fb4d8502Sjsg r = amdgpu_ring_init(adev, ring, 1024,
3102ad8b1aafSjsg &adev->gfx.eop_irq, irq_type,
31035ca02815Sjsg AMDGPU_RING_PRIO_DEFAULT, NULL);
3104fb4d8502Sjsg if (r)
3105fb4d8502Sjsg return r;
3106fb4d8502Sjsg }
3107fb4d8502Sjsg
3108fb4d8502Sjsg return r;
3109fb4d8502Sjsg }
3110fb4d8502Sjsg
gfx_v6_0_sw_fini(void * handle)3111fb4d8502Sjsg static int gfx_v6_0_sw_fini(void *handle)
3112fb4d8502Sjsg {
3113fb4d8502Sjsg int i;
3114fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3115fb4d8502Sjsg
3116fb4d8502Sjsg for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3117fb4d8502Sjsg amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
3118fb4d8502Sjsg for (i = 0; i < adev->gfx.num_compute_rings; i++)
3119fb4d8502Sjsg amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
3120fb4d8502Sjsg
3121c349dbc7Sjsg amdgpu_gfx_rlc_fini(adev);
3122fb4d8502Sjsg
3123fb4d8502Sjsg return 0;
3124fb4d8502Sjsg }
3125fb4d8502Sjsg
gfx_v6_0_hw_init(void * handle)3126fb4d8502Sjsg static int gfx_v6_0_hw_init(void *handle)
3127fb4d8502Sjsg {
3128fb4d8502Sjsg int r;
3129fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3130fb4d8502Sjsg
3131c349dbc7Sjsg gfx_v6_0_constants_init(adev);
3132fb4d8502Sjsg
3133c349dbc7Sjsg r = adev->gfx.rlc.funcs->resume(adev);
3134fb4d8502Sjsg if (r)
3135fb4d8502Sjsg return r;
3136fb4d8502Sjsg
3137fb4d8502Sjsg r = gfx_v6_0_cp_resume(adev);
3138fb4d8502Sjsg if (r)
3139fb4d8502Sjsg return r;
3140fb4d8502Sjsg
3141fb4d8502Sjsg adev->gfx.ce_ram_size = 0x8000;
3142fb4d8502Sjsg
3143fb4d8502Sjsg return r;
3144fb4d8502Sjsg }
3145fb4d8502Sjsg
gfx_v6_0_hw_fini(void * handle)3146fb4d8502Sjsg static int gfx_v6_0_hw_fini(void *handle)
3147fb4d8502Sjsg {
3148fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3149fb4d8502Sjsg
3150fb4d8502Sjsg gfx_v6_0_cp_enable(adev, false);
3151c349dbc7Sjsg adev->gfx.rlc.funcs->stop(adev);
3152fb4d8502Sjsg gfx_v6_0_fini_pg(adev);
3153fb4d8502Sjsg
3154fb4d8502Sjsg return 0;
3155fb4d8502Sjsg }
3156fb4d8502Sjsg
gfx_v6_0_suspend(void * handle)3157fb4d8502Sjsg static int gfx_v6_0_suspend(void *handle)
3158fb4d8502Sjsg {
3159fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3160fb4d8502Sjsg
3161fb4d8502Sjsg return gfx_v6_0_hw_fini(adev);
3162fb4d8502Sjsg }
3163fb4d8502Sjsg
gfx_v6_0_resume(void * handle)3164fb4d8502Sjsg static int gfx_v6_0_resume(void *handle)
3165fb4d8502Sjsg {
3166fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3167fb4d8502Sjsg
3168fb4d8502Sjsg return gfx_v6_0_hw_init(adev);
3169fb4d8502Sjsg }
3170fb4d8502Sjsg
gfx_v6_0_is_idle(void * handle)3171fb4d8502Sjsg static bool gfx_v6_0_is_idle(void *handle)
3172fb4d8502Sjsg {
3173fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3174fb4d8502Sjsg
3175fb4d8502Sjsg if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
3176fb4d8502Sjsg return false;
3177fb4d8502Sjsg else
3178fb4d8502Sjsg return true;
3179fb4d8502Sjsg }
3180fb4d8502Sjsg
gfx_v6_0_wait_for_idle(void * handle)3181fb4d8502Sjsg static int gfx_v6_0_wait_for_idle(void *handle)
3182fb4d8502Sjsg {
3183fb4d8502Sjsg unsigned i;
3184fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3185fb4d8502Sjsg
3186fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
3187fb4d8502Sjsg if (gfx_v6_0_is_idle(handle))
3188fb4d8502Sjsg return 0;
3189fb4d8502Sjsg udelay(1);
3190fb4d8502Sjsg }
3191fb4d8502Sjsg return -ETIMEDOUT;
3192fb4d8502Sjsg }
3193fb4d8502Sjsg
gfx_v6_0_soft_reset(void * handle)3194fb4d8502Sjsg static int gfx_v6_0_soft_reset(void *handle)
3195fb4d8502Sjsg {
3196fb4d8502Sjsg return 0;
3197fb4d8502Sjsg }
3198fb4d8502Sjsg
gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device * adev,enum amdgpu_interrupt_state state)3199fb4d8502Sjsg static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3200fb4d8502Sjsg enum amdgpu_interrupt_state state)
3201fb4d8502Sjsg {
3202fb4d8502Sjsg u32 cp_int_cntl;
3203fb4d8502Sjsg
3204fb4d8502Sjsg switch (state) {
3205fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
3206fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3207fb4d8502Sjsg cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3208fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3209fb4d8502Sjsg break;
3210fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
3211fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3212fb4d8502Sjsg cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3213fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3214fb4d8502Sjsg break;
3215fb4d8502Sjsg default:
3216fb4d8502Sjsg break;
3217fb4d8502Sjsg }
3218fb4d8502Sjsg }
3219fb4d8502Sjsg
gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device * adev,int ring,enum amdgpu_interrupt_state state)3220fb4d8502Sjsg static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3221fb4d8502Sjsg int ring,
3222fb4d8502Sjsg enum amdgpu_interrupt_state state)
3223fb4d8502Sjsg {
3224fb4d8502Sjsg u32 cp_int_cntl;
3225fb4d8502Sjsg switch (state){
3226fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
3227fb4d8502Sjsg if (ring == 0) {
3228fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3229fb4d8502Sjsg cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3230fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3231fb4d8502Sjsg break;
3232fb4d8502Sjsg } else {
3233fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3234fb4d8502Sjsg cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3235fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3236fb4d8502Sjsg break;
3237fb4d8502Sjsg
3238fb4d8502Sjsg }
3239fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
3240fb4d8502Sjsg if (ring == 0) {
3241fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3242fb4d8502Sjsg cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3243fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3244fb4d8502Sjsg break;
3245fb4d8502Sjsg } else {
3246fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3247fb4d8502Sjsg cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3248fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3249fb4d8502Sjsg break;
3250fb4d8502Sjsg
3251fb4d8502Sjsg }
3252fb4d8502Sjsg
3253fb4d8502Sjsg default:
3254fb4d8502Sjsg BUG();
3255fb4d8502Sjsg break;
3256fb4d8502Sjsg
3257fb4d8502Sjsg }
3258fb4d8502Sjsg }
3259fb4d8502Sjsg
gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3260fb4d8502Sjsg static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3261fb4d8502Sjsg struct amdgpu_irq_src *src,
3262fb4d8502Sjsg unsigned type,
3263fb4d8502Sjsg enum amdgpu_interrupt_state state)
3264fb4d8502Sjsg {
3265fb4d8502Sjsg u32 cp_int_cntl;
3266fb4d8502Sjsg
3267fb4d8502Sjsg switch (state) {
3268fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
3269fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3270fb4d8502Sjsg cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3271fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3272fb4d8502Sjsg break;
3273fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
3274fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3275fb4d8502Sjsg cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3276fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3277fb4d8502Sjsg break;
3278fb4d8502Sjsg default:
3279fb4d8502Sjsg break;
3280fb4d8502Sjsg }
3281fb4d8502Sjsg
3282fb4d8502Sjsg return 0;
3283fb4d8502Sjsg }
3284fb4d8502Sjsg
gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3285fb4d8502Sjsg static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3286fb4d8502Sjsg struct amdgpu_irq_src *src,
3287fb4d8502Sjsg unsigned type,
3288fb4d8502Sjsg enum amdgpu_interrupt_state state)
3289fb4d8502Sjsg {
3290fb4d8502Sjsg u32 cp_int_cntl;
3291fb4d8502Sjsg
3292fb4d8502Sjsg switch (state) {
3293fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
3294fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3295fb4d8502Sjsg cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3296fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3297fb4d8502Sjsg break;
3298fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
3299fb4d8502Sjsg cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3300fb4d8502Sjsg cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3301fb4d8502Sjsg WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3302fb4d8502Sjsg break;
3303fb4d8502Sjsg default:
3304fb4d8502Sjsg break;
3305fb4d8502Sjsg }
3306fb4d8502Sjsg
3307fb4d8502Sjsg return 0;
3308fb4d8502Sjsg }
3309fb4d8502Sjsg
gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3310fb4d8502Sjsg static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3311fb4d8502Sjsg struct amdgpu_irq_src *src,
3312fb4d8502Sjsg unsigned type,
3313fb4d8502Sjsg enum amdgpu_interrupt_state state)
3314fb4d8502Sjsg {
3315fb4d8502Sjsg switch (type) {
3316c349dbc7Sjsg case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
3317fb4d8502Sjsg gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
3318fb4d8502Sjsg break;
3319fb4d8502Sjsg case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3320fb4d8502Sjsg gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
3321fb4d8502Sjsg break;
3322fb4d8502Sjsg case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3323fb4d8502Sjsg gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
3324fb4d8502Sjsg break;
3325fb4d8502Sjsg default:
3326fb4d8502Sjsg break;
3327fb4d8502Sjsg }
3328fb4d8502Sjsg return 0;
3329fb4d8502Sjsg }
3330fb4d8502Sjsg
gfx_v6_0_eop_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3331fb4d8502Sjsg static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
3332fb4d8502Sjsg struct amdgpu_irq_src *source,
3333fb4d8502Sjsg struct amdgpu_iv_entry *entry)
3334fb4d8502Sjsg {
3335fb4d8502Sjsg switch (entry->ring_id) {
3336fb4d8502Sjsg case 0:
3337fb4d8502Sjsg amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3338fb4d8502Sjsg break;
3339fb4d8502Sjsg case 1:
3340fb4d8502Sjsg case 2:
3341fb4d8502Sjsg amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
3342fb4d8502Sjsg break;
3343fb4d8502Sjsg default:
3344fb4d8502Sjsg break;
3345fb4d8502Sjsg }
3346fb4d8502Sjsg return 0;
3347fb4d8502Sjsg }
3348fb4d8502Sjsg
gfx_v6_0_fault(struct amdgpu_device * adev,struct amdgpu_iv_entry * entry)3349c349dbc7Sjsg static void gfx_v6_0_fault(struct amdgpu_device *adev,
3350c349dbc7Sjsg struct amdgpu_iv_entry *entry)
3351c349dbc7Sjsg {
3352c349dbc7Sjsg struct amdgpu_ring *ring;
3353c349dbc7Sjsg
3354c349dbc7Sjsg switch (entry->ring_id) {
3355c349dbc7Sjsg case 0:
3356c349dbc7Sjsg ring = &adev->gfx.gfx_ring[0];
3357c349dbc7Sjsg break;
3358c349dbc7Sjsg case 1:
3359c349dbc7Sjsg case 2:
3360c349dbc7Sjsg ring = &adev->gfx.compute_ring[entry->ring_id - 1];
3361c349dbc7Sjsg break;
3362c349dbc7Sjsg default:
3363c349dbc7Sjsg return;
3364c349dbc7Sjsg }
3365c349dbc7Sjsg drm_sched_fault(&ring->sched);
3366c349dbc7Sjsg }
3367c349dbc7Sjsg
gfx_v6_0_priv_reg_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3368fb4d8502Sjsg static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
3369fb4d8502Sjsg struct amdgpu_irq_src *source,
3370fb4d8502Sjsg struct amdgpu_iv_entry *entry)
3371fb4d8502Sjsg {
3372fb4d8502Sjsg DRM_ERROR("Illegal register access in command stream\n");
3373c349dbc7Sjsg gfx_v6_0_fault(adev, entry);
3374fb4d8502Sjsg return 0;
3375fb4d8502Sjsg }
3376fb4d8502Sjsg
gfx_v6_0_priv_inst_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3377fb4d8502Sjsg static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
3378fb4d8502Sjsg struct amdgpu_irq_src *source,
3379fb4d8502Sjsg struct amdgpu_iv_entry *entry)
3380fb4d8502Sjsg {
3381fb4d8502Sjsg DRM_ERROR("Illegal instruction in command stream\n");
3382c349dbc7Sjsg gfx_v6_0_fault(adev, entry);
3383fb4d8502Sjsg return 0;
3384fb4d8502Sjsg }
3385fb4d8502Sjsg
gfx_v6_0_set_clockgating_state(void * handle,enum amd_clockgating_state state)3386fb4d8502Sjsg static int gfx_v6_0_set_clockgating_state(void *handle,
3387fb4d8502Sjsg enum amd_clockgating_state state)
3388fb4d8502Sjsg {
3389fb4d8502Sjsg bool gate = false;
3390fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3391fb4d8502Sjsg
3392fb4d8502Sjsg if (state == AMD_CG_STATE_GATE)
3393fb4d8502Sjsg gate = true;
3394fb4d8502Sjsg
3395fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, false);
3396fb4d8502Sjsg if (gate) {
3397fb4d8502Sjsg gfx_v6_0_enable_mgcg(adev, true);
3398fb4d8502Sjsg gfx_v6_0_enable_cgcg(adev, true);
3399fb4d8502Sjsg } else {
3400fb4d8502Sjsg gfx_v6_0_enable_cgcg(adev, false);
3401fb4d8502Sjsg gfx_v6_0_enable_mgcg(adev, false);
3402fb4d8502Sjsg }
3403fb4d8502Sjsg gfx_v6_0_enable_gui_idle_interrupt(adev, true);
3404fb4d8502Sjsg
3405fb4d8502Sjsg return 0;
3406fb4d8502Sjsg }
3407fb4d8502Sjsg
gfx_v6_0_set_powergating_state(void * handle,enum amd_powergating_state state)3408fb4d8502Sjsg static int gfx_v6_0_set_powergating_state(void *handle,
3409fb4d8502Sjsg enum amd_powergating_state state)
3410fb4d8502Sjsg {
3411fb4d8502Sjsg bool gate = false;
3412fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3413fb4d8502Sjsg
3414fb4d8502Sjsg if (state == AMD_PG_STATE_GATE)
3415fb4d8502Sjsg gate = true;
3416fb4d8502Sjsg
3417fb4d8502Sjsg if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
3418fb4d8502Sjsg AMD_PG_SUPPORT_GFX_SMG |
3419fb4d8502Sjsg AMD_PG_SUPPORT_GFX_DMG |
3420fb4d8502Sjsg AMD_PG_SUPPORT_CP |
3421fb4d8502Sjsg AMD_PG_SUPPORT_GDS |
3422fb4d8502Sjsg AMD_PG_SUPPORT_RLC_SMU_HS)) {
3423fb4d8502Sjsg gfx_v6_0_update_gfx_pg(adev, gate);
3424fb4d8502Sjsg if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
3425fb4d8502Sjsg gfx_v6_0_enable_cp_pg(adev, gate);
3426fb4d8502Sjsg gfx_v6_0_enable_gds_pg(adev, gate);
3427fb4d8502Sjsg }
3428fb4d8502Sjsg }
3429fb4d8502Sjsg
3430fb4d8502Sjsg return 0;
3431fb4d8502Sjsg }
3432fb4d8502Sjsg
gfx_v6_0_emit_mem_sync(struct amdgpu_ring * ring)3433ad8b1aafSjsg static void gfx_v6_0_emit_mem_sync(struct amdgpu_ring *ring)
3434ad8b1aafSjsg {
3435ad8b1aafSjsg amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3436ad8b1aafSjsg amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
3437ad8b1aafSjsg PACKET3_TC_ACTION_ENA |
3438ad8b1aafSjsg PACKET3_SH_KCACHE_ACTION_ENA |
3439ad8b1aafSjsg PACKET3_SH_ICACHE_ACTION_ENA); /* CP_COHER_CNTL */
3440ad8b1aafSjsg amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
3441ad8b1aafSjsg amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
3442ad8b1aafSjsg amdgpu_ring_write(ring, 0x0000000A); /* poll interval */
3443ad8b1aafSjsg }
3444ad8b1aafSjsg
3445fb4d8502Sjsg static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
3446fb4d8502Sjsg .name = "gfx_v6_0",
3447fb4d8502Sjsg .early_init = gfx_v6_0_early_init,
3448fb4d8502Sjsg .late_init = NULL,
3449fb4d8502Sjsg .sw_init = gfx_v6_0_sw_init,
3450fb4d8502Sjsg .sw_fini = gfx_v6_0_sw_fini,
3451fb4d8502Sjsg .hw_init = gfx_v6_0_hw_init,
3452fb4d8502Sjsg .hw_fini = gfx_v6_0_hw_fini,
3453fb4d8502Sjsg .suspend = gfx_v6_0_suspend,
3454fb4d8502Sjsg .resume = gfx_v6_0_resume,
3455fb4d8502Sjsg .is_idle = gfx_v6_0_is_idle,
3456fb4d8502Sjsg .wait_for_idle = gfx_v6_0_wait_for_idle,
3457fb4d8502Sjsg .soft_reset = gfx_v6_0_soft_reset,
3458fb4d8502Sjsg .set_clockgating_state = gfx_v6_0_set_clockgating_state,
3459fb4d8502Sjsg .set_powergating_state = gfx_v6_0_set_powergating_state,
3460fb4d8502Sjsg };
3461fb4d8502Sjsg
3462fb4d8502Sjsg static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
3463fb4d8502Sjsg .type = AMDGPU_RING_TYPE_GFX,
3464fb4d8502Sjsg .align_mask = 0xff,
3465fb4d8502Sjsg .nop = 0x80000000,
3466fb4d8502Sjsg .support_64bit_ptrs = false,
3467fb4d8502Sjsg .get_rptr = gfx_v6_0_ring_get_rptr,
3468fb4d8502Sjsg .get_wptr = gfx_v6_0_ring_get_wptr,
3469fb4d8502Sjsg .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
3470fb4d8502Sjsg .emit_frame_size =
3471fb4d8502Sjsg 5 + 5 + /* hdp flush / invalidate */
3472fb4d8502Sjsg 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3473fb4d8502Sjsg 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
3474fb4d8502Sjsg SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
3475ad8b1aafSjsg 3 + 2 + /* gfx_v6_ring_emit_cntxcntl including vgt flush */
3476ad8b1aafSjsg 5, /* SURFACE_SYNC */
3477fb4d8502Sjsg .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3478fb4d8502Sjsg .emit_ib = gfx_v6_0_ring_emit_ib,
3479fb4d8502Sjsg .emit_fence = gfx_v6_0_ring_emit_fence,
3480fb4d8502Sjsg .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3481fb4d8502Sjsg .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3482fb4d8502Sjsg .test_ring = gfx_v6_0_ring_test_ring,
3483fb4d8502Sjsg .test_ib = gfx_v6_0_ring_test_ib,
3484fb4d8502Sjsg .insert_nop = amdgpu_ring_insert_nop,
3485fb4d8502Sjsg .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
3486fb4d8502Sjsg .emit_wreg = gfx_v6_0_ring_emit_wreg,
3487ad8b1aafSjsg .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3488fb4d8502Sjsg };
3489fb4d8502Sjsg
3490fb4d8502Sjsg static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
3491fb4d8502Sjsg .type = AMDGPU_RING_TYPE_COMPUTE,
3492fb4d8502Sjsg .align_mask = 0xff,
3493fb4d8502Sjsg .nop = 0x80000000,
3494fb4d8502Sjsg .get_rptr = gfx_v6_0_ring_get_rptr,
3495fb4d8502Sjsg .get_wptr = gfx_v6_0_ring_get_wptr,
3496fb4d8502Sjsg .set_wptr = gfx_v6_0_ring_set_wptr_compute,
3497fb4d8502Sjsg .emit_frame_size =
3498fb4d8502Sjsg 5 + 5 + /* hdp flush / invalidate */
3499fb4d8502Sjsg 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
3500fb4d8502Sjsg SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
3501ad8b1aafSjsg 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3502ad8b1aafSjsg 5, /* SURFACE_SYNC */
3503fb4d8502Sjsg .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3504fb4d8502Sjsg .emit_ib = gfx_v6_0_ring_emit_ib,
3505fb4d8502Sjsg .emit_fence = gfx_v6_0_ring_emit_fence,
3506fb4d8502Sjsg .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3507fb4d8502Sjsg .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3508fb4d8502Sjsg .test_ring = gfx_v6_0_ring_test_ring,
3509fb4d8502Sjsg .test_ib = gfx_v6_0_ring_test_ib,
3510fb4d8502Sjsg .insert_nop = amdgpu_ring_insert_nop,
3511fb4d8502Sjsg .emit_wreg = gfx_v6_0_ring_emit_wreg,
3512ad8b1aafSjsg .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3513fb4d8502Sjsg };
3514fb4d8502Sjsg
gfx_v6_0_set_ring_funcs(struct amdgpu_device * adev)3515fb4d8502Sjsg static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
3516fb4d8502Sjsg {
3517fb4d8502Sjsg int i;
3518fb4d8502Sjsg
3519fb4d8502Sjsg for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3520fb4d8502Sjsg adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
3521fb4d8502Sjsg for (i = 0; i < adev->gfx.num_compute_rings; i++)
3522fb4d8502Sjsg adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
3523fb4d8502Sjsg }
3524fb4d8502Sjsg
3525fb4d8502Sjsg static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
3526fb4d8502Sjsg .set = gfx_v6_0_set_eop_interrupt_state,
3527fb4d8502Sjsg .process = gfx_v6_0_eop_irq,
3528fb4d8502Sjsg };
3529fb4d8502Sjsg
3530fb4d8502Sjsg static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
3531fb4d8502Sjsg .set = gfx_v6_0_set_priv_reg_fault_state,
3532fb4d8502Sjsg .process = gfx_v6_0_priv_reg_irq,
3533fb4d8502Sjsg };
3534fb4d8502Sjsg
3535fb4d8502Sjsg static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
3536fb4d8502Sjsg .set = gfx_v6_0_set_priv_inst_fault_state,
3537fb4d8502Sjsg .process = gfx_v6_0_priv_inst_irq,
3538fb4d8502Sjsg };
3539fb4d8502Sjsg
gfx_v6_0_set_irq_funcs(struct amdgpu_device * adev)3540fb4d8502Sjsg static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3541fb4d8502Sjsg {
3542fb4d8502Sjsg adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
3543fb4d8502Sjsg adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
3544fb4d8502Sjsg
3545fb4d8502Sjsg adev->gfx.priv_reg_irq.num_types = 1;
3546fb4d8502Sjsg adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
3547fb4d8502Sjsg
3548fb4d8502Sjsg adev->gfx.priv_inst_irq.num_types = 1;
3549fb4d8502Sjsg adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
3550fb4d8502Sjsg }
3551fb4d8502Sjsg
gfx_v6_0_get_cu_info(struct amdgpu_device * adev)3552fb4d8502Sjsg static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
3553fb4d8502Sjsg {
3554fb4d8502Sjsg int i, j, k, counter, active_cu_number = 0;
3555fb4d8502Sjsg u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
3556fb4d8502Sjsg struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
3557fb4d8502Sjsg unsigned disable_masks[4 * 2];
3558fb4d8502Sjsg u32 ao_cu_num;
3559fb4d8502Sjsg
3560fb4d8502Sjsg if (adev->flags & AMD_IS_APU)
3561fb4d8502Sjsg ao_cu_num = 2;
3562fb4d8502Sjsg else
3563fb4d8502Sjsg ao_cu_num = adev->gfx.config.max_cu_per_sh;
3564fb4d8502Sjsg
3565fb4d8502Sjsg memset(cu_info, 0, sizeof(*cu_info));
3566fb4d8502Sjsg
3567fb4d8502Sjsg amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
3568fb4d8502Sjsg
3569fb4d8502Sjsg mutex_lock(&adev->grbm_idx_mutex);
3570fb4d8502Sjsg for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3571fb4d8502Sjsg for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3572fb4d8502Sjsg mask = 1;
3573fb4d8502Sjsg ao_bitmap = 0;
3574fb4d8502Sjsg counter = 0;
3575*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
3576fb4d8502Sjsg if (i < 4 && j < 2)
3577fb4d8502Sjsg gfx_v6_0_set_user_cu_inactive_bitmap(
3578fb4d8502Sjsg adev, disable_masks[i * 2 + j]);
3579fb4d8502Sjsg bitmap = gfx_v6_0_get_cu_enabled(adev);
3580*f005ef32Sjsg cu_info->bitmap[0][i][j] = bitmap;
3581fb4d8502Sjsg
3582fb4d8502Sjsg for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
3583fb4d8502Sjsg if (bitmap & mask) {
3584fb4d8502Sjsg if (counter < ao_cu_num)
3585fb4d8502Sjsg ao_bitmap |= mask;
3586fb4d8502Sjsg counter ++;
3587fb4d8502Sjsg }
3588fb4d8502Sjsg mask <<= 1;
3589fb4d8502Sjsg }
3590fb4d8502Sjsg active_cu_number += counter;
3591fb4d8502Sjsg if (i < 2 && j < 2)
3592fb4d8502Sjsg ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
3593fb4d8502Sjsg cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
3594fb4d8502Sjsg }
3595fb4d8502Sjsg }
3596fb4d8502Sjsg
3597*f005ef32Sjsg gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
3598fb4d8502Sjsg mutex_unlock(&adev->grbm_idx_mutex);
3599fb4d8502Sjsg
3600fb4d8502Sjsg cu_info->number = active_cu_number;
3601fb4d8502Sjsg cu_info->ao_cu_mask = ao_cu_mask;
3602fb4d8502Sjsg }
3603fb4d8502Sjsg
3604fb4d8502Sjsg const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
3605fb4d8502Sjsg {
3606fb4d8502Sjsg .type = AMD_IP_BLOCK_TYPE_GFX,
3607fb4d8502Sjsg .major = 6,
3608fb4d8502Sjsg .minor = 0,
3609fb4d8502Sjsg .rev = 0,
3610fb4d8502Sjsg .funcs = &gfx_v6_0_ip_funcs,
3611fb4d8502Sjsg };
3612