xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2014 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  */
23c349dbc7Sjsg 
24c349dbc7Sjsg #include <drm/drm_fourcc.h>
25*f005ef32Sjsg #include <drm/drm_modeset_helper.h>
26*f005ef32Sjsg #include <drm/drm_modeset_helper_vtables.h>
27c349dbc7Sjsg #include <drm/drm_vblank.h>
28c349dbc7Sjsg 
29fb4d8502Sjsg #include "amdgpu.h"
30fb4d8502Sjsg #include "amdgpu_pm.h"
31fb4d8502Sjsg #include "amdgpu_i2c.h"
32fb4d8502Sjsg #include "cikd.h"
33fb4d8502Sjsg #include "atom.h"
34fb4d8502Sjsg #include "amdgpu_atombios.h"
35fb4d8502Sjsg #include "atombios_crtc.h"
36fb4d8502Sjsg #include "atombios_encoders.h"
37fb4d8502Sjsg #include "amdgpu_pll.h"
38fb4d8502Sjsg #include "amdgpu_connectors.h"
39c349dbc7Sjsg #include "amdgpu_display.h"
40fb4d8502Sjsg #include "dce_v8_0.h"
41fb4d8502Sjsg 
42fb4d8502Sjsg #include "dce/dce_8_0_d.h"
43fb4d8502Sjsg #include "dce/dce_8_0_sh_mask.h"
44fb4d8502Sjsg 
45fb4d8502Sjsg #include "gca/gfx_7_2_enum.h"
46fb4d8502Sjsg 
47fb4d8502Sjsg #include "gmc/gmc_7_1_d.h"
48fb4d8502Sjsg #include "gmc/gmc_7_1_sh_mask.h"
49fb4d8502Sjsg 
50fb4d8502Sjsg #include "oss/oss_2_0_d.h"
51fb4d8502Sjsg #include "oss/oss_2_0_sh_mask.h"
52fb4d8502Sjsg 
53fb4d8502Sjsg static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
54fb4d8502Sjsg static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
55fb4d8502Sjsg 
56*f005ef32Sjsg static const u32 crtc_offsets[6] = {
57fb4d8502Sjsg 	CRTC0_REGISTER_OFFSET,
58fb4d8502Sjsg 	CRTC1_REGISTER_OFFSET,
59fb4d8502Sjsg 	CRTC2_REGISTER_OFFSET,
60fb4d8502Sjsg 	CRTC3_REGISTER_OFFSET,
61fb4d8502Sjsg 	CRTC4_REGISTER_OFFSET,
62fb4d8502Sjsg 	CRTC5_REGISTER_OFFSET
63fb4d8502Sjsg };
64fb4d8502Sjsg 
65*f005ef32Sjsg static const u32 hpd_offsets[] = {
66fb4d8502Sjsg 	HPD0_REGISTER_OFFSET,
67fb4d8502Sjsg 	HPD1_REGISTER_OFFSET,
68fb4d8502Sjsg 	HPD2_REGISTER_OFFSET,
69fb4d8502Sjsg 	HPD3_REGISTER_OFFSET,
70fb4d8502Sjsg 	HPD4_REGISTER_OFFSET,
71fb4d8502Sjsg 	HPD5_REGISTER_OFFSET
72fb4d8502Sjsg };
73fb4d8502Sjsg 
74fb4d8502Sjsg static const uint32_t dig_offsets[] = {
75fb4d8502Sjsg 	CRTC0_REGISTER_OFFSET,
76fb4d8502Sjsg 	CRTC1_REGISTER_OFFSET,
77fb4d8502Sjsg 	CRTC2_REGISTER_OFFSET,
78fb4d8502Sjsg 	CRTC3_REGISTER_OFFSET,
79fb4d8502Sjsg 	CRTC4_REGISTER_OFFSET,
80fb4d8502Sjsg 	CRTC5_REGISTER_OFFSET,
81fb4d8502Sjsg 	(0x13830 - 0x7030) >> 2,
82fb4d8502Sjsg };
83fb4d8502Sjsg 
84fb4d8502Sjsg static const struct {
85fb4d8502Sjsg 	uint32_t	reg;
86fb4d8502Sjsg 	uint32_t	vblank;
87fb4d8502Sjsg 	uint32_t	vline;
88fb4d8502Sjsg 	uint32_t	hpd;
89fb4d8502Sjsg 
90fb4d8502Sjsg } interrupt_status_offsets[6] = { {
91fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS,
92fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
93fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
94fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
95fb4d8502Sjsg }, {
96fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
97fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
98fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
99fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
100fb4d8502Sjsg }, {
101fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
102fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
103fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
104fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
105fb4d8502Sjsg }, {
106fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
107fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
108fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
109fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
110fb4d8502Sjsg }, {
111fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
112fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
113fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
114fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
115fb4d8502Sjsg }, {
116fb4d8502Sjsg 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
117fb4d8502Sjsg 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
118fb4d8502Sjsg 	.vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
119fb4d8502Sjsg 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
120fb4d8502Sjsg } };
121fb4d8502Sjsg 
dce_v8_0_audio_endpt_rreg(struct amdgpu_device * adev,u32 block_offset,u32 reg)122fb4d8502Sjsg static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
123fb4d8502Sjsg 				     u32 block_offset, u32 reg)
124fb4d8502Sjsg {
125fb4d8502Sjsg 	unsigned long flags;
126fb4d8502Sjsg 	u32 r;
127fb4d8502Sjsg 
128fb4d8502Sjsg 	spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
129fb4d8502Sjsg 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
130fb4d8502Sjsg 	r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
131fb4d8502Sjsg 	spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
132fb4d8502Sjsg 
133fb4d8502Sjsg 	return r;
134fb4d8502Sjsg }
135fb4d8502Sjsg 
dce_v8_0_audio_endpt_wreg(struct amdgpu_device * adev,u32 block_offset,u32 reg,u32 v)136fb4d8502Sjsg static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
137fb4d8502Sjsg 				      u32 block_offset, u32 reg, u32 v)
138fb4d8502Sjsg {
139fb4d8502Sjsg 	unsigned long flags;
140fb4d8502Sjsg 
141fb4d8502Sjsg 	spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
142fb4d8502Sjsg 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
143fb4d8502Sjsg 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
144fb4d8502Sjsg 	spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
145fb4d8502Sjsg }
146fb4d8502Sjsg 
dce_v8_0_vblank_get_counter(struct amdgpu_device * adev,int crtc)147fb4d8502Sjsg static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
148fb4d8502Sjsg {
149fb4d8502Sjsg 	if (crtc >= adev->mode_info.num_crtc)
150fb4d8502Sjsg 		return 0;
151fb4d8502Sjsg 	else
152fb4d8502Sjsg 		return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
153fb4d8502Sjsg }
154fb4d8502Sjsg 
dce_v8_0_pageflip_interrupt_init(struct amdgpu_device * adev)155fb4d8502Sjsg static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
156fb4d8502Sjsg {
157fb4d8502Sjsg 	unsigned i;
158fb4d8502Sjsg 
159fb4d8502Sjsg 	/* Enable pflip interrupts */
160fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++)
161fb4d8502Sjsg 		amdgpu_irq_get(adev, &adev->pageflip_irq, i);
162fb4d8502Sjsg }
163fb4d8502Sjsg 
dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device * adev)164fb4d8502Sjsg static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
165fb4d8502Sjsg {
166fb4d8502Sjsg 	unsigned i;
167fb4d8502Sjsg 
168fb4d8502Sjsg 	/* Disable pflip interrupts */
169fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++)
170fb4d8502Sjsg 		amdgpu_irq_put(adev, &adev->pageflip_irq, i);
171fb4d8502Sjsg }
172fb4d8502Sjsg 
173fb4d8502Sjsg /**
174fb4d8502Sjsg  * dce_v8_0_page_flip - pageflip callback.
175fb4d8502Sjsg  *
176fb4d8502Sjsg  * @adev: amdgpu_device pointer
177fb4d8502Sjsg  * @crtc_id: crtc to cleanup pageflip on
178fb4d8502Sjsg  * @crtc_base: new address of the crtc (GPU MC address)
1795ca02815Sjsg  * @async: asynchronous flip
180fb4d8502Sjsg  *
181fb4d8502Sjsg  * Triggers the actual pageflip by updating the primary
182fb4d8502Sjsg  * surface base address.
183fb4d8502Sjsg  */
dce_v8_0_page_flip(struct amdgpu_device * adev,int crtc_id,u64 crtc_base,bool async)184fb4d8502Sjsg static void dce_v8_0_page_flip(struct amdgpu_device *adev,
185fb4d8502Sjsg 			       int crtc_id, u64 crtc_base, bool async)
186fb4d8502Sjsg {
187fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
188c349dbc7Sjsg 	struct drm_framebuffer *fb = amdgpu_crtc->base.primary->fb;
189fb4d8502Sjsg 
190fb4d8502Sjsg 	/* flip at hsync for async, default is vsync */
191fb4d8502Sjsg 	WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
192fb4d8502Sjsg 	       GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
193c349dbc7Sjsg 	/* update pitch */
194c349dbc7Sjsg 	WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset,
195c349dbc7Sjsg 	       fb->pitches[0] / fb->format->cpp[0]);
196fb4d8502Sjsg 	/* update the primary scanout addresses */
197fb4d8502Sjsg 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
198fb4d8502Sjsg 	       upper_32_bits(crtc_base));
199fb4d8502Sjsg 	/* writing to the low address triggers the update */
200fb4d8502Sjsg 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
201fb4d8502Sjsg 	       lower_32_bits(crtc_base));
202fb4d8502Sjsg 	/* post the write */
203fb4d8502Sjsg 	RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
204fb4d8502Sjsg }
205fb4d8502Sjsg 
dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device * adev,int crtc,u32 * vbl,u32 * position)206fb4d8502Sjsg static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
207fb4d8502Sjsg 					u32 *vbl, u32 *position)
208fb4d8502Sjsg {
209fb4d8502Sjsg 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
210fb4d8502Sjsg 		return -EINVAL;
211fb4d8502Sjsg 
212fb4d8502Sjsg 	*vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
213fb4d8502Sjsg 	*position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
214fb4d8502Sjsg 
215fb4d8502Sjsg 	return 0;
216fb4d8502Sjsg }
217fb4d8502Sjsg 
218fb4d8502Sjsg /**
219fb4d8502Sjsg  * dce_v8_0_hpd_sense - hpd sense callback.
220fb4d8502Sjsg  *
221fb4d8502Sjsg  * @adev: amdgpu_device pointer
222fb4d8502Sjsg  * @hpd: hpd (hotplug detect) pin
223fb4d8502Sjsg  *
224fb4d8502Sjsg  * Checks if a digital monitor is connected (evergreen+).
225fb4d8502Sjsg  * Returns true if connected, false if not connected.
226fb4d8502Sjsg  */
dce_v8_0_hpd_sense(struct amdgpu_device * adev,enum amdgpu_hpd_id hpd)227fb4d8502Sjsg static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
228fb4d8502Sjsg 			       enum amdgpu_hpd_id hpd)
229fb4d8502Sjsg {
230fb4d8502Sjsg 	bool connected = false;
231fb4d8502Sjsg 
232fb4d8502Sjsg 	if (hpd >= adev->mode_info.num_hpd)
233fb4d8502Sjsg 		return connected;
234fb4d8502Sjsg 
235fb4d8502Sjsg 	if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) &
236fb4d8502Sjsg 	    DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
237fb4d8502Sjsg 		connected = true;
238fb4d8502Sjsg 
239fb4d8502Sjsg 	return connected;
240fb4d8502Sjsg }
241fb4d8502Sjsg 
242fb4d8502Sjsg /**
243fb4d8502Sjsg  * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
244fb4d8502Sjsg  *
245fb4d8502Sjsg  * @adev: amdgpu_device pointer
246fb4d8502Sjsg  * @hpd: hpd (hotplug detect) pin
247fb4d8502Sjsg  *
248fb4d8502Sjsg  * Set the polarity of the hpd pin (evergreen+).
249fb4d8502Sjsg  */
dce_v8_0_hpd_set_polarity(struct amdgpu_device * adev,enum amdgpu_hpd_id hpd)250fb4d8502Sjsg static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
251fb4d8502Sjsg 				      enum amdgpu_hpd_id hpd)
252fb4d8502Sjsg {
253fb4d8502Sjsg 	u32 tmp;
254fb4d8502Sjsg 	bool connected = dce_v8_0_hpd_sense(adev, hpd);
255fb4d8502Sjsg 
256fb4d8502Sjsg 	if (hpd >= adev->mode_info.num_hpd)
257fb4d8502Sjsg 		return;
258fb4d8502Sjsg 
259fb4d8502Sjsg 	tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
260fb4d8502Sjsg 	if (connected)
261fb4d8502Sjsg 		tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
262fb4d8502Sjsg 	else
263fb4d8502Sjsg 		tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
264fb4d8502Sjsg 	WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
265fb4d8502Sjsg }
266fb4d8502Sjsg 
267fb4d8502Sjsg /**
268fb4d8502Sjsg  * dce_v8_0_hpd_init - hpd setup callback.
269fb4d8502Sjsg  *
270fb4d8502Sjsg  * @adev: amdgpu_device pointer
271fb4d8502Sjsg  *
272fb4d8502Sjsg  * Setup the hpd pins used by the card (evergreen+).
273fb4d8502Sjsg  * Enable the pin, set the polarity, and enable the hpd interrupts.
274fb4d8502Sjsg  */
dce_v8_0_hpd_init(struct amdgpu_device * adev)275fb4d8502Sjsg static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
276fb4d8502Sjsg {
277ad8b1aafSjsg 	struct drm_device *dev = adev_to_drm(adev);
278fb4d8502Sjsg 	struct drm_connector *connector;
279c349dbc7Sjsg 	struct drm_connector_list_iter iter;
280fb4d8502Sjsg 	u32 tmp;
281fb4d8502Sjsg 
282c349dbc7Sjsg 	drm_connector_list_iter_begin(dev, &iter);
283c349dbc7Sjsg 	drm_for_each_connector_iter(connector, &iter) {
284fb4d8502Sjsg 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
285fb4d8502Sjsg 
286fb4d8502Sjsg 		if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
287fb4d8502Sjsg 			continue;
288fb4d8502Sjsg 
289fb4d8502Sjsg 		tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
290fb4d8502Sjsg 		tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
291fb4d8502Sjsg 		WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
292fb4d8502Sjsg 
293fb4d8502Sjsg 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
294fb4d8502Sjsg 		    connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
295fb4d8502Sjsg 			/* don't try to enable hpd on eDP or LVDS avoid breaking the
296fb4d8502Sjsg 			 * aux dp channel on imac and help (but not completely fix)
297fb4d8502Sjsg 			 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
298fb4d8502Sjsg 			 * also avoid interrupt storms during dpms.
299fb4d8502Sjsg 			 */
300fb4d8502Sjsg 			tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
301fb4d8502Sjsg 			tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
302fb4d8502Sjsg 			WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
303fb4d8502Sjsg 			continue;
304fb4d8502Sjsg 		}
305fb4d8502Sjsg 
306fb4d8502Sjsg 		dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
307fb4d8502Sjsg 		amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
308fb4d8502Sjsg 	}
309c349dbc7Sjsg 	drm_connector_list_iter_end(&iter);
310fb4d8502Sjsg }
311fb4d8502Sjsg 
312fb4d8502Sjsg /**
313fb4d8502Sjsg  * dce_v8_0_hpd_fini - hpd tear down callback.
314fb4d8502Sjsg  *
315fb4d8502Sjsg  * @adev: amdgpu_device pointer
316fb4d8502Sjsg  *
317fb4d8502Sjsg  * Tear down the hpd pins used by the card (evergreen+).
318fb4d8502Sjsg  * Disable the hpd interrupts.
319fb4d8502Sjsg  */
dce_v8_0_hpd_fini(struct amdgpu_device * adev)320fb4d8502Sjsg static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
321fb4d8502Sjsg {
322ad8b1aafSjsg 	struct drm_device *dev = adev_to_drm(adev);
323fb4d8502Sjsg 	struct drm_connector *connector;
324c349dbc7Sjsg 	struct drm_connector_list_iter iter;
325fb4d8502Sjsg 	u32 tmp;
326fb4d8502Sjsg 
327c349dbc7Sjsg 	drm_connector_list_iter_begin(dev, &iter);
328c349dbc7Sjsg 	drm_for_each_connector_iter(connector, &iter) {
329fb4d8502Sjsg 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
330fb4d8502Sjsg 
331fb4d8502Sjsg 		if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
332fb4d8502Sjsg 			continue;
333fb4d8502Sjsg 
334fb4d8502Sjsg 		tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
335fb4d8502Sjsg 		tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
3361bb76ff1Sjsg 		WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
337fb4d8502Sjsg 
338fb4d8502Sjsg 		amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
339fb4d8502Sjsg 	}
340c349dbc7Sjsg 	drm_connector_list_iter_end(&iter);
341fb4d8502Sjsg }
342fb4d8502Sjsg 
dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device * adev)343fb4d8502Sjsg static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
344fb4d8502Sjsg {
345fb4d8502Sjsg 	return mmDC_GPIO_HPD_A;
346fb4d8502Sjsg }
347fb4d8502Sjsg 
dce_v8_0_is_display_hung(struct amdgpu_device * adev)348fb4d8502Sjsg static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
349fb4d8502Sjsg {
350fb4d8502Sjsg 	u32 crtc_hung = 0;
351fb4d8502Sjsg 	u32 crtc_status[6];
352fb4d8502Sjsg 	u32 i, j, tmp;
353fb4d8502Sjsg 
354fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
355fb4d8502Sjsg 		if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
356fb4d8502Sjsg 			crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
357fb4d8502Sjsg 			crtc_hung |= (1 << i);
358fb4d8502Sjsg 		}
359fb4d8502Sjsg 	}
360fb4d8502Sjsg 
361fb4d8502Sjsg 	for (j = 0; j < 10; j++) {
362fb4d8502Sjsg 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
363fb4d8502Sjsg 			if (crtc_hung & (1 << i)) {
364fb4d8502Sjsg 				tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
365fb4d8502Sjsg 				if (tmp != crtc_status[i])
366fb4d8502Sjsg 					crtc_hung &= ~(1 << i);
367fb4d8502Sjsg 			}
368fb4d8502Sjsg 		}
369fb4d8502Sjsg 		if (crtc_hung == 0)
370fb4d8502Sjsg 			return false;
371fb4d8502Sjsg 		udelay(100);
372fb4d8502Sjsg 	}
373fb4d8502Sjsg 
374fb4d8502Sjsg 	return true;
375fb4d8502Sjsg }
376fb4d8502Sjsg 
dce_v8_0_set_vga_render_state(struct amdgpu_device * adev,bool render)377fb4d8502Sjsg static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
378fb4d8502Sjsg 					  bool render)
379fb4d8502Sjsg {
380fb4d8502Sjsg 	u32 tmp;
381fb4d8502Sjsg 
382fb4d8502Sjsg 	/* Lockout access through VGA aperture*/
383fb4d8502Sjsg 	tmp = RREG32(mmVGA_HDP_CONTROL);
384fb4d8502Sjsg 	if (render)
385fb4d8502Sjsg 		tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
386fb4d8502Sjsg 	else
387fb4d8502Sjsg 		tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
388fb4d8502Sjsg 	WREG32(mmVGA_HDP_CONTROL, tmp);
389fb4d8502Sjsg 
390fb4d8502Sjsg 	/* disable VGA render */
391fb4d8502Sjsg 	tmp = RREG32(mmVGA_RENDER_CONTROL);
392fb4d8502Sjsg 	if (render)
393fb4d8502Sjsg 		tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
394fb4d8502Sjsg 	else
395fb4d8502Sjsg 		tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
396fb4d8502Sjsg 	WREG32(mmVGA_RENDER_CONTROL, tmp);
397fb4d8502Sjsg }
398fb4d8502Sjsg 
dce_v8_0_get_num_crtc(struct amdgpu_device * adev)399fb4d8502Sjsg static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
400fb4d8502Sjsg {
401fb4d8502Sjsg 	int num_crtc = 0;
402fb4d8502Sjsg 
403fb4d8502Sjsg 	switch (adev->asic_type) {
404fb4d8502Sjsg 	case CHIP_BONAIRE:
405fb4d8502Sjsg 	case CHIP_HAWAII:
406fb4d8502Sjsg 		num_crtc = 6;
407fb4d8502Sjsg 		break;
408fb4d8502Sjsg 	case CHIP_KAVERI:
409fb4d8502Sjsg 		num_crtc = 4;
410fb4d8502Sjsg 		break;
411fb4d8502Sjsg 	case CHIP_KABINI:
412fb4d8502Sjsg 	case CHIP_MULLINS:
413fb4d8502Sjsg 		num_crtc = 2;
414fb4d8502Sjsg 		break;
415fb4d8502Sjsg 	default:
416fb4d8502Sjsg 		num_crtc = 0;
417fb4d8502Sjsg 	}
418fb4d8502Sjsg 	return num_crtc;
419fb4d8502Sjsg }
420fb4d8502Sjsg 
dce_v8_0_disable_dce(struct amdgpu_device * adev)421fb4d8502Sjsg void dce_v8_0_disable_dce(struct amdgpu_device *adev)
422fb4d8502Sjsg {
423fb4d8502Sjsg 	/*Disable VGA render and enabled crtc, if has DCE engine*/
424fb4d8502Sjsg 	if (amdgpu_atombios_has_dce_engine_info(adev)) {
425fb4d8502Sjsg 		u32 tmp;
426fb4d8502Sjsg 		int crtc_enabled, i;
427fb4d8502Sjsg 
428fb4d8502Sjsg 		dce_v8_0_set_vga_render_state(adev, false);
429fb4d8502Sjsg 
430fb4d8502Sjsg 		/*Disable crtc*/
431fb4d8502Sjsg 		for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
432fb4d8502Sjsg 			crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
433fb4d8502Sjsg 									 CRTC_CONTROL, CRTC_MASTER_EN);
434fb4d8502Sjsg 			if (crtc_enabled) {
435fb4d8502Sjsg 				WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
436fb4d8502Sjsg 				tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
437fb4d8502Sjsg 				tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
438fb4d8502Sjsg 				WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
439fb4d8502Sjsg 				WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
440fb4d8502Sjsg 			}
441fb4d8502Sjsg 		}
442fb4d8502Sjsg 	}
443fb4d8502Sjsg }
444fb4d8502Sjsg 
dce_v8_0_program_fmt(struct drm_encoder * encoder)445fb4d8502Sjsg static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
446fb4d8502Sjsg {
447fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
448ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
449fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
450fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
451fb4d8502Sjsg 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
452fb4d8502Sjsg 	int bpc = 0;
453fb4d8502Sjsg 	u32 tmp = 0;
454fb4d8502Sjsg 	enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
455fb4d8502Sjsg 
456fb4d8502Sjsg 	if (connector) {
457fb4d8502Sjsg 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
458fb4d8502Sjsg 		bpc = amdgpu_connector_get_monitor_bpc(connector);
459fb4d8502Sjsg 		dither = amdgpu_connector->dither;
460fb4d8502Sjsg 	}
461fb4d8502Sjsg 
462fb4d8502Sjsg 	/* LVDS/eDP FMT is set up by atom */
463fb4d8502Sjsg 	if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
464fb4d8502Sjsg 		return;
465fb4d8502Sjsg 
466fb4d8502Sjsg 	/* not needed for analog */
467fb4d8502Sjsg 	if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
468fb4d8502Sjsg 	    (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
469fb4d8502Sjsg 		return;
470fb4d8502Sjsg 
471fb4d8502Sjsg 	if (bpc == 0)
472fb4d8502Sjsg 		return;
473fb4d8502Sjsg 
474fb4d8502Sjsg 	switch (bpc) {
475fb4d8502Sjsg 	case 6:
476fb4d8502Sjsg 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
477fb4d8502Sjsg 			/* XXX sort out optimal dither settings */
478fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
479fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
480fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
481fb4d8502Sjsg 				(0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
482fb4d8502Sjsg 		else
483fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
484fb4d8502Sjsg 			(0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
485fb4d8502Sjsg 		break;
486fb4d8502Sjsg 	case 8:
487fb4d8502Sjsg 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
488fb4d8502Sjsg 			/* XXX sort out optimal dither settings */
489fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
490fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
491fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
492fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
493fb4d8502Sjsg 				(1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
494fb4d8502Sjsg 		else
495fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
496fb4d8502Sjsg 			(1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
497fb4d8502Sjsg 		break;
498fb4d8502Sjsg 	case 10:
499fb4d8502Sjsg 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
500fb4d8502Sjsg 			/* XXX sort out optimal dither settings */
501fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
502fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
503fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
504fb4d8502Sjsg 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
505fb4d8502Sjsg 				(2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
506fb4d8502Sjsg 		else
507fb4d8502Sjsg 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
508fb4d8502Sjsg 			(2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
509fb4d8502Sjsg 		break;
510fb4d8502Sjsg 	default:
511fb4d8502Sjsg 		/* not needed */
512fb4d8502Sjsg 		break;
513fb4d8502Sjsg 	}
514fb4d8502Sjsg 
515fb4d8502Sjsg 	WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
516fb4d8502Sjsg }
517fb4d8502Sjsg 
518fb4d8502Sjsg 
519fb4d8502Sjsg /* display watermark setup */
520fb4d8502Sjsg /**
521fb4d8502Sjsg  * dce_v8_0_line_buffer_adjust - Set up the line buffer
522fb4d8502Sjsg  *
523fb4d8502Sjsg  * @adev: amdgpu_device pointer
524fb4d8502Sjsg  * @amdgpu_crtc: the selected display controller
525fb4d8502Sjsg  * @mode: the current display mode on the selected display
526fb4d8502Sjsg  * controller
527fb4d8502Sjsg  *
528fb4d8502Sjsg  * Setup up the line buffer allocation for
529fb4d8502Sjsg  * the selected display controller (CIK).
530fb4d8502Sjsg  * Returns the line buffer size in pixels.
531fb4d8502Sjsg  */
dce_v8_0_line_buffer_adjust(struct amdgpu_device * adev,struct amdgpu_crtc * amdgpu_crtc,struct drm_display_mode * mode)532fb4d8502Sjsg static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
533fb4d8502Sjsg 				       struct amdgpu_crtc *amdgpu_crtc,
534fb4d8502Sjsg 				       struct drm_display_mode *mode)
535fb4d8502Sjsg {
536fb4d8502Sjsg 	u32 tmp, buffer_alloc, i;
537fb4d8502Sjsg 	u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
538fb4d8502Sjsg 	/*
539fb4d8502Sjsg 	 * Line Buffer Setup
540fb4d8502Sjsg 	 * There are 6 line buffers, one for each display controllers.
541fb4d8502Sjsg 	 * There are 3 partitions per LB. Select the number of partitions
542fb4d8502Sjsg 	 * to enable based on the display width.  For display widths larger
543fb4d8502Sjsg 	 * than 4096, you need use to use 2 display controllers and combine
544fb4d8502Sjsg 	 * them using the stereo blender.
545fb4d8502Sjsg 	 */
546fb4d8502Sjsg 	if (amdgpu_crtc->base.enabled && mode) {
547fb4d8502Sjsg 		if (mode->crtc_hdisplay < 1920) {
548fb4d8502Sjsg 			tmp = 1;
549fb4d8502Sjsg 			buffer_alloc = 2;
550fb4d8502Sjsg 		} else if (mode->crtc_hdisplay < 2560) {
551fb4d8502Sjsg 			tmp = 2;
552fb4d8502Sjsg 			buffer_alloc = 2;
553fb4d8502Sjsg 		} else if (mode->crtc_hdisplay < 4096) {
554fb4d8502Sjsg 			tmp = 0;
555fb4d8502Sjsg 			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
556fb4d8502Sjsg 		} else {
557fb4d8502Sjsg 			DRM_DEBUG_KMS("Mode too big for LB!\n");
558fb4d8502Sjsg 			tmp = 0;
559fb4d8502Sjsg 			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
560fb4d8502Sjsg 		}
561fb4d8502Sjsg 	} else {
562fb4d8502Sjsg 		tmp = 1;
563fb4d8502Sjsg 		buffer_alloc = 0;
564fb4d8502Sjsg 	}
565fb4d8502Sjsg 
566fb4d8502Sjsg 	WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
567fb4d8502Sjsg 	      (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
568fb4d8502Sjsg 	      (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
569fb4d8502Sjsg 
570fb4d8502Sjsg 	WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
571fb4d8502Sjsg 	       (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
572fb4d8502Sjsg 	for (i = 0; i < adev->usec_timeout; i++) {
573fb4d8502Sjsg 		if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
574fb4d8502Sjsg 		    PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
575fb4d8502Sjsg 			break;
576fb4d8502Sjsg 		udelay(1);
577fb4d8502Sjsg 	}
578fb4d8502Sjsg 
579fb4d8502Sjsg 	if (amdgpu_crtc->base.enabled && mode) {
580fb4d8502Sjsg 		switch (tmp) {
581fb4d8502Sjsg 		case 0:
582fb4d8502Sjsg 		default:
583fb4d8502Sjsg 			return 4096 * 2;
584fb4d8502Sjsg 		case 1:
585fb4d8502Sjsg 			return 1920 * 2;
586fb4d8502Sjsg 		case 2:
587fb4d8502Sjsg 			return 2560 * 2;
588fb4d8502Sjsg 		}
589fb4d8502Sjsg 	}
590fb4d8502Sjsg 
591fb4d8502Sjsg 	/* controller not enabled, so no lb used */
592fb4d8502Sjsg 	return 0;
593fb4d8502Sjsg }
594fb4d8502Sjsg 
595fb4d8502Sjsg /**
596fb4d8502Sjsg  * cik_get_number_of_dram_channels - get the number of dram channels
597fb4d8502Sjsg  *
598fb4d8502Sjsg  * @adev: amdgpu_device pointer
599fb4d8502Sjsg  *
600fb4d8502Sjsg  * Look up the number of video ram channels (CIK).
601fb4d8502Sjsg  * Used for display watermark bandwidth calculations
602fb4d8502Sjsg  * Returns the number of dram channels
603fb4d8502Sjsg  */
cik_get_number_of_dram_channels(struct amdgpu_device * adev)604fb4d8502Sjsg static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
605fb4d8502Sjsg {
606fb4d8502Sjsg 	u32 tmp = RREG32(mmMC_SHARED_CHMAP);
607fb4d8502Sjsg 
608fb4d8502Sjsg 	switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
609fb4d8502Sjsg 	case 0:
610fb4d8502Sjsg 	default:
611fb4d8502Sjsg 		return 1;
612fb4d8502Sjsg 	case 1:
613fb4d8502Sjsg 		return 2;
614fb4d8502Sjsg 	case 2:
615fb4d8502Sjsg 		return 4;
616fb4d8502Sjsg 	case 3:
617fb4d8502Sjsg 		return 8;
618fb4d8502Sjsg 	case 4:
619fb4d8502Sjsg 		return 3;
620fb4d8502Sjsg 	case 5:
621fb4d8502Sjsg 		return 6;
622fb4d8502Sjsg 	case 6:
623fb4d8502Sjsg 		return 10;
624fb4d8502Sjsg 	case 7:
625fb4d8502Sjsg 		return 12;
626fb4d8502Sjsg 	case 8:
627fb4d8502Sjsg 		return 16;
628fb4d8502Sjsg 	}
629fb4d8502Sjsg }
630fb4d8502Sjsg 
631fb4d8502Sjsg struct dce8_wm_params {
632fb4d8502Sjsg 	u32 dram_channels; /* number of dram channels */
633fb4d8502Sjsg 	u32 yclk;          /* bandwidth per dram data pin in kHz */
634fb4d8502Sjsg 	u32 sclk;          /* engine clock in kHz */
635fb4d8502Sjsg 	u32 disp_clk;      /* display clock in kHz */
636fb4d8502Sjsg 	u32 src_width;     /* viewport width */
637fb4d8502Sjsg 	u32 active_time;   /* active display time in ns */
638fb4d8502Sjsg 	u32 blank_time;    /* blank time in ns */
639fb4d8502Sjsg 	bool interlaced;    /* mode is interlaced */
640fb4d8502Sjsg 	fixed20_12 vsc;    /* vertical scale ratio */
641fb4d8502Sjsg 	u32 num_heads;     /* number of active crtcs */
642fb4d8502Sjsg 	u32 bytes_per_pixel; /* bytes per pixel display + overlay */
643fb4d8502Sjsg 	u32 lb_size;       /* line buffer allocated to pipe */
644fb4d8502Sjsg 	u32 vtaps;         /* vertical scaler taps */
645fb4d8502Sjsg };
646fb4d8502Sjsg 
647fb4d8502Sjsg /**
648fb4d8502Sjsg  * dce_v8_0_dram_bandwidth - get the dram bandwidth
649fb4d8502Sjsg  *
650fb4d8502Sjsg  * @wm: watermark calculation data
651fb4d8502Sjsg  *
652fb4d8502Sjsg  * Calculate the raw dram bandwidth (CIK).
653fb4d8502Sjsg  * Used for display watermark bandwidth calculations
654fb4d8502Sjsg  * Returns the dram bandwidth in MBytes/s
655fb4d8502Sjsg  */
dce_v8_0_dram_bandwidth(struct dce8_wm_params * wm)656fb4d8502Sjsg static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
657fb4d8502Sjsg {
658fb4d8502Sjsg 	/* Calculate raw DRAM Bandwidth */
659fb4d8502Sjsg 	fixed20_12 dram_efficiency; /* 0.7 */
660fb4d8502Sjsg 	fixed20_12 yclk, dram_channels, bandwidth;
661fb4d8502Sjsg 	fixed20_12 a;
662fb4d8502Sjsg 
663fb4d8502Sjsg 	a.full = dfixed_const(1000);
664fb4d8502Sjsg 	yclk.full = dfixed_const(wm->yclk);
665fb4d8502Sjsg 	yclk.full = dfixed_div(yclk, a);
666fb4d8502Sjsg 	dram_channels.full = dfixed_const(wm->dram_channels * 4);
667fb4d8502Sjsg 	a.full = dfixed_const(10);
668fb4d8502Sjsg 	dram_efficiency.full = dfixed_const(7);
669fb4d8502Sjsg 	dram_efficiency.full = dfixed_div(dram_efficiency, a);
670fb4d8502Sjsg 	bandwidth.full = dfixed_mul(dram_channels, yclk);
671fb4d8502Sjsg 	bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
672fb4d8502Sjsg 
673fb4d8502Sjsg 	return dfixed_trunc(bandwidth);
674fb4d8502Sjsg }
675fb4d8502Sjsg 
676fb4d8502Sjsg /**
677fb4d8502Sjsg  * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
678fb4d8502Sjsg  *
679fb4d8502Sjsg  * @wm: watermark calculation data
680fb4d8502Sjsg  *
681fb4d8502Sjsg  * Calculate the dram bandwidth used for display (CIK).
682fb4d8502Sjsg  * Used for display watermark bandwidth calculations
683fb4d8502Sjsg  * Returns the dram bandwidth for display in MBytes/s
684fb4d8502Sjsg  */
dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params * wm)685fb4d8502Sjsg static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
686fb4d8502Sjsg {
687fb4d8502Sjsg 	/* Calculate DRAM Bandwidth and the part allocated to display. */
688fb4d8502Sjsg 	fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
689fb4d8502Sjsg 	fixed20_12 yclk, dram_channels, bandwidth;
690fb4d8502Sjsg 	fixed20_12 a;
691fb4d8502Sjsg 
692fb4d8502Sjsg 	a.full = dfixed_const(1000);
693fb4d8502Sjsg 	yclk.full = dfixed_const(wm->yclk);
694fb4d8502Sjsg 	yclk.full = dfixed_div(yclk, a);
695fb4d8502Sjsg 	dram_channels.full = dfixed_const(wm->dram_channels * 4);
696fb4d8502Sjsg 	a.full = dfixed_const(10);
697fb4d8502Sjsg 	disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
698fb4d8502Sjsg 	disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
699fb4d8502Sjsg 	bandwidth.full = dfixed_mul(dram_channels, yclk);
700fb4d8502Sjsg 	bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
701fb4d8502Sjsg 
702fb4d8502Sjsg 	return dfixed_trunc(bandwidth);
703fb4d8502Sjsg }
704fb4d8502Sjsg 
705fb4d8502Sjsg /**
706fb4d8502Sjsg  * dce_v8_0_data_return_bandwidth - get the data return bandwidth
707fb4d8502Sjsg  *
708fb4d8502Sjsg  * @wm: watermark calculation data
709fb4d8502Sjsg  *
710fb4d8502Sjsg  * Calculate the data return bandwidth used for display (CIK).
711fb4d8502Sjsg  * Used for display watermark bandwidth calculations
712fb4d8502Sjsg  * Returns the data return bandwidth in MBytes/s
713fb4d8502Sjsg  */
dce_v8_0_data_return_bandwidth(struct dce8_wm_params * wm)714fb4d8502Sjsg static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
715fb4d8502Sjsg {
716fb4d8502Sjsg 	/* Calculate the display Data return Bandwidth */
717fb4d8502Sjsg 	fixed20_12 return_efficiency; /* 0.8 */
718fb4d8502Sjsg 	fixed20_12 sclk, bandwidth;
719fb4d8502Sjsg 	fixed20_12 a;
720fb4d8502Sjsg 
721fb4d8502Sjsg 	a.full = dfixed_const(1000);
722fb4d8502Sjsg 	sclk.full = dfixed_const(wm->sclk);
723fb4d8502Sjsg 	sclk.full = dfixed_div(sclk, a);
724fb4d8502Sjsg 	a.full = dfixed_const(10);
725fb4d8502Sjsg 	return_efficiency.full = dfixed_const(8);
726fb4d8502Sjsg 	return_efficiency.full = dfixed_div(return_efficiency, a);
727fb4d8502Sjsg 	a.full = dfixed_const(32);
728fb4d8502Sjsg 	bandwidth.full = dfixed_mul(a, sclk);
729fb4d8502Sjsg 	bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
730fb4d8502Sjsg 
731fb4d8502Sjsg 	return dfixed_trunc(bandwidth);
732fb4d8502Sjsg }
733fb4d8502Sjsg 
734fb4d8502Sjsg /**
735fb4d8502Sjsg  * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
736fb4d8502Sjsg  *
737fb4d8502Sjsg  * @wm: watermark calculation data
738fb4d8502Sjsg  *
739fb4d8502Sjsg  * Calculate the dmif bandwidth used for display (CIK).
740fb4d8502Sjsg  * Used for display watermark bandwidth calculations
741fb4d8502Sjsg  * Returns the dmif bandwidth in MBytes/s
742fb4d8502Sjsg  */
dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params * wm)743fb4d8502Sjsg static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
744fb4d8502Sjsg {
745fb4d8502Sjsg 	/* Calculate the DMIF Request Bandwidth */
746fb4d8502Sjsg 	fixed20_12 disp_clk_request_efficiency; /* 0.8 */
747fb4d8502Sjsg 	fixed20_12 disp_clk, bandwidth;
748fb4d8502Sjsg 	fixed20_12 a, b;
749fb4d8502Sjsg 
750fb4d8502Sjsg 	a.full = dfixed_const(1000);
751fb4d8502Sjsg 	disp_clk.full = dfixed_const(wm->disp_clk);
752fb4d8502Sjsg 	disp_clk.full = dfixed_div(disp_clk, a);
753fb4d8502Sjsg 	a.full = dfixed_const(32);
754fb4d8502Sjsg 	b.full = dfixed_mul(a, disp_clk);
755fb4d8502Sjsg 
756fb4d8502Sjsg 	a.full = dfixed_const(10);
757fb4d8502Sjsg 	disp_clk_request_efficiency.full = dfixed_const(8);
758fb4d8502Sjsg 	disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
759fb4d8502Sjsg 
760fb4d8502Sjsg 	bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
761fb4d8502Sjsg 
762fb4d8502Sjsg 	return dfixed_trunc(bandwidth);
763fb4d8502Sjsg }
764fb4d8502Sjsg 
765fb4d8502Sjsg /**
766fb4d8502Sjsg  * dce_v8_0_available_bandwidth - get the min available bandwidth
767fb4d8502Sjsg  *
768fb4d8502Sjsg  * @wm: watermark calculation data
769fb4d8502Sjsg  *
770fb4d8502Sjsg  * Calculate the min available bandwidth used for display (CIK).
771fb4d8502Sjsg  * Used for display watermark bandwidth calculations
772fb4d8502Sjsg  * Returns the min available bandwidth in MBytes/s
773fb4d8502Sjsg  */
dce_v8_0_available_bandwidth(struct dce8_wm_params * wm)774fb4d8502Sjsg static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
775fb4d8502Sjsg {
776fb4d8502Sjsg 	/* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
777fb4d8502Sjsg 	u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
778fb4d8502Sjsg 	u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
779fb4d8502Sjsg 	u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
780fb4d8502Sjsg 
781fb4d8502Sjsg 	return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
782fb4d8502Sjsg }
783fb4d8502Sjsg 
784fb4d8502Sjsg /**
785fb4d8502Sjsg  * dce_v8_0_average_bandwidth - get the average available bandwidth
786fb4d8502Sjsg  *
787fb4d8502Sjsg  * @wm: watermark calculation data
788fb4d8502Sjsg  *
789fb4d8502Sjsg  * Calculate the average available bandwidth used for display (CIK).
790fb4d8502Sjsg  * Used for display watermark bandwidth calculations
791fb4d8502Sjsg  * Returns the average available bandwidth in MBytes/s
792fb4d8502Sjsg  */
dce_v8_0_average_bandwidth(struct dce8_wm_params * wm)793fb4d8502Sjsg static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
794fb4d8502Sjsg {
795fb4d8502Sjsg 	/* Calculate the display mode Average Bandwidth
796fb4d8502Sjsg 	 * DisplayMode should contain the source and destination dimensions,
797fb4d8502Sjsg 	 * timing, etc.
798fb4d8502Sjsg 	 */
799fb4d8502Sjsg 	fixed20_12 bpp;
800fb4d8502Sjsg 	fixed20_12 line_time;
801fb4d8502Sjsg 	fixed20_12 src_width;
802fb4d8502Sjsg 	fixed20_12 bandwidth;
803fb4d8502Sjsg 	fixed20_12 a;
804fb4d8502Sjsg 
805fb4d8502Sjsg 	a.full = dfixed_const(1000);
806fb4d8502Sjsg 	line_time.full = dfixed_const(wm->active_time + wm->blank_time);
807fb4d8502Sjsg 	line_time.full = dfixed_div(line_time, a);
808fb4d8502Sjsg 	bpp.full = dfixed_const(wm->bytes_per_pixel);
809fb4d8502Sjsg 	src_width.full = dfixed_const(wm->src_width);
810fb4d8502Sjsg 	bandwidth.full = dfixed_mul(src_width, bpp);
811fb4d8502Sjsg 	bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
812fb4d8502Sjsg 	bandwidth.full = dfixed_div(bandwidth, line_time);
813fb4d8502Sjsg 
814fb4d8502Sjsg 	return dfixed_trunc(bandwidth);
815fb4d8502Sjsg }
816fb4d8502Sjsg 
817fb4d8502Sjsg /**
818fb4d8502Sjsg  * dce_v8_0_latency_watermark - get the latency watermark
819fb4d8502Sjsg  *
820fb4d8502Sjsg  * @wm: watermark calculation data
821fb4d8502Sjsg  *
822fb4d8502Sjsg  * Calculate the latency watermark (CIK).
823fb4d8502Sjsg  * Used for display watermark bandwidth calculations
824fb4d8502Sjsg  * Returns the latency watermark in ns
825fb4d8502Sjsg  */
dce_v8_0_latency_watermark(struct dce8_wm_params * wm)826fb4d8502Sjsg static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
827fb4d8502Sjsg {
828fb4d8502Sjsg 	/* First calculate the latency in ns */
829fb4d8502Sjsg 	u32 mc_latency = 2000; /* 2000 ns. */
830fb4d8502Sjsg 	u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
831fb4d8502Sjsg 	u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
832fb4d8502Sjsg 	u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
833fb4d8502Sjsg 	u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
834fb4d8502Sjsg 	u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
835fb4d8502Sjsg 		(wm->num_heads * cursor_line_pair_return_time);
836fb4d8502Sjsg 	u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
837fb4d8502Sjsg 	u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
838fb4d8502Sjsg 	u32 tmp, dmif_size = 12288;
839fb4d8502Sjsg 	fixed20_12 a, b, c;
840fb4d8502Sjsg 
841fb4d8502Sjsg 	if (wm->num_heads == 0)
842fb4d8502Sjsg 		return 0;
843fb4d8502Sjsg 
844fb4d8502Sjsg 	a.full = dfixed_const(2);
845fb4d8502Sjsg 	b.full = dfixed_const(1);
846fb4d8502Sjsg 	if ((wm->vsc.full > a.full) ||
847fb4d8502Sjsg 	    ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
848fb4d8502Sjsg 	    (wm->vtaps >= 5) ||
849fb4d8502Sjsg 	    ((wm->vsc.full >= a.full) && wm->interlaced))
850fb4d8502Sjsg 		max_src_lines_per_dst_line = 4;
851fb4d8502Sjsg 	else
852fb4d8502Sjsg 		max_src_lines_per_dst_line = 2;
853fb4d8502Sjsg 
854fb4d8502Sjsg 	a.full = dfixed_const(available_bandwidth);
855fb4d8502Sjsg 	b.full = dfixed_const(wm->num_heads);
856fb4d8502Sjsg 	a.full = dfixed_div(a, b);
857fb4d8502Sjsg 	tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
858fb4d8502Sjsg 	tmp = min(dfixed_trunc(a), tmp);
859fb4d8502Sjsg 
860fb4d8502Sjsg 	lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
861fb4d8502Sjsg 
862fb4d8502Sjsg 	a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
863fb4d8502Sjsg 	b.full = dfixed_const(1000);
864fb4d8502Sjsg 	c.full = dfixed_const(lb_fill_bw);
865fb4d8502Sjsg 	b.full = dfixed_div(c, b);
866fb4d8502Sjsg 	a.full = dfixed_div(a, b);
867fb4d8502Sjsg 	line_fill_time = dfixed_trunc(a);
868fb4d8502Sjsg 
869fb4d8502Sjsg 	if (line_fill_time < wm->active_time)
870fb4d8502Sjsg 		return latency;
871fb4d8502Sjsg 	else
872fb4d8502Sjsg 		return latency + (line_fill_time - wm->active_time);
873fb4d8502Sjsg 
874fb4d8502Sjsg }
875fb4d8502Sjsg 
876fb4d8502Sjsg /**
877fb4d8502Sjsg  * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
878fb4d8502Sjsg  * average and available dram bandwidth
879fb4d8502Sjsg  *
880fb4d8502Sjsg  * @wm: watermark calculation data
881fb4d8502Sjsg  *
882fb4d8502Sjsg  * Check if the display average bandwidth fits in the display
883fb4d8502Sjsg  * dram bandwidth (CIK).
884fb4d8502Sjsg  * Used for display watermark bandwidth calculations
885fb4d8502Sjsg  * Returns true if the display fits, false if not.
886fb4d8502Sjsg  */
dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params * wm)887fb4d8502Sjsg static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
888fb4d8502Sjsg {
889fb4d8502Sjsg 	if (dce_v8_0_average_bandwidth(wm) <=
890fb4d8502Sjsg 	    (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
891fb4d8502Sjsg 		return true;
892fb4d8502Sjsg 	else
893fb4d8502Sjsg 		return false;
894fb4d8502Sjsg }
895fb4d8502Sjsg 
896fb4d8502Sjsg /**
897fb4d8502Sjsg  * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
898fb4d8502Sjsg  * average and available bandwidth
899fb4d8502Sjsg  *
900fb4d8502Sjsg  * @wm: watermark calculation data
901fb4d8502Sjsg  *
902fb4d8502Sjsg  * Check if the display average bandwidth fits in the display
903fb4d8502Sjsg  * available bandwidth (CIK).
904fb4d8502Sjsg  * Used for display watermark bandwidth calculations
905fb4d8502Sjsg  * Returns true if the display fits, false if not.
906fb4d8502Sjsg  */
dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params * wm)907fb4d8502Sjsg static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
908fb4d8502Sjsg {
909fb4d8502Sjsg 	if (dce_v8_0_average_bandwidth(wm) <=
910fb4d8502Sjsg 	    (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
911fb4d8502Sjsg 		return true;
912fb4d8502Sjsg 	else
913fb4d8502Sjsg 		return false;
914fb4d8502Sjsg }
915fb4d8502Sjsg 
916fb4d8502Sjsg /**
917fb4d8502Sjsg  * dce_v8_0_check_latency_hiding - check latency hiding
918fb4d8502Sjsg  *
919fb4d8502Sjsg  * @wm: watermark calculation data
920fb4d8502Sjsg  *
921fb4d8502Sjsg  * Check latency hiding (CIK).
922fb4d8502Sjsg  * Used for display watermark bandwidth calculations
923fb4d8502Sjsg  * Returns true if the display fits, false if not.
924fb4d8502Sjsg  */
dce_v8_0_check_latency_hiding(struct dce8_wm_params * wm)925fb4d8502Sjsg static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
926fb4d8502Sjsg {
927fb4d8502Sjsg 	u32 lb_partitions = wm->lb_size / wm->src_width;
928fb4d8502Sjsg 	u32 line_time = wm->active_time + wm->blank_time;
929fb4d8502Sjsg 	u32 latency_tolerant_lines;
930fb4d8502Sjsg 	u32 latency_hiding;
931fb4d8502Sjsg 	fixed20_12 a;
932fb4d8502Sjsg 
933fb4d8502Sjsg 	a.full = dfixed_const(1);
934fb4d8502Sjsg 	if (wm->vsc.full > a.full)
935fb4d8502Sjsg 		latency_tolerant_lines = 1;
936fb4d8502Sjsg 	else {
937fb4d8502Sjsg 		if (lb_partitions <= (wm->vtaps + 1))
938fb4d8502Sjsg 			latency_tolerant_lines = 1;
939fb4d8502Sjsg 		else
940fb4d8502Sjsg 			latency_tolerant_lines = 2;
941fb4d8502Sjsg 	}
942fb4d8502Sjsg 
943fb4d8502Sjsg 	latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
944fb4d8502Sjsg 
945fb4d8502Sjsg 	if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
946fb4d8502Sjsg 		return true;
947fb4d8502Sjsg 	else
948fb4d8502Sjsg 		return false;
949fb4d8502Sjsg }
950fb4d8502Sjsg 
951fb4d8502Sjsg /**
952fb4d8502Sjsg  * dce_v8_0_program_watermarks - program display watermarks
953fb4d8502Sjsg  *
954fb4d8502Sjsg  * @adev: amdgpu_device pointer
955fb4d8502Sjsg  * @amdgpu_crtc: the selected display controller
956fb4d8502Sjsg  * @lb_size: line buffer size
957fb4d8502Sjsg  * @num_heads: number of display controllers in use
958fb4d8502Sjsg  *
959fb4d8502Sjsg  * Calculate and program the display watermarks for the
960fb4d8502Sjsg  * selected display controller (CIK).
961fb4d8502Sjsg  */
dce_v8_0_program_watermarks(struct amdgpu_device * adev,struct amdgpu_crtc * amdgpu_crtc,u32 lb_size,u32 num_heads)962fb4d8502Sjsg static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
963fb4d8502Sjsg 					struct amdgpu_crtc *amdgpu_crtc,
964fb4d8502Sjsg 					u32 lb_size, u32 num_heads)
965fb4d8502Sjsg {
966fb4d8502Sjsg 	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
967fb4d8502Sjsg 	struct dce8_wm_params wm_low, wm_high;
968fb4d8502Sjsg 	u32 active_time;
969fb4d8502Sjsg 	u32 line_time = 0;
970fb4d8502Sjsg 	u32 latency_watermark_a = 0, latency_watermark_b = 0;
971fb4d8502Sjsg 	u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
972fb4d8502Sjsg 
973fb4d8502Sjsg 	if (amdgpu_crtc->base.enabled && num_heads && mode) {
974fb4d8502Sjsg 		active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
975fb4d8502Sjsg 					    (u32)mode->clock);
976fb4d8502Sjsg 		line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
977fb4d8502Sjsg 					  (u32)mode->clock);
978fb4d8502Sjsg 		line_time = min(line_time, (u32)65535);
979fb4d8502Sjsg 
980fb4d8502Sjsg 		/* watermark for high clocks */
981fb4d8502Sjsg 		if (adev->pm.dpm_enabled) {
982fb4d8502Sjsg 			wm_high.yclk =
983fb4d8502Sjsg 				amdgpu_dpm_get_mclk(adev, false) * 10;
984fb4d8502Sjsg 			wm_high.sclk =
985fb4d8502Sjsg 				amdgpu_dpm_get_sclk(adev, false) * 10;
986fb4d8502Sjsg 		} else {
987fb4d8502Sjsg 			wm_high.yclk = adev->pm.current_mclk * 10;
988fb4d8502Sjsg 			wm_high.sclk = adev->pm.current_sclk * 10;
989fb4d8502Sjsg 		}
990fb4d8502Sjsg 
991fb4d8502Sjsg 		wm_high.disp_clk = mode->clock;
992fb4d8502Sjsg 		wm_high.src_width = mode->crtc_hdisplay;
993fb4d8502Sjsg 		wm_high.active_time = active_time;
994fb4d8502Sjsg 		wm_high.blank_time = line_time - wm_high.active_time;
995fb4d8502Sjsg 		wm_high.interlaced = false;
996fb4d8502Sjsg 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
997fb4d8502Sjsg 			wm_high.interlaced = true;
998fb4d8502Sjsg 		wm_high.vsc = amdgpu_crtc->vsc;
999fb4d8502Sjsg 		wm_high.vtaps = 1;
1000fb4d8502Sjsg 		if (amdgpu_crtc->rmx_type != RMX_OFF)
1001fb4d8502Sjsg 			wm_high.vtaps = 2;
1002fb4d8502Sjsg 		wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
1003fb4d8502Sjsg 		wm_high.lb_size = lb_size;
1004fb4d8502Sjsg 		wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
1005fb4d8502Sjsg 		wm_high.num_heads = num_heads;
1006fb4d8502Sjsg 
1007fb4d8502Sjsg 		/* set for high clocks */
1008fb4d8502Sjsg 		latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
1009fb4d8502Sjsg 
1010fb4d8502Sjsg 		/* possibly force display priority to high */
1011fb4d8502Sjsg 		/* should really do this at mode validation time... */
1012fb4d8502Sjsg 		if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
1013fb4d8502Sjsg 		    !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
1014fb4d8502Sjsg 		    !dce_v8_0_check_latency_hiding(&wm_high) ||
1015fb4d8502Sjsg 		    (adev->mode_info.disp_priority == 2)) {
1016fb4d8502Sjsg 			DRM_DEBUG_KMS("force priority to high\n");
1017fb4d8502Sjsg 		}
1018fb4d8502Sjsg 
1019fb4d8502Sjsg 		/* watermark for low clocks */
1020fb4d8502Sjsg 		if (adev->pm.dpm_enabled) {
1021fb4d8502Sjsg 			wm_low.yclk =
1022fb4d8502Sjsg 				amdgpu_dpm_get_mclk(adev, true) * 10;
1023fb4d8502Sjsg 			wm_low.sclk =
1024fb4d8502Sjsg 				amdgpu_dpm_get_sclk(adev, true) * 10;
1025fb4d8502Sjsg 		} else {
1026fb4d8502Sjsg 			wm_low.yclk = adev->pm.current_mclk * 10;
1027fb4d8502Sjsg 			wm_low.sclk = adev->pm.current_sclk * 10;
1028fb4d8502Sjsg 		}
1029fb4d8502Sjsg 
1030fb4d8502Sjsg 		wm_low.disp_clk = mode->clock;
1031fb4d8502Sjsg 		wm_low.src_width = mode->crtc_hdisplay;
1032fb4d8502Sjsg 		wm_low.active_time = active_time;
1033fb4d8502Sjsg 		wm_low.blank_time = line_time - wm_low.active_time;
1034fb4d8502Sjsg 		wm_low.interlaced = false;
1035fb4d8502Sjsg 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1036fb4d8502Sjsg 			wm_low.interlaced = true;
1037fb4d8502Sjsg 		wm_low.vsc = amdgpu_crtc->vsc;
1038fb4d8502Sjsg 		wm_low.vtaps = 1;
1039fb4d8502Sjsg 		if (amdgpu_crtc->rmx_type != RMX_OFF)
1040fb4d8502Sjsg 			wm_low.vtaps = 2;
1041fb4d8502Sjsg 		wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
1042fb4d8502Sjsg 		wm_low.lb_size = lb_size;
1043fb4d8502Sjsg 		wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
1044fb4d8502Sjsg 		wm_low.num_heads = num_heads;
1045fb4d8502Sjsg 
1046fb4d8502Sjsg 		/* set for low clocks */
1047fb4d8502Sjsg 		latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
1048fb4d8502Sjsg 
1049fb4d8502Sjsg 		/* possibly force display priority to high */
1050fb4d8502Sjsg 		/* should really do this at mode validation time... */
1051fb4d8502Sjsg 		if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
1052fb4d8502Sjsg 		    !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
1053fb4d8502Sjsg 		    !dce_v8_0_check_latency_hiding(&wm_low) ||
1054fb4d8502Sjsg 		    (adev->mode_info.disp_priority == 2)) {
1055fb4d8502Sjsg 			DRM_DEBUG_KMS("force priority to high\n");
1056fb4d8502Sjsg 		}
1057fb4d8502Sjsg 		lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
1058fb4d8502Sjsg 	}
1059fb4d8502Sjsg 
1060fb4d8502Sjsg 	/* select wm A */
1061fb4d8502Sjsg 	wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1062fb4d8502Sjsg 	tmp = wm_mask;
1063fb4d8502Sjsg 	tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1064fb4d8502Sjsg 	tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1065fb4d8502Sjsg 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1066fb4d8502Sjsg 	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1067fb4d8502Sjsg 	       ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1068fb4d8502Sjsg 		(line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1069fb4d8502Sjsg 	/* select wm B */
1070fb4d8502Sjsg 	tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1071fb4d8502Sjsg 	tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1072fb4d8502Sjsg 	tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1073fb4d8502Sjsg 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1074fb4d8502Sjsg 	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1075fb4d8502Sjsg 	       ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1076fb4d8502Sjsg 		(line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1077fb4d8502Sjsg 	/* restore original selection */
1078fb4d8502Sjsg 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
1079fb4d8502Sjsg 
1080fb4d8502Sjsg 	/* save values for DPM */
1081fb4d8502Sjsg 	amdgpu_crtc->line_time = line_time;
1082fb4d8502Sjsg 	amdgpu_crtc->wm_high = latency_watermark_a;
1083fb4d8502Sjsg 	amdgpu_crtc->wm_low = latency_watermark_b;
1084fb4d8502Sjsg 	/* Save number of lines the linebuffer leads before the scanout */
1085fb4d8502Sjsg 	amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
1086fb4d8502Sjsg }
1087fb4d8502Sjsg 
1088fb4d8502Sjsg /**
1089fb4d8502Sjsg  * dce_v8_0_bandwidth_update - program display watermarks
1090fb4d8502Sjsg  *
1091fb4d8502Sjsg  * @adev: amdgpu_device pointer
1092fb4d8502Sjsg  *
1093fb4d8502Sjsg  * Calculate and program the display watermarks and line
1094fb4d8502Sjsg  * buffer allocation (CIK).
1095fb4d8502Sjsg  */
dce_v8_0_bandwidth_update(struct amdgpu_device * adev)1096fb4d8502Sjsg static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
1097fb4d8502Sjsg {
1098fb4d8502Sjsg 	struct drm_display_mode *mode = NULL;
1099fb4d8502Sjsg 	u32 num_heads = 0, lb_size;
1100fb4d8502Sjsg 	int i;
1101fb4d8502Sjsg 
1102fb4d8502Sjsg 	amdgpu_display_update_priority(adev);
1103fb4d8502Sjsg 
1104fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
1105fb4d8502Sjsg 		if (adev->mode_info.crtcs[i]->base.enabled)
1106fb4d8502Sjsg 			num_heads++;
1107fb4d8502Sjsg 	}
1108fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
1109fb4d8502Sjsg 		mode = &adev->mode_info.crtcs[i]->base.mode;
1110fb4d8502Sjsg 		lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
1111fb4d8502Sjsg 		dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
1112fb4d8502Sjsg 					    lb_size, num_heads);
1113fb4d8502Sjsg 	}
1114fb4d8502Sjsg }
1115fb4d8502Sjsg 
dce_v8_0_audio_get_connected_pins(struct amdgpu_device * adev)1116fb4d8502Sjsg static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
1117fb4d8502Sjsg {
1118fb4d8502Sjsg 	int i;
1119fb4d8502Sjsg 	u32 offset, tmp;
1120fb4d8502Sjsg 
1121fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1122fb4d8502Sjsg 		offset = adev->mode_info.audio.pin[i].offset;
1123fb4d8502Sjsg 		tmp = RREG32_AUDIO_ENDPT(offset,
1124fb4d8502Sjsg 					 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
1125fb4d8502Sjsg 		if (((tmp &
1126fb4d8502Sjsg 		AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
1127fb4d8502Sjsg 		AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
1128fb4d8502Sjsg 			adev->mode_info.audio.pin[i].connected = false;
1129fb4d8502Sjsg 		else
1130fb4d8502Sjsg 			adev->mode_info.audio.pin[i].connected = true;
1131fb4d8502Sjsg 	}
1132fb4d8502Sjsg }
1133fb4d8502Sjsg 
dce_v8_0_audio_get_pin(struct amdgpu_device * adev)1134fb4d8502Sjsg static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
1135fb4d8502Sjsg {
1136fb4d8502Sjsg 	int i;
1137fb4d8502Sjsg 
1138fb4d8502Sjsg 	dce_v8_0_audio_get_connected_pins(adev);
1139fb4d8502Sjsg 
1140fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1141fb4d8502Sjsg 		if (adev->mode_info.audio.pin[i].connected)
1142fb4d8502Sjsg 			return &adev->mode_info.audio.pin[i];
1143fb4d8502Sjsg 	}
1144fb4d8502Sjsg 	DRM_ERROR("No connected audio pins found!\n");
1145fb4d8502Sjsg 	return NULL;
1146fb4d8502Sjsg }
1147fb4d8502Sjsg 
dce_v8_0_afmt_audio_select_pin(struct drm_encoder * encoder)1148fb4d8502Sjsg static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
1149fb4d8502Sjsg {
1150ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(encoder->dev);
1151fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1152fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1153fb4d8502Sjsg 	u32 offset;
1154fb4d8502Sjsg 
1155fb4d8502Sjsg 	if (!dig || !dig->afmt || !dig->afmt->pin)
1156fb4d8502Sjsg 		return;
1157fb4d8502Sjsg 
1158fb4d8502Sjsg 	offset = dig->afmt->offset;
1159fb4d8502Sjsg 
1160fb4d8502Sjsg 	WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
1161fb4d8502Sjsg 	       (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
1162fb4d8502Sjsg }
1163fb4d8502Sjsg 
dce_v8_0_audio_write_latency_fields(struct drm_encoder * encoder,struct drm_display_mode * mode)1164fb4d8502Sjsg static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
1165fb4d8502Sjsg 						struct drm_display_mode *mode)
1166fb4d8502Sjsg {
1167c349dbc7Sjsg 	struct drm_device *dev = encoder->dev;
1168ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1169fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1170fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1171fb4d8502Sjsg 	struct drm_connector *connector;
1172c349dbc7Sjsg 	struct drm_connector_list_iter iter;
1173fb4d8502Sjsg 	struct amdgpu_connector *amdgpu_connector = NULL;
1174fb4d8502Sjsg 	u32 tmp = 0, offset;
1175fb4d8502Sjsg 
1176fb4d8502Sjsg 	if (!dig || !dig->afmt || !dig->afmt->pin)
1177fb4d8502Sjsg 		return;
1178fb4d8502Sjsg 
1179fb4d8502Sjsg 	offset = dig->afmt->pin->offset;
1180fb4d8502Sjsg 
1181c349dbc7Sjsg 	drm_connector_list_iter_begin(dev, &iter);
1182c349dbc7Sjsg 	drm_for_each_connector_iter(connector, &iter) {
1183fb4d8502Sjsg 		if (connector->encoder == encoder) {
1184fb4d8502Sjsg 			amdgpu_connector = to_amdgpu_connector(connector);
1185fb4d8502Sjsg 			break;
1186fb4d8502Sjsg 		}
1187fb4d8502Sjsg 	}
1188c349dbc7Sjsg 	drm_connector_list_iter_end(&iter);
1189fb4d8502Sjsg 
1190fb4d8502Sjsg 	if (!amdgpu_connector) {
1191fb4d8502Sjsg 		DRM_ERROR("Couldn't find encoder's connector\n");
1192fb4d8502Sjsg 		return;
1193fb4d8502Sjsg 	}
1194fb4d8502Sjsg 
1195fb4d8502Sjsg 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1196fb4d8502Sjsg 		if (connector->latency_present[1])
1197fb4d8502Sjsg 			tmp =
1198fb4d8502Sjsg 			(connector->video_latency[1] <<
1199fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1200fb4d8502Sjsg 			(connector->audio_latency[1] <<
1201fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1202fb4d8502Sjsg 		else
1203fb4d8502Sjsg 			tmp =
1204fb4d8502Sjsg 			(0 <<
1205fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1206fb4d8502Sjsg 			(0 <<
1207fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1208fb4d8502Sjsg 	} else {
1209fb4d8502Sjsg 		if (connector->latency_present[0])
1210fb4d8502Sjsg 			tmp =
1211fb4d8502Sjsg 			(connector->video_latency[0] <<
1212fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1213fb4d8502Sjsg 			(connector->audio_latency[0] <<
1214fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1215fb4d8502Sjsg 		else
1216fb4d8502Sjsg 			tmp =
1217fb4d8502Sjsg 			(0 <<
1218fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1219fb4d8502Sjsg 			(0 <<
1220fb4d8502Sjsg 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1221fb4d8502Sjsg 
1222fb4d8502Sjsg 	}
1223fb4d8502Sjsg 	WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
1224fb4d8502Sjsg }
1225fb4d8502Sjsg 
dce_v8_0_audio_write_speaker_allocation(struct drm_encoder * encoder)1226fb4d8502Sjsg static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
1227fb4d8502Sjsg {
1228c349dbc7Sjsg 	struct drm_device *dev = encoder->dev;
1229ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1230fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1231fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1232fb4d8502Sjsg 	struct drm_connector *connector;
1233c349dbc7Sjsg 	struct drm_connector_list_iter iter;
1234fb4d8502Sjsg 	struct amdgpu_connector *amdgpu_connector = NULL;
1235fb4d8502Sjsg 	u32 offset, tmp;
1236fb4d8502Sjsg 	u8 *sadb = NULL;
1237fb4d8502Sjsg 	int sad_count;
1238fb4d8502Sjsg 
1239fb4d8502Sjsg 	if (!dig || !dig->afmt || !dig->afmt->pin)
1240fb4d8502Sjsg 		return;
1241fb4d8502Sjsg 
1242fb4d8502Sjsg 	offset = dig->afmt->pin->offset;
1243fb4d8502Sjsg 
1244c349dbc7Sjsg 	drm_connector_list_iter_begin(dev, &iter);
1245c349dbc7Sjsg 	drm_for_each_connector_iter(connector, &iter) {
1246fb4d8502Sjsg 		if (connector->encoder == encoder) {
1247fb4d8502Sjsg 			amdgpu_connector = to_amdgpu_connector(connector);
1248fb4d8502Sjsg 			break;
1249fb4d8502Sjsg 		}
1250fb4d8502Sjsg 	}
1251c349dbc7Sjsg 	drm_connector_list_iter_end(&iter);
1252fb4d8502Sjsg 
1253fb4d8502Sjsg 	if (!amdgpu_connector) {
1254fb4d8502Sjsg 		DRM_ERROR("Couldn't find encoder's connector\n");
1255fb4d8502Sjsg 		return;
1256fb4d8502Sjsg 	}
1257fb4d8502Sjsg 
1258fb4d8502Sjsg 	sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
1259fb4d8502Sjsg 	if (sad_count < 0) {
1260fb4d8502Sjsg 		DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
1261fb4d8502Sjsg 		sad_count = 0;
1262fb4d8502Sjsg 	}
1263fb4d8502Sjsg 
1264fb4d8502Sjsg 	/* program the speaker allocation */
1265fb4d8502Sjsg 	tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
1266fb4d8502Sjsg 	tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
1267fb4d8502Sjsg 		AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
1268fb4d8502Sjsg 	/* set HDMI mode */
1269fb4d8502Sjsg 	tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
1270fb4d8502Sjsg 	if (sad_count)
1271fb4d8502Sjsg 		tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
1272fb4d8502Sjsg 	else
1273fb4d8502Sjsg 		tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
1274fb4d8502Sjsg 	WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
1275fb4d8502Sjsg 
1276fb4d8502Sjsg 	kfree(sadb);
1277fb4d8502Sjsg }
1278fb4d8502Sjsg 
dce_v8_0_audio_write_sad_regs(struct drm_encoder * encoder)1279fb4d8502Sjsg static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
1280fb4d8502Sjsg {
1281c349dbc7Sjsg 	struct drm_device *dev = encoder->dev;
1282ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1283fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1284fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1285fb4d8502Sjsg 	u32 offset;
1286fb4d8502Sjsg 	struct drm_connector *connector;
1287c349dbc7Sjsg 	struct drm_connector_list_iter iter;
1288fb4d8502Sjsg 	struct amdgpu_connector *amdgpu_connector = NULL;
1289fb4d8502Sjsg 	struct cea_sad *sads;
1290fb4d8502Sjsg 	int i, sad_count;
1291fb4d8502Sjsg 
1292fb4d8502Sjsg 	static const u16 eld_reg_to_type[][2] = {
1293fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
1294fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
1295fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
1296fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
1297fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
1298fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
1299fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
1300fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
1301fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
1302fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
1303fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
1304fb4d8502Sjsg 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
1305fb4d8502Sjsg 	};
1306fb4d8502Sjsg 
1307fb4d8502Sjsg 	if (!dig || !dig->afmt || !dig->afmt->pin)
1308fb4d8502Sjsg 		return;
1309fb4d8502Sjsg 
1310fb4d8502Sjsg 	offset = dig->afmt->pin->offset;
1311fb4d8502Sjsg 
1312c349dbc7Sjsg 	drm_connector_list_iter_begin(dev, &iter);
1313c349dbc7Sjsg 	drm_for_each_connector_iter(connector, &iter) {
1314fb4d8502Sjsg 		if (connector->encoder == encoder) {
1315fb4d8502Sjsg 			amdgpu_connector = to_amdgpu_connector(connector);
1316fb4d8502Sjsg 			break;
1317fb4d8502Sjsg 		}
1318fb4d8502Sjsg 	}
1319c349dbc7Sjsg 	drm_connector_list_iter_end(&iter);
1320fb4d8502Sjsg 
1321fb4d8502Sjsg 	if (!amdgpu_connector) {
1322fb4d8502Sjsg 		DRM_ERROR("Couldn't find encoder's connector\n");
1323fb4d8502Sjsg 		return;
1324fb4d8502Sjsg 	}
1325fb4d8502Sjsg 
1326fb4d8502Sjsg 	sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
1327c349dbc7Sjsg 	if (sad_count < 0)
1328fb4d8502Sjsg 		DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
1329c349dbc7Sjsg 	if (sad_count <= 0)
1330fb4d8502Sjsg 		return;
1331fb4d8502Sjsg 	BUG_ON(!sads);
1332fb4d8502Sjsg 
1333fb4d8502Sjsg 	for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
1334fb4d8502Sjsg 		u32 value = 0;
1335fb4d8502Sjsg 		u8 stereo_freqs = 0;
1336fb4d8502Sjsg 		int max_channels = -1;
1337fb4d8502Sjsg 		int j;
1338fb4d8502Sjsg 
1339fb4d8502Sjsg 		for (j = 0; j < sad_count; j++) {
1340fb4d8502Sjsg 			struct cea_sad *sad = &sads[j];
1341fb4d8502Sjsg 
1342fb4d8502Sjsg 			if (sad->format == eld_reg_to_type[i][1]) {
1343fb4d8502Sjsg 				if (sad->channels > max_channels) {
1344fb4d8502Sjsg 					value = (sad->channels <<
1345fb4d8502Sjsg 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
1346fb4d8502Sjsg 						(sad->byte2 <<
1347fb4d8502Sjsg 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
1348fb4d8502Sjsg 						(sad->freq <<
1349fb4d8502Sjsg 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
1350fb4d8502Sjsg 					max_channels = sad->channels;
1351fb4d8502Sjsg 				}
1352fb4d8502Sjsg 
1353fb4d8502Sjsg 				if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
1354fb4d8502Sjsg 					stereo_freqs |= sad->freq;
1355fb4d8502Sjsg 				else
1356fb4d8502Sjsg 					break;
1357fb4d8502Sjsg 			}
1358fb4d8502Sjsg 		}
1359fb4d8502Sjsg 
1360fb4d8502Sjsg 		value |= (stereo_freqs <<
1361fb4d8502Sjsg 			AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
1362fb4d8502Sjsg 
1363fb4d8502Sjsg 		WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
1364fb4d8502Sjsg 	}
1365fb4d8502Sjsg 
1366fb4d8502Sjsg 	kfree(sads);
1367fb4d8502Sjsg }
1368fb4d8502Sjsg 
dce_v8_0_audio_enable(struct amdgpu_device * adev,struct amdgpu_audio_pin * pin,bool enable)1369fb4d8502Sjsg static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
1370fb4d8502Sjsg 				  struct amdgpu_audio_pin *pin,
1371fb4d8502Sjsg 				  bool enable)
1372fb4d8502Sjsg {
1373fb4d8502Sjsg 	if (!pin)
1374fb4d8502Sjsg 		return;
1375fb4d8502Sjsg 
1376fb4d8502Sjsg 	WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
1377fb4d8502Sjsg 		enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
1378fb4d8502Sjsg }
1379fb4d8502Sjsg 
1380*f005ef32Sjsg static const u32 pin_offsets[7] = {
1381fb4d8502Sjsg 	(0x1780 - 0x1780),
1382fb4d8502Sjsg 	(0x1786 - 0x1780),
1383fb4d8502Sjsg 	(0x178c - 0x1780),
1384fb4d8502Sjsg 	(0x1792 - 0x1780),
1385fb4d8502Sjsg 	(0x1798 - 0x1780),
1386fb4d8502Sjsg 	(0x179d - 0x1780),
1387fb4d8502Sjsg 	(0x17a4 - 0x1780),
1388fb4d8502Sjsg };
1389fb4d8502Sjsg 
dce_v8_0_audio_init(struct amdgpu_device * adev)1390fb4d8502Sjsg static int dce_v8_0_audio_init(struct amdgpu_device *adev)
1391fb4d8502Sjsg {
1392fb4d8502Sjsg 	int i;
1393fb4d8502Sjsg 
1394fb4d8502Sjsg 	if (!amdgpu_audio)
1395fb4d8502Sjsg 		return 0;
1396fb4d8502Sjsg 
1397fb4d8502Sjsg 	adev->mode_info.audio.enabled = true;
1398fb4d8502Sjsg 
1399fb4d8502Sjsg 	if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
1400fb4d8502Sjsg 		adev->mode_info.audio.num_pins = 7;
1401fb4d8502Sjsg 	else if ((adev->asic_type == CHIP_KABINI) ||
1402fb4d8502Sjsg 		 (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
1403fb4d8502Sjsg 		adev->mode_info.audio.num_pins = 3;
1404fb4d8502Sjsg 	else if ((adev->asic_type == CHIP_BONAIRE) ||
1405fb4d8502Sjsg 		 (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
1406fb4d8502Sjsg 		adev->mode_info.audio.num_pins = 7;
1407fb4d8502Sjsg 	else
1408fb4d8502Sjsg 		adev->mode_info.audio.num_pins = 3;
1409fb4d8502Sjsg 
1410fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1411fb4d8502Sjsg 		adev->mode_info.audio.pin[i].channels = -1;
1412fb4d8502Sjsg 		adev->mode_info.audio.pin[i].rate = -1;
1413fb4d8502Sjsg 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1414fb4d8502Sjsg 		adev->mode_info.audio.pin[i].status_bits = 0;
1415fb4d8502Sjsg 		adev->mode_info.audio.pin[i].category_code = 0;
1416fb4d8502Sjsg 		adev->mode_info.audio.pin[i].connected = false;
1417fb4d8502Sjsg 		adev->mode_info.audio.pin[i].offset = pin_offsets[i];
1418fb4d8502Sjsg 		adev->mode_info.audio.pin[i].id = i;
1419fb4d8502Sjsg 		/* disable audio.  it will be set up later */
1420fb4d8502Sjsg 		/* XXX remove once we switch to ip funcs */
1421fb4d8502Sjsg 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1422fb4d8502Sjsg 	}
1423fb4d8502Sjsg 
1424fb4d8502Sjsg 	return 0;
1425fb4d8502Sjsg }
1426fb4d8502Sjsg 
dce_v8_0_audio_fini(struct amdgpu_device * adev)1427fb4d8502Sjsg static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
1428fb4d8502Sjsg {
1429fb4d8502Sjsg 	int i;
1430fb4d8502Sjsg 
1431fb4d8502Sjsg 	if (!amdgpu_audio)
1432fb4d8502Sjsg 		return;
1433fb4d8502Sjsg 
1434fb4d8502Sjsg 	if (!adev->mode_info.audio.enabled)
1435fb4d8502Sjsg 		return;
1436fb4d8502Sjsg 
1437fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++)
1438fb4d8502Sjsg 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1439fb4d8502Sjsg 
1440fb4d8502Sjsg 	adev->mode_info.audio.enabled = false;
1441fb4d8502Sjsg }
1442fb4d8502Sjsg 
1443fb4d8502Sjsg /*
1444fb4d8502Sjsg  * update the N and CTS parameters for a given pixel clock rate
1445fb4d8502Sjsg  */
dce_v8_0_afmt_update_ACR(struct drm_encoder * encoder,uint32_t clock)1446fb4d8502Sjsg static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
1447fb4d8502Sjsg {
1448fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
1449ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1450fb4d8502Sjsg 	struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
1451fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1452fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1453fb4d8502Sjsg 	uint32_t offset = dig->afmt->offset;
1454fb4d8502Sjsg 
1455fb4d8502Sjsg 	WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT));
1456fb4d8502Sjsg 	WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
1457fb4d8502Sjsg 
1458fb4d8502Sjsg 	WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
1459fb4d8502Sjsg 	WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
1460fb4d8502Sjsg 
1461fb4d8502Sjsg 	WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
1462fb4d8502Sjsg 	WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
1463fb4d8502Sjsg }
1464fb4d8502Sjsg 
1465fb4d8502Sjsg /*
1466fb4d8502Sjsg  * build a HDMI Video Info Frame
1467fb4d8502Sjsg  */
dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder * encoder,void * buffer,size_t size)1468fb4d8502Sjsg static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
1469fb4d8502Sjsg 					       void *buffer, size_t size)
1470fb4d8502Sjsg {
1471fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
1472ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1473fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1474fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1475fb4d8502Sjsg 	uint32_t offset = dig->afmt->offset;
1476fb4d8502Sjsg 	uint8_t *frame = buffer + 3;
1477fb4d8502Sjsg 	uint8_t *header = buffer;
1478fb4d8502Sjsg 
1479fb4d8502Sjsg 	WREG32(mmAFMT_AVI_INFO0 + offset,
1480fb4d8502Sjsg 		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
1481fb4d8502Sjsg 	WREG32(mmAFMT_AVI_INFO1 + offset,
1482fb4d8502Sjsg 		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
1483fb4d8502Sjsg 	WREG32(mmAFMT_AVI_INFO2 + offset,
1484fb4d8502Sjsg 		frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
1485fb4d8502Sjsg 	WREG32(mmAFMT_AVI_INFO3 + offset,
1486fb4d8502Sjsg 		frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
1487fb4d8502Sjsg }
1488fb4d8502Sjsg 
dce_v8_0_audio_set_dto(struct drm_encoder * encoder,u32 clock)1489fb4d8502Sjsg static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
1490fb4d8502Sjsg {
1491fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
1492ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1493fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1494fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1495fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1496fb4d8502Sjsg 	u32 dto_phase = 24 * 1000;
1497fb4d8502Sjsg 	u32 dto_modulo = clock;
1498fb4d8502Sjsg 
1499fb4d8502Sjsg 	if (!dig || !dig->afmt)
1500fb4d8502Sjsg 		return;
1501fb4d8502Sjsg 
1502fb4d8502Sjsg 	/* XXX two dtos; generally use dto0 for hdmi */
1503fb4d8502Sjsg 	/* Express [24MHz / target pixel clock] as an exact rational
1504fb4d8502Sjsg 	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
1505fb4d8502Sjsg 	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1506fb4d8502Sjsg 	 */
1507fb4d8502Sjsg 	WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
1508fb4d8502Sjsg 	WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
1509fb4d8502Sjsg 	WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
1510fb4d8502Sjsg }
1511fb4d8502Sjsg 
1512fb4d8502Sjsg /*
1513fb4d8502Sjsg  * update the info frames with the data from the current display mode
1514fb4d8502Sjsg  */
dce_v8_0_afmt_setmode(struct drm_encoder * encoder,struct drm_display_mode * mode)1515fb4d8502Sjsg static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
1516fb4d8502Sjsg 				  struct drm_display_mode *mode)
1517fb4d8502Sjsg {
1518fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
1519ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1520fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1521fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1522fb4d8502Sjsg 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
1523fb4d8502Sjsg 	u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1524fb4d8502Sjsg 	struct hdmi_avi_infoframe frame;
1525fb4d8502Sjsg 	uint32_t offset, val;
1526fb4d8502Sjsg 	ssize_t err;
1527fb4d8502Sjsg 	int bpc = 8;
1528fb4d8502Sjsg 
1529fb4d8502Sjsg 	if (!dig || !dig->afmt)
1530fb4d8502Sjsg 		return;
1531fb4d8502Sjsg 
1532fb4d8502Sjsg 	/* Silent, r600_hdmi_enable will raise WARN for us */
1533fb4d8502Sjsg 	if (!dig->afmt->enabled)
1534fb4d8502Sjsg 		return;
1535fb4d8502Sjsg 
1536fb4d8502Sjsg 	offset = dig->afmt->offset;
1537fb4d8502Sjsg 
1538fb4d8502Sjsg 	/* hdmi deep color mode general control packets setup, if bpc > 8 */
1539fb4d8502Sjsg 	if (encoder->crtc) {
1540fb4d8502Sjsg 		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1541fb4d8502Sjsg 		bpc = amdgpu_crtc->bpc;
1542fb4d8502Sjsg 	}
1543fb4d8502Sjsg 
1544fb4d8502Sjsg 	/* disable audio prior to setting up hw */
1545fb4d8502Sjsg 	dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
1546fb4d8502Sjsg 	dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1547fb4d8502Sjsg 
1548fb4d8502Sjsg 	dce_v8_0_audio_set_dto(encoder, mode->clock);
1549fb4d8502Sjsg 
1550fb4d8502Sjsg 	WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1551fb4d8502Sjsg 	       HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
1552fb4d8502Sjsg 
1553fb4d8502Sjsg 	WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
1554fb4d8502Sjsg 
1555fb4d8502Sjsg 	val = RREG32(mmHDMI_CONTROL + offset);
1556fb4d8502Sjsg 	val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1557fb4d8502Sjsg 	val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
1558fb4d8502Sjsg 
1559fb4d8502Sjsg 	switch (bpc) {
1560fb4d8502Sjsg 	case 0:
1561fb4d8502Sjsg 	case 6:
1562fb4d8502Sjsg 	case 8:
1563fb4d8502Sjsg 	case 16:
1564fb4d8502Sjsg 	default:
1565fb4d8502Sjsg 		DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
1566fb4d8502Sjsg 			  connector->name, bpc);
1567fb4d8502Sjsg 		break;
1568fb4d8502Sjsg 	case 10:
1569fb4d8502Sjsg 		val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1570fb4d8502Sjsg 		val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1571fb4d8502Sjsg 		DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
1572fb4d8502Sjsg 			  connector->name);
1573fb4d8502Sjsg 		break;
1574fb4d8502Sjsg 	case 12:
1575fb4d8502Sjsg 		val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1576fb4d8502Sjsg 		val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1577fb4d8502Sjsg 		DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
1578fb4d8502Sjsg 			  connector->name);
1579fb4d8502Sjsg 		break;
1580fb4d8502Sjsg 	}
1581fb4d8502Sjsg 
1582fb4d8502Sjsg 	WREG32(mmHDMI_CONTROL + offset, val);
1583fb4d8502Sjsg 
1584fb4d8502Sjsg 	WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1585fb4d8502Sjsg 	       HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
1586fb4d8502Sjsg 	       HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
1587fb4d8502Sjsg 	       HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
1588fb4d8502Sjsg 
1589fb4d8502Sjsg 	WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
1590fb4d8502Sjsg 	       HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
1591fb4d8502Sjsg 	       HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
1592fb4d8502Sjsg 
1593fb4d8502Sjsg 	WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
1594fb4d8502Sjsg 	       AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
1595fb4d8502Sjsg 
1596fb4d8502Sjsg 	WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
1597fb4d8502Sjsg 	       (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
1598fb4d8502Sjsg 
1599fb4d8502Sjsg 	WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
1600fb4d8502Sjsg 
1601fb4d8502Sjsg 	WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
1602fb4d8502Sjsg 	       (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
1603fb4d8502Sjsg 	       (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
1604fb4d8502Sjsg 
1605fb4d8502Sjsg 	WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1606fb4d8502Sjsg 	       AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
1607fb4d8502Sjsg 
1608fb4d8502Sjsg 	/* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
1609fb4d8502Sjsg 
1610fb4d8502Sjsg 	if (bpc > 8)
1611fb4d8502Sjsg 		WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1612fb4d8502Sjsg 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1613fb4d8502Sjsg 	else
1614fb4d8502Sjsg 		WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1615fb4d8502Sjsg 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
1616fb4d8502Sjsg 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1617fb4d8502Sjsg 
1618fb4d8502Sjsg 	dce_v8_0_afmt_update_ACR(encoder, mode->clock);
1619fb4d8502Sjsg 
1620fb4d8502Sjsg 	WREG32(mmAFMT_60958_0 + offset,
1621fb4d8502Sjsg 	       (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
1622fb4d8502Sjsg 
1623fb4d8502Sjsg 	WREG32(mmAFMT_60958_1 + offset,
1624fb4d8502Sjsg 	       (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
1625fb4d8502Sjsg 
1626fb4d8502Sjsg 	WREG32(mmAFMT_60958_2 + offset,
1627fb4d8502Sjsg 	       (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
1628fb4d8502Sjsg 	       (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
1629fb4d8502Sjsg 	       (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
1630fb4d8502Sjsg 	       (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
1631fb4d8502Sjsg 	       (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
1632fb4d8502Sjsg 	       (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
1633fb4d8502Sjsg 
1634fb4d8502Sjsg 	dce_v8_0_audio_write_speaker_allocation(encoder);
1635fb4d8502Sjsg 
1636fb4d8502Sjsg 
1637fb4d8502Sjsg 	WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
1638fb4d8502Sjsg 	       (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
1639fb4d8502Sjsg 
1640fb4d8502Sjsg 	dce_v8_0_afmt_audio_select_pin(encoder);
1641fb4d8502Sjsg 	dce_v8_0_audio_write_sad_regs(encoder);
1642fb4d8502Sjsg 	dce_v8_0_audio_write_latency_fields(encoder, mode);
1643fb4d8502Sjsg 
1644c349dbc7Sjsg 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame, connector, mode);
1645fb4d8502Sjsg 	if (err < 0) {
1646fb4d8502Sjsg 		DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
1647fb4d8502Sjsg 		return;
1648fb4d8502Sjsg 	}
1649fb4d8502Sjsg 
1650fb4d8502Sjsg 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1651fb4d8502Sjsg 	if (err < 0) {
1652fb4d8502Sjsg 		DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
1653fb4d8502Sjsg 		return;
1654fb4d8502Sjsg 	}
1655fb4d8502Sjsg 
1656fb4d8502Sjsg 	dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
1657fb4d8502Sjsg 
1658fb4d8502Sjsg 	WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
1659fb4d8502Sjsg 		  HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
1660fb4d8502Sjsg 		  HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK); /* required for audio info values to be updated */
1661fb4d8502Sjsg 
1662fb4d8502Sjsg 	WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
1663fb4d8502Sjsg 		 (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
1664fb4d8502Sjsg 		 ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
1665fb4d8502Sjsg 
1666fb4d8502Sjsg 	WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1667fb4d8502Sjsg 		  AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
1668fb4d8502Sjsg 
1669fb4d8502Sjsg 	WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
1670fb4d8502Sjsg 	WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
1671fb4d8502Sjsg 	WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
1672fb4d8502Sjsg 	WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
1673fb4d8502Sjsg 
1674fb4d8502Sjsg 	/* enable audio after setting up hw */
1675fb4d8502Sjsg 	dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
1676fb4d8502Sjsg }
1677fb4d8502Sjsg 
dce_v8_0_afmt_enable(struct drm_encoder * encoder,bool enable)1678fb4d8502Sjsg static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
1679fb4d8502Sjsg {
1680fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
1681ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1682fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1683fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1684fb4d8502Sjsg 
1685fb4d8502Sjsg 	if (!dig || !dig->afmt)
1686fb4d8502Sjsg 		return;
1687fb4d8502Sjsg 
1688fb4d8502Sjsg 	/* Silent, r600_hdmi_enable will raise WARN for us */
1689fb4d8502Sjsg 	if (enable && dig->afmt->enabled)
1690fb4d8502Sjsg 		return;
1691fb4d8502Sjsg 	if (!enable && !dig->afmt->enabled)
1692fb4d8502Sjsg 		return;
1693fb4d8502Sjsg 
1694fb4d8502Sjsg 	if (!enable && dig->afmt->pin) {
1695fb4d8502Sjsg 		dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1696fb4d8502Sjsg 		dig->afmt->pin = NULL;
1697fb4d8502Sjsg 	}
1698fb4d8502Sjsg 
1699fb4d8502Sjsg 	dig->afmt->enabled = enable;
1700fb4d8502Sjsg 
1701fb4d8502Sjsg 	DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1702fb4d8502Sjsg 		  enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
1703fb4d8502Sjsg }
1704fb4d8502Sjsg 
dce_v8_0_afmt_init(struct amdgpu_device * adev)1705fb4d8502Sjsg static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
1706fb4d8502Sjsg {
1707fb4d8502Sjsg 	int i;
1708fb4d8502Sjsg 
1709fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_dig; i++)
1710fb4d8502Sjsg 		adev->mode_info.afmt[i] = NULL;
1711fb4d8502Sjsg 
1712fb4d8502Sjsg 	/* DCE8 has audio blocks tied to DIG encoders */
1713fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_dig; i++) {
1714fb4d8502Sjsg 		adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
1715fb4d8502Sjsg 		if (adev->mode_info.afmt[i]) {
1716fb4d8502Sjsg 			adev->mode_info.afmt[i]->offset = dig_offsets[i];
1717fb4d8502Sjsg 			adev->mode_info.afmt[i]->id = i;
1718fb4d8502Sjsg 		} else {
1719fb4d8502Sjsg 			int j;
1720fb4d8502Sjsg 			for (j = 0; j < i; j++) {
1721fb4d8502Sjsg 				kfree(adev->mode_info.afmt[j]);
1722fb4d8502Sjsg 				adev->mode_info.afmt[j] = NULL;
1723fb4d8502Sjsg 			}
1724fb4d8502Sjsg 			return -ENOMEM;
1725fb4d8502Sjsg 		}
1726fb4d8502Sjsg 	}
1727fb4d8502Sjsg 	return 0;
1728fb4d8502Sjsg }
1729fb4d8502Sjsg 
dce_v8_0_afmt_fini(struct amdgpu_device * adev)1730fb4d8502Sjsg static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
1731fb4d8502Sjsg {
1732fb4d8502Sjsg 	int i;
1733fb4d8502Sjsg 
1734fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_dig; i++) {
1735fb4d8502Sjsg 		kfree(adev->mode_info.afmt[i]);
1736fb4d8502Sjsg 		adev->mode_info.afmt[i] = NULL;
1737fb4d8502Sjsg 	}
1738fb4d8502Sjsg }
1739fb4d8502Sjsg 
1740*f005ef32Sjsg static const u32 vga_control_regs[6] = {
1741fb4d8502Sjsg 	mmD1VGA_CONTROL,
1742fb4d8502Sjsg 	mmD2VGA_CONTROL,
1743fb4d8502Sjsg 	mmD3VGA_CONTROL,
1744fb4d8502Sjsg 	mmD4VGA_CONTROL,
1745fb4d8502Sjsg 	mmD5VGA_CONTROL,
1746fb4d8502Sjsg 	mmD6VGA_CONTROL,
1747fb4d8502Sjsg };
1748fb4d8502Sjsg 
dce_v8_0_vga_enable(struct drm_crtc * crtc,bool enable)1749fb4d8502Sjsg static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
1750fb4d8502Sjsg {
1751fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1752fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
1753ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1754fb4d8502Sjsg 	u32 vga_control;
1755fb4d8502Sjsg 
1756fb4d8502Sjsg 	vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
1757fb4d8502Sjsg 	if (enable)
1758fb4d8502Sjsg 		WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
1759fb4d8502Sjsg 	else
1760fb4d8502Sjsg 		WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
1761fb4d8502Sjsg }
1762fb4d8502Sjsg 
dce_v8_0_grph_enable(struct drm_crtc * crtc,bool enable)1763fb4d8502Sjsg static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
1764fb4d8502Sjsg {
1765fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1766fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
1767ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1768fb4d8502Sjsg 
1769fb4d8502Sjsg 	if (enable)
1770fb4d8502Sjsg 		WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
1771fb4d8502Sjsg 	else
1772fb4d8502Sjsg 		WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
1773fb4d8502Sjsg }
1774fb4d8502Sjsg 
dce_v8_0_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)1775fb4d8502Sjsg static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
1776fb4d8502Sjsg 				     struct drm_framebuffer *fb,
1777fb4d8502Sjsg 				     int x, int y, int atomic)
1778fb4d8502Sjsg {
1779fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1780fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
1781ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
1782fb4d8502Sjsg 	struct drm_framebuffer *target_fb;
1783fb4d8502Sjsg 	struct drm_gem_object *obj;
1784fb4d8502Sjsg 	struct amdgpu_bo *abo;
1785fb4d8502Sjsg 	uint64_t fb_location, tiling_flags;
1786fb4d8502Sjsg 	uint32_t fb_format, fb_pitch_pixels;
1787fb4d8502Sjsg 	u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1788fb4d8502Sjsg 	u32 pipe_config;
1789fb4d8502Sjsg 	u32 viewport_w, viewport_h;
1790fb4d8502Sjsg 	int r;
1791fb4d8502Sjsg 	bool bypass_lut = false;
1792fb4d8502Sjsg 
1793fb4d8502Sjsg 	/* no fb bound */
1794fb4d8502Sjsg 	if (!atomic && !crtc->primary->fb) {
1795fb4d8502Sjsg 		DRM_DEBUG_KMS("No FB bound\n");
1796fb4d8502Sjsg 		return 0;
1797fb4d8502Sjsg 	}
1798fb4d8502Sjsg 
1799fb4d8502Sjsg 	if (atomic)
1800fb4d8502Sjsg 		target_fb = fb;
1801fb4d8502Sjsg 	else
1802fb4d8502Sjsg 		target_fb = crtc->primary->fb;
1803fb4d8502Sjsg 
1804fb4d8502Sjsg 	/* If atomic, assume fb object is pinned & idle & fenced and
1805fb4d8502Sjsg 	 * just update base pointers
1806fb4d8502Sjsg 	 */
1807fb4d8502Sjsg 	obj = target_fb->obj[0];
1808fb4d8502Sjsg 	abo = gem_to_amdgpu_bo(obj);
1809fb4d8502Sjsg 	r = amdgpu_bo_reserve(abo, false);
1810fb4d8502Sjsg 	if (unlikely(r != 0))
1811fb4d8502Sjsg 		return r;
1812fb4d8502Sjsg 
1813fb4d8502Sjsg 	if (!atomic) {
1814fb4d8502Sjsg 		r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
1815fb4d8502Sjsg 		if (unlikely(r != 0)) {
1816fb4d8502Sjsg 			amdgpu_bo_unreserve(abo);
1817fb4d8502Sjsg 			return -EINVAL;
1818fb4d8502Sjsg 		}
1819fb4d8502Sjsg 	}
1820fb4d8502Sjsg 	fb_location = amdgpu_bo_gpu_offset(abo);
1821fb4d8502Sjsg 
1822fb4d8502Sjsg 	amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
1823fb4d8502Sjsg 	amdgpu_bo_unreserve(abo);
1824fb4d8502Sjsg 
1825fb4d8502Sjsg 	pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1826fb4d8502Sjsg 
1827fb4d8502Sjsg 	switch (target_fb->format->format) {
1828fb4d8502Sjsg 	case DRM_FORMAT_C8:
1829fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1830fb4d8502Sjsg 			     (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1831fb4d8502Sjsg 		break;
1832fb4d8502Sjsg 	case DRM_FORMAT_XRGB4444:
1833fb4d8502Sjsg 	case DRM_FORMAT_ARGB4444:
1834fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1835fb4d8502Sjsg 			     (GRPH_FORMAT_ARGB4444 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1836fb4d8502Sjsg #ifdef __BIG_ENDIAN
1837fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1838fb4d8502Sjsg #endif
1839fb4d8502Sjsg 		break;
1840fb4d8502Sjsg 	case DRM_FORMAT_XRGB1555:
1841fb4d8502Sjsg 	case DRM_FORMAT_ARGB1555:
1842fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1843fb4d8502Sjsg 			     (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1844fb4d8502Sjsg #ifdef __BIG_ENDIAN
1845fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1846fb4d8502Sjsg #endif
1847fb4d8502Sjsg 		break;
1848fb4d8502Sjsg 	case DRM_FORMAT_BGRX5551:
1849fb4d8502Sjsg 	case DRM_FORMAT_BGRA5551:
1850fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1851fb4d8502Sjsg 			     (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1852fb4d8502Sjsg #ifdef __BIG_ENDIAN
1853fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1854fb4d8502Sjsg #endif
1855fb4d8502Sjsg 		break;
1856fb4d8502Sjsg 	case DRM_FORMAT_RGB565:
1857fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1858fb4d8502Sjsg 			     (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1859fb4d8502Sjsg #ifdef __BIG_ENDIAN
1860fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1861fb4d8502Sjsg #endif
1862fb4d8502Sjsg 		break;
1863fb4d8502Sjsg 	case DRM_FORMAT_XRGB8888:
1864fb4d8502Sjsg 	case DRM_FORMAT_ARGB8888:
1865fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1866fb4d8502Sjsg 			     (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1867fb4d8502Sjsg #ifdef __BIG_ENDIAN
1868fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1869fb4d8502Sjsg #endif
1870fb4d8502Sjsg 		break;
1871fb4d8502Sjsg 	case DRM_FORMAT_XRGB2101010:
1872fb4d8502Sjsg 	case DRM_FORMAT_ARGB2101010:
1873fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1874fb4d8502Sjsg 			     (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1875fb4d8502Sjsg #ifdef __BIG_ENDIAN
1876fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1877fb4d8502Sjsg #endif
1878fb4d8502Sjsg 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1879fb4d8502Sjsg 		bypass_lut = true;
1880fb4d8502Sjsg 		break;
1881fb4d8502Sjsg 	case DRM_FORMAT_BGRX1010102:
1882fb4d8502Sjsg 	case DRM_FORMAT_BGRA1010102:
1883fb4d8502Sjsg 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1884fb4d8502Sjsg 			     (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1885fb4d8502Sjsg #ifdef __BIG_ENDIAN
1886fb4d8502Sjsg 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1887fb4d8502Sjsg #endif
1888fb4d8502Sjsg 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1889fb4d8502Sjsg 		bypass_lut = true;
1890fb4d8502Sjsg 		break;
1891c349dbc7Sjsg 	case DRM_FORMAT_XBGR8888:
1892c349dbc7Sjsg 	case DRM_FORMAT_ABGR8888:
1893c349dbc7Sjsg 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1894c349dbc7Sjsg 				(GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1895c349dbc7Sjsg 		fb_swap = ((GRPH_RED_SEL_B << GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR__SHIFT) |
1896c349dbc7Sjsg 			(GRPH_BLUE_SEL_R << GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR__SHIFT));
1897c349dbc7Sjsg #ifdef __BIG_ENDIAN
1898c349dbc7Sjsg 		fb_swap |= (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1899c349dbc7Sjsg #endif
1900c349dbc7Sjsg 		break;
1901fb4d8502Sjsg 	default:
19025ca02815Sjsg 		DRM_ERROR("Unsupported screen format %p4cc\n",
19035ca02815Sjsg 			  &target_fb->format->format);
1904fb4d8502Sjsg 		return -EINVAL;
1905fb4d8502Sjsg 	}
1906fb4d8502Sjsg 
1907fb4d8502Sjsg 	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
1908fb4d8502Sjsg 		unsigned bankw, bankh, mtaspect, tile_split, num_banks;
1909fb4d8502Sjsg 
1910fb4d8502Sjsg 		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1911fb4d8502Sjsg 		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1912fb4d8502Sjsg 		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1913fb4d8502Sjsg 		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
1914fb4d8502Sjsg 		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1915fb4d8502Sjsg 
1916fb4d8502Sjsg 		fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
1917fb4d8502Sjsg 		fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1918fb4d8502Sjsg 		fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
1919fb4d8502Sjsg 		fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
1920fb4d8502Sjsg 		fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
1921fb4d8502Sjsg 		fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
1922fb4d8502Sjsg 		fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
1923fb4d8502Sjsg 	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
1924fb4d8502Sjsg 		fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1925fb4d8502Sjsg 	}
1926fb4d8502Sjsg 
1927fb4d8502Sjsg 	fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
1928fb4d8502Sjsg 
1929fb4d8502Sjsg 	dce_v8_0_vga_enable(crtc, false);
1930fb4d8502Sjsg 
1931fb4d8502Sjsg 	/* Make sure surface address is updated at vertical blank rather than
1932fb4d8502Sjsg 	 * horizontal blank
1933fb4d8502Sjsg 	 */
1934fb4d8502Sjsg 	WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
1935fb4d8502Sjsg 
1936fb4d8502Sjsg 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1937fb4d8502Sjsg 	       upper_32_bits(fb_location));
1938fb4d8502Sjsg 	WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1939fb4d8502Sjsg 	       upper_32_bits(fb_location));
1940fb4d8502Sjsg 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1941fb4d8502Sjsg 	       (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
1942fb4d8502Sjsg 	WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1943fb4d8502Sjsg 	       (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
1944fb4d8502Sjsg 	WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
1945fb4d8502Sjsg 	WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
1946fb4d8502Sjsg 
1947fb4d8502Sjsg 	/*
1948fb4d8502Sjsg 	 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1949fb4d8502Sjsg 	 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1950fb4d8502Sjsg 	 * retain the full precision throughout the pipeline.
1951fb4d8502Sjsg 	 */
1952fb4d8502Sjsg 	WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
1953fb4d8502Sjsg 		 (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
1954fb4d8502Sjsg 		 ~LUT_10BIT_BYPASS_EN);
1955fb4d8502Sjsg 
1956fb4d8502Sjsg 	if (bypass_lut)
1957fb4d8502Sjsg 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1958fb4d8502Sjsg 
1959fb4d8502Sjsg 	WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
1960fb4d8502Sjsg 	WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
1961fb4d8502Sjsg 	WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
1962fb4d8502Sjsg 	WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
1963fb4d8502Sjsg 	WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
1964fb4d8502Sjsg 	WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
1965fb4d8502Sjsg 
1966fb4d8502Sjsg 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1967fb4d8502Sjsg 	WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
1968fb4d8502Sjsg 
1969fb4d8502Sjsg 	dce_v8_0_grph_enable(crtc, true);
1970fb4d8502Sjsg 
1971fb4d8502Sjsg 	WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
1972fb4d8502Sjsg 	       target_fb->height);
1973fb4d8502Sjsg 
1974fb4d8502Sjsg 	x &= ~3;
1975fb4d8502Sjsg 	y &= ~1;
1976fb4d8502Sjsg 	WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
1977fb4d8502Sjsg 	       (x << 16) | y);
1978fb4d8502Sjsg 	viewport_w = crtc->mode.hdisplay;
1979fb4d8502Sjsg 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1980fb4d8502Sjsg 	WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
1981fb4d8502Sjsg 	       (viewport_w << 16) | viewport_h);
1982fb4d8502Sjsg 
1983fb4d8502Sjsg 	/* set pageflip to happen anywhere in vblank interval */
1984fb4d8502Sjsg 	WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
1985fb4d8502Sjsg 
1986fb4d8502Sjsg 	if (!atomic && fb && fb != crtc->primary->fb) {
1987fb4d8502Sjsg 		abo = gem_to_amdgpu_bo(fb->obj[0]);
1988fb4d8502Sjsg 		r = amdgpu_bo_reserve(abo, true);
1989fb4d8502Sjsg 		if (unlikely(r != 0))
1990fb4d8502Sjsg 			return r;
1991fb4d8502Sjsg 		amdgpu_bo_unpin(abo);
1992fb4d8502Sjsg 		amdgpu_bo_unreserve(abo);
1993fb4d8502Sjsg 	}
1994fb4d8502Sjsg 
1995fb4d8502Sjsg 	/* Bytes per pixel may have changed */
1996fb4d8502Sjsg 	dce_v8_0_bandwidth_update(adev);
1997fb4d8502Sjsg 
1998fb4d8502Sjsg 	return 0;
1999fb4d8502Sjsg }
2000fb4d8502Sjsg 
dce_v8_0_set_interleave(struct drm_crtc * crtc,struct drm_display_mode * mode)2001fb4d8502Sjsg static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
2002fb4d8502Sjsg 				    struct drm_display_mode *mode)
2003fb4d8502Sjsg {
2004fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2005ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
2006fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2007fb4d8502Sjsg 
2008fb4d8502Sjsg 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2009fb4d8502Sjsg 		WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
2010fb4d8502Sjsg 		       LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
2011fb4d8502Sjsg 	else
2012fb4d8502Sjsg 		WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
2013fb4d8502Sjsg }
2014fb4d8502Sjsg 
dce_v8_0_crtc_load_lut(struct drm_crtc * crtc)2015fb4d8502Sjsg static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
2016fb4d8502Sjsg {
2017fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2018fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2019ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
2020fb4d8502Sjsg 	u16 *r, *g, *b;
2021fb4d8502Sjsg 	int i;
2022fb4d8502Sjsg 
2023fb4d8502Sjsg 	DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
2024fb4d8502Sjsg 
2025fb4d8502Sjsg 	WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2026fb4d8502Sjsg 	       ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
2027fb4d8502Sjsg 		(INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
2028fb4d8502Sjsg 	WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
2029fb4d8502Sjsg 	       PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
2030fb4d8502Sjsg 	WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
2031fb4d8502Sjsg 	       PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
2032fb4d8502Sjsg 	WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2033fb4d8502Sjsg 	       ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
2034fb4d8502Sjsg 		(INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
2035fb4d8502Sjsg 
2036fb4d8502Sjsg 	WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
2037fb4d8502Sjsg 
2038fb4d8502Sjsg 	WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
2039fb4d8502Sjsg 	WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
2040fb4d8502Sjsg 	WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
2041fb4d8502Sjsg 
2042fb4d8502Sjsg 	WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
2043fb4d8502Sjsg 	WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
2044fb4d8502Sjsg 	WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
2045fb4d8502Sjsg 
2046fb4d8502Sjsg 	WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
2047fb4d8502Sjsg 	WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
2048fb4d8502Sjsg 
2049fb4d8502Sjsg 	WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
2050fb4d8502Sjsg 	r = crtc->gamma_store;
2051fb4d8502Sjsg 	g = r + crtc->gamma_size;
2052fb4d8502Sjsg 	b = g + crtc->gamma_size;
2053fb4d8502Sjsg 	for (i = 0; i < 256; i++) {
2054fb4d8502Sjsg 		WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
2055fb4d8502Sjsg 		       ((*r++ & 0xffc0) << 14) |
2056fb4d8502Sjsg 		       ((*g++ & 0xffc0) << 4) |
2057fb4d8502Sjsg 		       (*b++ >> 6));
2058fb4d8502Sjsg 	}
2059fb4d8502Sjsg 
2060fb4d8502Sjsg 	WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2061fb4d8502Sjsg 	       ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
2062fb4d8502Sjsg 		(DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
2063fb4d8502Sjsg 		(DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
2064fb4d8502Sjsg 	WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
2065fb4d8502Sjsg 	       ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
2066fb4d8502Sjsg 		(GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
2067fb4d8502Sjsg 	WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2068fb4d8502Sjsg 	       ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
2069fb4d8502Sjsg 		(REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
2070fb4d8502Sjsg 	WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2071fb4d8502Sjsg 	       ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
2072fb4d8502Sjsg 		(OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
2073fb4d8502Sjsg 	/* XXX match this to the depth of the crtc fmt block, move to modeset? */
2074fb4d8502Sjsg 	WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
2075fb4d8502Sjsg 	/* XXX this only needs to be programmed once per crtc at startup,
2076fb4d8502Sjsg 	 * not sure where the best place for it is
2077fb4d8502Sjsg 	 */
2078fb4d8502Sjsg 	WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
2079fb4d8502Sjsg 	       ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
2080fb4d8502Sjsg }
2081fb4d8502Sjsg 
dce_v8_0_pick_dig_encoder(struct drm_encoder * encoder)2082fb4d8502Sjsg static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
2083fb4d8502Sjsg {
2084fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
2085fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
2086fb4d8502Sjsg 
2087fb4d8502Sjsg 	switch (amdgpu_encoder->encoder_id) {
2088fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2089fb4d8502Sjsg 		if (dig->linkb)
2090fb4d8502Sjsg 			return 1;
2091fb4d8502Sjsg 		else
2092fb4d8502Sjsg 			return 0;
2093fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2094fb4d8502Sjsg 		if (dig->linkb)
2095fb4d8502Sjsg 			return 3;
2096fb4d8502Sjsg 		else
2097fb4d8502Sjsg 			return 2;
2098fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2099fb4d8502Sjsg 		if (dig->linkb)
2100fb4d8502Sjsg 			return 5;
2101fb4d8502Sjsg 		else
2102fb4d8502Sjsg 			return 4;
2103fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2104fb4d8502Sjsg 		return 6;
2105fb4d8502Sjsg 	default:
2106fb4d8502Sjsg 		DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
2107fb4d8502Sjsg 		return 0;
2108fb4d8502Sjsg 	}
2109fb4d8502Sjsg }
2110fb4d8502Sjsg 
2111fb4d8502Sjsg /**
2112fb4d8502Sjsg  * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
2113fb4d8502Sjsg  *
2114fb4d8502Sjsg  * @crtc: drm crtc
2115fb4d8502Sjsg  *
2116fb4d8502Sjsg  * Returns the PPLL (Pixel PLL) to be used by the crtc.  For DP monitors
2117fb4d8502Sjsg  * a single PPLL can be used for all DP crtcs/encoders.  For non-DP
2118fb4d8502Sjsg  * monitors a dedicated PPLL must be used.  If a particular board has
2119fb4d8502Sjsg  * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2120fb4d8502Sjsg  * as there is no need to program the PLL itself.  If we are not able to
2121fb4d8502Sjsg  * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2122fb4d8502Sjsg  * avoid messing up an existing monitor.
2123fb4d8502Sjsg  *
2124fb4d8502Sjsg  * Asic specific PLL information
2125fb4d8502Sjsg  *
2126fb4d8502Sjsg  * DCE 8.x
2127fb4d8502Sjsg  * KB/KV
2128fb4d8502Sjsg  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
2129fb4d8502Sjsg  * CI
2130fb4d8502Sjsg  * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
2131fb4d8502Sjsg  *
2132fb4d8502Sjsg  */
dce_v8_0_pick_pll(struct drm_crtc * crtc)2133fb4d8502Sjsg static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
2134fb4d8502Sjsg {
2135fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2136fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2137ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
2138fb4d8502Sjsg 	u32 pll_in_use;
2139fb4d8502Sjsg 	int pll;
2140fb4d8502Sjsg 
2141fb4d8502Sjsg 	if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
2142fb4d8502Sjsg 		if (adev->clock.dp_extclk)
2143fb4d8502Sjsg 			/* skip PPLL programming if using ext clock */
2144fb4d8502Sjsg 			return ATOM_PPLL_INVALID;
2145fb4d8502Sjsg 		else {
2146fb4d8502Sjsg 			/* use the same PPLL for all DP monitors */
2147fb4d8502Sjsg 			pll = amdgpu_pll_get_shared_dp_ppll(crtc);
2148fb4d8502Sjsg 			if (pll != ATOM_PPLL_INVALID)
2149fb4d8502Sjsg 				return pll;
2150fb4d8502Sjsg 		}
2151fb4d8502Sjsg 	} else {
2152fb4d8502Sjsg 		/* use the same PPLL for all monitors with the same clock */
2153fb4d8502Sjsg 		pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
2154fb4d8502Sjsg 		if (pll != ATOM_PPLL_INVALID)
2155fb4d8502Sjsg 			return pll;
2156fb4d8502Sjsg 	}
2157fb4d8502Sjsg 	/* otherwise, pick one of the plls */
2158fb4d8502Sjsg 	if ((adev->asic_type == CHIP_KABINI) ||
2159fb4d8502Sjsg 	    (adev->asic_type == CHIP_MULLINS)) {
2160fb4d8502Sjsg 		/* KB/ML has PPLL1 and PPLL2 */
2161fb4d8502Sjsg 		pll_in_use = amdgpu_pll_get_use_mask(crtc);
2162fb4d8502Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
2163fb4d8502Sjsg 			return ATOM_PPLL2;
2164fb4d8502Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
2165fb4d8502Sjsg 			return ATOM_PPLL1;
2166fb4d8502Sjsg 		DRM_ERROR("unable to allocate a PPLL\n");
2167fb4d8502Sjsg 		return ATOM_PPLL_INVALID;
2168fb4d8502Sjsg 	} else {
2169fb4d8502Sjsg 		/* CI/KV has PPLL0, PPLL1, and PPLL2 */
2170fb4d8502Sjsg 		pll_in_use = amdgpu_pll_get_use_mask(crtc);
2171fb4d8502Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
2172fb4d8502Sjsg 			return ATOM_PPLL2;
2173fb4d8502Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
2174fb4d8502Sjsg 			return ATOM_PPLL1;
2175fb4d8502Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL0)))
2176fb4d8502Sjsg 			return ATOM_PPLL0;
2177fb4d8502Sjsg 		DRM_ERROR("unable to allocate a PPLL\n");
2178fb4d8502Sjsg 		return ATOM_PPLL_INVALID;
2179fb4d8502Sjsg 	}
2180fb4d8502Sjsg 	return ATOM_PPLL_INVALID;
2181fb4d8502Sjsg }
2182fb4d8502Sjsg 
dce_v8_0_lock_cursor(struct drm_crtc * crtc,bool lock)2183fb4d8502Sjsg static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
2184fb4d8502Sjsg {
2185ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2186fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2187fb4d8502Sjsg 	uint32_t cur_lock;
2188fb4d8502Sjsg 
2189fb4d8502Sjsg 	cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
2190fb4d8502Sjsg 	if (lock)
2191fb4d8502Sjsg 		cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2192fb4d8502Sjsg 	else
2193fb4d8502Sjsg 		cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2194fb4d8502Sjsg 	WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
2195fb4d8502Sjsg }
2196fb4d8502Sjsg 
dce_v8_0_hide_cursor(struct drm_crtc * crtc)2197fb4d8502Sjsg static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
2198fb4d8502Sjsg {
2199fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2200ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2201fb4d8502Sjsg 
2202ad8b1aafSjsg 	WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2203fb4d8502Sjsg 	       (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2204fb4d8502Sjsg 	       (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2205fb4d8502Sjsg }
2206fb4d8502Sjsg 
dce_v8_0_show_cursor(struct drm_crtc * crtc)2207fb4d8502Sjsg static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
2208fb4d8502Sjsg {
2209fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2210ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2211fb4d8502Sjsg 
2212fb4d8502Sjsg 	WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2213fb4d8502Sjsg 	       upper_32_bits(amdgpu_crtc->cursor_addr));
2214fb4d8502Sjsg 	WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2215fb4d8502Sjsg 	       lower_32_bits(amdgpu_crtc->cursor_addr));
2216fb4d8502Sjsg 
2217ad8b1aafSjsg 	WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2218fb4d8502Sjsg 	       CUR_CONTROL__CURSOR_EN_MASK |
2219fb4d8502Sjsg 	       (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2220fb4d8502Sjsg 	       (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2221fb4d8502Sjsg }
2222fb4d8502Sjsg 
dce_v8_0_cursor_move_locked(struct drm_crtc * crtc,int x,int y)2223fb4d8502Sjsg static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
2224fb4d8502Sjsg 				       int x, int y)
2225fb4d8502Sjsg {
2226fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2227ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2228fb4d8502Sjsg 	int xorigin = 0, yorigin = 0;
2229fb4d8502Sjsg 
2230fb4d8502Sjsg 	amdgpu_crtc->cursor_x = x;
2231fb4d8502Sjsg 	amdgpu_crtc->cursor_y = y;
2232fb4d8502Sjsg 
2233fb4d8502Sjsg 	/* avivo cursor are offset into the total surface */
2234fb4d8502Sjsg 	x += crtc->x;
2235fb4d8502Sjsg 	y += crtc->y;
2236fb4d8502Sjsg 	DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
2237fb4d8502Sjsg 
2238fb4d8502Sjsg 	if (x < 0) {
2239fb4d8502Sjsg 		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
2240fb4d8502Sjsg 		x = 0;
2241fb4d8502Sjsg 	}
2242fb4d8502Sjsg 	if (y < 0) {
2243fb4d8502Sjsg 		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
2244fb4d8502Sjsg 		y = 0;
2245fb4d8502Sjsg 	}
2246fb4d8502Sjsg 
2247fb4d8502Sjsg 	WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
2248fb4d8502Sjsg 	WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
2249fb4d8502Sjsg 	WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
2250fb4d8502Sjsg 	       ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
2251fb4d8502Sjsg 
2252fb4d8502Sjsg 	return 0;
2253fb4d8502Sjsg }
2254fb4d8502Sjsg 
dce_v8_0_crtc_cursor_move(struct drm_crtc * crtc,int x,int y)2255fb4d8502Sjsg static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
2256fb4d8502Sjsg 				     int x, int y)
2257fb4d8502Sjsg {
2258fb4d8502Sjsg 	int ret;
2259fb4d8502Sjsg 
2260fb4d8502Sjsg 	dce_v8_0_lock_cursor(crtc, true);
2261fb4d8502Sjsg 	ret = dce_v8_0_cursor_move_locked(crtc, x, y);
2262fb4d8502Sjsg 	dce_v8_0_lock_cursor(crtc, false);
2263fb4d8502Sjsg 
2264fb4d8502Sjsg 	return ret;
2265fb4d8502Sjsg }
2266fb4d8502Sjsg 
dce_v8_0_crtc_cursor_set2(struct drm_crtc * crtc,struct drm_file * file_priv,uint32_t handle,uint32_t width,uint32_t height,int32_t hot_x,int32_t hot_y)2267fb4d8502Sjsg static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
2268fb4d8502Sjsg 				     struct drm_file *file_priv,
2269fb4d8502Sjsg 				     uint32_t handle,
2270fb4d8502Sjsg 				     uint32_t width,
2271fb4d8502Sjsg 				     uint32_t height,
2272fb4d8502Sjsg 				     int32_t hot_x,
2273fb4d8502Sjsg 				     int32_t hot_y)
2274fb4d8502Sjsg {
2275fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2276fb4d8502Sjsg 	struct drm_gem_object *obj;
2277fb4d8502Sjsg 	struct amdgpu_bo *aobj;
2278fb4d8502Sjsg 	int ret;
2279fb4d8502Sjsg 
2280fb4d8502Sjsg 	if (!handle) {
2281fb4d8502Sjsg 		/* turn off cursor */
2282fb4d8502Sjsg 		dce_v8_0_hide_cursor(crtc);
2283fb4d8502Sjsg 		obj = NULL;
2284fb4d8502Sjsg 		goto unpin;
2285fb4d8502Sjsg 	}
2286fb4d8502Sjsg 
2287fb4d8502Sjsg 	if ((width > amdgpu_crtc->max_cursor_width) ||
2288fb4d8502Sjsg 	    (height > amdgpu_crtc->max_cursor_height)) {
2289fb4d8502Sjsg 		DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
2290fb4d8502Sjsg 		return -EINVAL;
2291fb4d8502Sjsg 	}
2292fb4d8502Sjsg 
2293fb4d8502Sjsg 	obj = drm_gem_object_lookup(file_priv, handle);
2294fb4d8502Sjsg 	if (!obj) {
2295fb4d8502Sjsg 		DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
2296fb4d8502Sjsg 		return -ENOENT;
2297fb4d8502Sjsg 	}
2298fb4d8502Sjsg 
2299fb4d8502Sjsg 	aobj = gem_to_amdgpu_bo(obj);
2300fb4d8502Sjsg 	ret = amdgpu_bo_reserve(aobj, false);
2301fb4d8502Sjsg 	if (ret != 0) {
2302ad8b1aafSjsg 		drm_gem_object_put(obj);
2303fb4d8502Sjsg 		return ret;
2304fb4d8502Sjsg 	}
2305fb4d8502Sjsg 
2306fb4d8502Sjsg 	ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
2307fb4d8502Sjsg 	amdgpu_bo_unreserve(aobj);
2308fb4d8502Sjsg 	if (ret) {
2309fb4d8502Sjsg 		DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
2310ad8b1aafSjsg 		drm_gem_object_put(obj);
2311fb4d8502Sjsg 		return ret;
2312fb4d8502Sjsg 	}
2313fb4d8502Sjsg 	amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
2314fb4d8502Sjsg 
2315fb4d8502Sjsg 	dce_v8_0_lock_cursor(crtc, true);
2316fb4d8502Sjsg 
2317fb4d8502Sjsg 	if (width != amdgpu_crtc->cursor_width ||
2318fb4d8502Sjsg 	    height != amdgpu_crtc->cursor_height ||
2319fb4d8502Sjsg 	    hot_x != amdgpu_crtc->cursor_hot_x ||
2320fb4d8502Sjsg 	    hot_y != amdgpu_crtc->cursor_hot_y) {
2321fb4d8502Sjsg 		int x, y;
2322fb4d8502Sjsg 
2323fb4d8502Sjsg 		x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
2324fb4d8502Sjsg 		y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
2325fb4d8502Sjsg 
2326fb4d8502Sjsg 		dce_v8_0_cursor_move_locked(crtc, x, y);
2327fb4d8502Sjsg 
2328fb4d8502Sjsg 		amdgpu_crtc->cursor_width = width;
2329fb4d8502Sjsg 		amdgpu_crtc->cursor_height = height;
2330fb4d8502Sjsg 		amdgpu_crtc->cursor_hot_x = hot_x;
2331fb4d8502Sjsg 		amdgpu_crtc->cursor_hot_y = hot_y;
2332fb4d8502Sjsg 	}
2333fb4d8502Sjsg 
2334fb4d8502Sjsg 	dce_v8_0_show_cursor(crtc);
2335fb4d8502Sjsg 	dce_v8_0_lock_cursor(crtc, false);
2336fb4d8502Sjsg 
2337fb4d8502Sjsg unpin:
2338fb4d8502Sjsg 	if (amdgpu_crtc->cursor_bo) {
2339fb4d8502Sjsg 		struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2340fb4d8502Sjsg 		ret = amdgpu_bo_reserve(aobj, true);
2341fb4d8502Sjsg 		if (likely(ret == 0)) {
2342fb4d8502Sjsg 			amdgpu_bo_unpin(aobj);
2343fb4d8502Sjsg 			amdgpu_bo_unreserve(aobj);
2344fb4d8502Sjsg 		}
2345ad8b1aafSjsg 		drm_gem_object_put(amdgpu_crtc->cursor_bo);
2346fb4d8502Sjsg 	}
2347fb4d8502Sjsg 
2348fb4d8502Sjsg 	amdgpu_crtc->cursor_bo = obj;
2349fb4d8502Sjsg 	return 0;
2350fb4d8502Sjsg }
2351fb4d8502Sjsg 
dce_v8_0_cursor_reset(struct drm_crtc * crtc)2352fb4d8502Sjsg static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
2353fb4d8502Sjsg {
2354fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2355fb4d8502Sjsg 
2356fb4d8502Sjsg 	if (amdgpu_crtc->cursor_bo) {
2357fb4d8502Sjsg 		dce_v8_0_lock_cursor(crtc, true);
2358fb4d8502Sjsg 
2359fb4d8502Sjsg 		dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
2360fb4d8502Sjsg 					    amdgpu_crtc->cursor_y);
2361fb4d8502Sjsg 
2362fb4d8502Sjsg 		dce_v8_0_show_cursor(crtc);
2363fb4d8502Sjsg 
2364fb4d8502Sjsg 		dce_v8_0_lock_cursor(crtc, false);
2365fb4d8502Sjsg 	}
2366fb4d8502Sjsg }
2367fb4d8502Sjsg 
dce_v8_0_crtc_gamma_set(struct drm_crtc * crtc,u16 * red,u16 * green,u16 * blue,uint32_t size,struct drm_modeset_acquire_ctx * ctx)2368fb4d8502Sjsg static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
2369fb4d8502Sjsg 				   u16 *blue, uint32_t size,
2370fb4d8502Sjsg 				   struct drm_modeset_acquire_ctx *ctx)
2371fb4d8502Sjsg {
2372fb4d8502Sjsg 	dce_v8_0_crtc_load_lut(crtc);
2373fb4d8502Sjsg 
2374fb4d8502Sjsg 	return 0;
2375fb4d8502Sjsg }
2376fb4d8502Sjsg 
dce_v8_0_crtc_destroy(struct drm_crtc * crtc)2377fb4d8502Sjsg static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
2378fb4d8502Sjsg {
2379fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2380fb4d8502Sjsg 
2381fb4d8502Sjsg 	drm_crtc_cleanup(crtc);
2382fb4d8502Sjsg 	kfree(amdgpu_crtc);
2383fb4d8502Sjsg }
2384fb4d8502Sjsg 
2385fb4d8502Sjsg static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
2386fb4d8502Sjsg 	.cursor_set2 = dce_v8_0_crtc_cursor_set2,
2387fb4d8502Sjsg 	.cursor_move = dce_v8_0_crtc_cursor_move,
2388fb4d8502Sjsg 	.gamma_set = dce_v8_0_crtc_gamma_set,
2389fb4d8502Sjsg 	.set_config = amdgpu_display_crtc_set_config,
2390fb4d8502Sjsg 	.destroy = dce_v8_0_crtc_destroy,
2391fb4d8502Sjsg 	.page_flip_target = amdgpu_display_crtc_page_flip_target,
2392c349dbc7Sjsg 	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
2393c349dbc7Sjsg 	.enable_vblank = amdgpu_enable_vblank_kms,
2394c349dbc7Sjsg 	.disable_vblank = amdgpu_disable_vblank_kms,
2395c349dbc7Sjsg 	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
2396fb4d8502Sjsg };
2397fb4d8502Sjsg 
dce_v8_0_crtc_dpms(struct drm_crtc * crtc,int mode)2398fb4d8502Sjsg static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
2399fb4d8502Sjsg {
2400fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2401ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
2402fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2403fb4d8502Sjsg 	unsigned type;
2404fb4d8502Sjsg 
2405fb4d8502Sjsg 	switch (mode) {
2406fb4d8502Sjsg 	case DRM_MODE_DPMS_ON:
2407fb4d8502Sjsg 		amdgpu_crtc->enabled = true;
2408fb4d8502Sjsg 		amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
2409fb4d8502Sjsg 		dce_v8_0_vga_enable(crtc, true);
2410fb4d8502Sjsg 		amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
2411fb4d8502Sjsg 		dce_v8_0_vga_enable(crtc, false);
2412fb4d8502Sjsg 		/* Make sure VBLANK and PFLIP interrupts are still enabled */
2413fb4d8502Sjsg 		type = amdgpu_display_crtc_idx_to_irq_type(adev,
2414fb4d8502Sjsg 						amdgpu_crtc->crtc_id);
2415fb4d8502Sjsg 		amdgpu_irq_update(adev, &adev->crtc_irq, type);
2416fb4d8502Sjsg 		amdgpu_irq_update(adev, &adev->pageflip_irq, type);
2417fb4d8502Sjsg 		drm_crtc_vblank_on(crtc);
2418fb4d8502Sjsg 		dce_v8_0_crtc_load_lut(crtc);
2419fb4d8502Sjsg 		break;
2420fb4d8502Sjsg 	case DRM_MODE_DPMS_STANDBY:
2421fb4d8502Sjsg 	case DRM_MODE_DPMS_SUSPEND:
2422fb4d8502Sjsg 	case DRM_MODE_DPMS_OFF:
2423fb4d8502Sjsg 		drm_crtc_vblank_off(crtc);
2424fb4d8502Sjsg 		if (amdgpu_crtc->enabled) {
2425fb4d8502Sjsg 			dce_v8_0_vga_enable(crtc, true);
2426fb4d8502Sjsg 			amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
2427fb4d8502Sjsg 			dce_v8_0_vga_enable(crtc, false);
2428fb4d8502Sjsg 		}
2429fb4d8502Sjsg 		amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
2430fb4d8502Sjsg 		amdgpu_crtc->enabled = false;
2431fb4d8502Sjsg 		break;
2432fb4d8502Sjsg 	}
2433fb4d8502Sjsg 	/* adjust pm to dpms */
24341bb76ff1Sjsg 	amdgpu_dpm_compute_clocks(adev);
2435fb4d8502Sjsg }
2436fb4d8502Sjsg 
dce_v8_0_crtc_prepare(struct drm_crtc * crtc)2437fb4d8502Sjsg static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
2438fb4d8502Sjsg {
2439fb4d8502Sjsg 	/* disable crtc pair power gating before programming */
2440fb4d8502Sjsg 	amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
2441fb4d8502Sjsg 	amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
2442fb4d8502Sjsg 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2443fb4d8502Sjsg }
2444fb4d8502Sjsg 
dce_v8_0_crtc_commit(struct drm_crtc * crtc)2445fb4d8502Sjsg static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
2446fb4d8502Sjsg {
2447fb4d8502Sjsg 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2448fb4d8502Sjsg 	amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
2449fb4d8502Sjsg }
2450fb4d8502Sjsg 
dce_v8_0_crtc_disable(struct drm_crtc * crtc)2451fb4d8502Sjsg static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
2452fb4d8502Sjsg {
2453fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2454fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2455ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
2456fb4d8502Sjsg 	struct amdgpu_atom_ss ss;
2457fb4d8502Sjsg 	int i;
2458fb4d8502Sjsg 
2459fb4d8502Sjsg 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2460fb4d8502Sjsg 	if (crtc->primary->fb) {
2461fb4d8502Sjsg 		int r;
2462fb4d8502Sjsg 		struct amdgpu_bo *abo;
2463fb4d8502Sjsg 
2464fb4d8502Sjsg 		abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
2465fb4d8502Sjsg 		r = amdgpu_bo_reserve(abo, true);
2466fb4d8502Sjsg 		if (unlikely(r))
2467fb4d8502Sjsg 			DRM_ERROR("failed to reserve abo before unpin\n");
2468fb4d8502Sjsg 		else {
2469fb4d8502Sjsg 			amdgpu_bo_unpin(abo);
2470fb4d8502Sjsg 			amdgpu_bo_unreserve(abo);
2471fb4d8502Sjsg 		}
2472fb4d8502Sjsg 	}
2473fb4d8502Sjsg 	/* disable the GRPH */
2474fb4d8502Sjsg 	dce_v8_0_grph_enable(crtc, false);
2475fb4d8502Sjsg 
2476fb4d8502Sjsg 	amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
2477fb4d8502Sjsg 
2478fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2479fb4d8502Sjsg 		if (adev->mode_info.crtcs[i] &&
2480fb4d8502Sjsg 		    adev->mode_info.crtcs[i]->enabled &&
2481fb4d8502Sjsg 		    i != amdgpu_crtc->crtc_id &&
2482fb4d8502Sjsg 		    amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
2483fb4d8502Sjsg 			/* one other crtc is using this pll don't turn
2484fb4d8502Sjsg 			 * off the pll
2485fb4d8502Sjsg 			 */
2486fb4d8502Sjsg 			goto done;
2487fb4d8502Sjsg 		}
2488fb4d8502Sjsg 	}
2489fb4d8502Sjsg 
2490fb4d8502Sjsg 	switch (amdgpu_crtc->pll_id) {
2491fb4d8502Sjsg 	case ATOM_PPLL1:
2492fb4d8502Sjsg 	case ATOM_PPLL2:
2493fb4d8502Sjsg 		/* disable the ppll */
2494fb4d8502Sjsg 		amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2495fb4d8502Sjsg 						 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2496fb4d8502Sjsg 		break;
2497fb4d8502Sjsg 	case ATOM_PPLL0:
2498fb4d8502Sjsg 		/* disable the ppll */
2499fb4d8502Sjsg 		if ((adev->asic_type == CHIP_KAVERI) ||
2500fb4d8502Sjsg 		    (adev->asic_type == CHIP_BONAIRE) ||
2501fb4d8502Sjsg 		    (adev->asic_type == CHIP_HAWAII))
2502fb4d8502Sjsg 			amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2503fb4d8502Sjsg 						  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2504fb4d8502Sjsg 		break;
2505fb4d8502Sjsg 	default:
2506fb4d8502Sjsg 		break;
2507fb4d8502Sjsg 	}
2508fb4d8502Sjsg done:
2509fb4d8502Sjsg 	amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2510fb4d8502Sjsg 	amdgpu_crtc->adjusted_clock = 0;
2511fb4d8502Sjsg 	amdgpu_crtc->encoder = NULL;
2512fb4d8502Sjsg 	amdgpu_crtc->connector = NULL;
2513fb4d8502Sjsg }
2514fb4d8502Sjsg 
dce_v8_0_crtc_mode_set(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,int x,int y,struct drm_framebuffer * old_fb)2515fb4d8502Sjsg static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
2516fb4d8502Sjsg 				  struct drm_display_mode *mode,
2517fb4d8502Sjsg 				  struct drm_display_mode *adjusted_mode,
2518fb4d8502Sjsg 				  int x, int y, struct drm_framebuffer *old_fb)
2519fb4d8502Sjsg {
2520fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2521fb4d8502Sjsg 
2522fb4d8502Sjsg 	if (!amdgpu_crtc->adjusted_clock)
2523fb4d8502Sjsg 		return -EINVAL;
2524fb4d8502Sjsg 
2525fb4d8502Sjsg 	amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
2526fb4d8502Sjsg 	amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
2527fb4d8502Sjsg 	dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2528fb4d8502Sjsg 	amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
2529fb4d8502Sjsg 	amdgpu_atombios_crtc_scaler_setup(crtc);
2530fb4d8502Sjsg 	dce_v8_0_cursor_reset(crtc);
2531fb4d8502Sjsg 	/* update the hw version fpr dpm */
2532fb4d8502Sjsg 	amdgpu_crtc->hw_mode = *adjusted_mode;
2533fb4d8502Sjsg 
2534fb4d8502Sjsg 	return 0;
2535fb4d8502Sjsg }
2536fb4d8502Sjsg 
dce_v8_0_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2537fb4d8502Sjsg static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
2538fb4d8502Sjsg 				     const struct drm_display_mode *mode,
2539fb4d8502Sjsg 				     struct drm_display_mode *adjusted_mode)
2540fb4d8502Sjsg {
2541fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2542fb4d8502Sjsg 	struct drm_device *dev = crtc->dev;
2543fb4d8502Sjsg 	struct drm_encoder *encoder;
2544fb4d8502Sjsg 
2545fb4d8502Sjsg 	/* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2546fb4d8502Sjsg 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2547fb4d8502Sjsg 		if (encoder->crtc == crtc) {
2548fb4d8502Sjsg 			amdgpu_crtc->encoder = encoder;
2549fb4d8502Sjsg 			amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
2550fb4d8502Sjsg 			break;
2551fb4d8502Sjsg 		}
2552fb4d8502Sjsg 	}
2553fb4d8502Sjsg 	if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
2554fb4d8502Sjsg 		amdgpu_crtc->encoder = NULL;
2555fb4d8502Sjsg 		amdgpu_crtc->connector = NULL;
2556fb4d8502Sjsg 		return false;
2557fb4d8502Sjsg 	}
2558fb4d8502Sjsg 	if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2559fb4d8502Sjsg 		return false;
2560fb4d8502Sjsg 	if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
2561fb4d8502Sjsg 		return false;
2562fb4d8502Sjsg 	/* pick pll */
2563fb4d8502Sjsg 	amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
2564fb4d8502Sjsg 	/* if we can't get a PPLL for a non-DP encoder, fail */
2565fb4d8502Sjsg 	if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
2566fb4d8502Sjsg 	    !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
2567fb4d8502Sjsg 		return false;
2568fb4d8502Sjsg 
2569fb4d8502Sjsg 	return true;
2570fb4d8502Sjsg }
2571fb4d8502Sjsg 
dce_v8_0_crtc_set_base(struct drm_crtc * crtc,int x,int y,struct drm_framebuffer * old_fb)2572fb4d8502Sjsg static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
2573fb4d8502Sjsg 				  struct drm_framebuffer *old_fb)
2574fb4d8502Sjsg {
2575fb4d8502Sjsg 	return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2576fb4d8502Sjsg }
2577fb4d8502Sjsg 
dce_v8_0_crtc_set_base_atomic(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,enum mode_set_atomic state)2578fb4d8502Sjsg static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
2579fb4d8502Sjsg 					 struct drm_framebuffer *fb,
2580fb4d8502Sjsg 					 int x, int y, enum mode_set_atomic state)
2581fb4d8502Sjsg {
2582fb4d8502Sjsg 	return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
2583fb4d8502Sjsg }
2584fb4d8502Sjsg 
2585fb4d8502Sjsg static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
2586fb4d8502Sjsg 	.dpms = dce_v8_0_crtc_dpms,
2587fb4d8502Sjsg 	.mode_fixup = dce_v8_0_crtc_mode_fixup,
2588fb4d8502Sjsg 	.mode_set = dce_v8_0_crtc_mode_set,
2589fb4d8502Sjsg 	.mode_set_base = dce_v8_0_crtc_set_base,
2590fb4d8502Sjsg 	.mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
2591fb4d8502Sjsg 	.prepare = dce_v8_0_crtc_prepare,
2592fb4d8502Sjsg 	.commit = dce_v8_0_crtc_commit,
2593fb4d8502Sjsg 	.disable = dce_v8_0_crtc_disable,
2594c349dbc7Sjsg 	.get_scanout_position = amdgpu_crtc_get_scanout_position,
2595fb4d8502Sjsg };
2596fb4d8502Sjsg 
dce_v8_0_crtc_init(struct amdgpu_device * adev,int index)2597fb4d8502Sjsg static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
2598fb4d8502Sjsg {
2599fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc;
2600fb4d8502Sjsg 
2601fb4d8502Sjsg 	amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
2602fb4d8502Sjsg 			      (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
2603fb4d8502Sjsg 	if (amdgpu_crtc == NULL)
2604fb4d8502Sjsg 		return -ENOMEM;
2605fb4d8502Sjsg 
2606ad8b1aafSjsg 	drm_crtc_init(adev_to_drm(adev), &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
2607fb4d8502Sjsg 
2608fb4d8502Sjsg 	drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
2609fb4d8502Sjsg 	amdgpu_crtc->crtc_id = index;
2610fb4d8502Sjsg 	adev->mode_info.crtcs[index] = amdgpu_crtc;
2611fb4d8502Sjsg 
2612fb4d8502Sjsg 	amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
2613fb4d8502Sjsg 	amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
2614ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
2615ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
2616fb4d8502Sjsg 
2617fb4d8502Sjsg 	amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
2618fb4d8502Sjsg 
2619fb4d8502Sjsg 	amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2620fb4d8502Sjsg 	amdgpu_crtc->adjusted_clock = 0;
2621fb4d8502Sjsg 	amdgpu_crtc->encoder = NULL;
2622fb4d8502Sjsg 	amdgpu_crtc->connector = NULL;
2623fb4d8502Sjsg 	drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
2624fb4d8502Sjsg 
2625fb4d8502Sjsg 	return 0;
2626fb4d8502Sjsg }
2627fb4d8502Sjsg 
dce_v8_0_early_init(void * handle)2628fb4d8502Sjsg static int dce_v8_0_early_init(void *handle)
2629fb4d8502Sjsg {
2630fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2631fb4d8502Sjsg 
2632fb4d8502Sjsg 	adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
2633fb4d8502Sjsg 	adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
2634fb4d8502Sjsg 
2635fb4d8502Sjsg 	dce_v8_0_set_display_funcs(adev);
2636fb4d8502Sjsg 
2637fb4d8502Sjsg 	adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
2638fb4d8502Sjsg 
2639fb4d8502Sjsg 	switch (adev->asic_type) {
2640fb4d8502Sjsg 	case CHIP_BONAIRE:
2641fb4d8502Sjsg 	case CHIP_HAWAII:
2642fb4d8502Sjsg 		adev->mode_info.num_hpd = 6;
2643fb4d8502Sjsg 		adev->mode_info.num_dig = 6;
2644fb4d8502Sjsg 		break;
2645fb4d8502Sjsg 	case CHIP_KAVERI:
2646fb4d8502Sjsg 		adev->mode_info.num_hpd = 6;
2647fb4d8502Sjsg 		adev->mode_info.num_dig = 7;
2648fb4d8502Sjsg 		break;
2649fb4d8502Sjsg 	case CHIP_KABINI:
2650fb4d8502Sjsg 	case CHIP_MULLINS:
2651fb4d8502Sjsg 		adev->mode_info.num_hpd = 6;
2652fb4d8502Sjsg 		adev->mode_info.num_dig = 6; /* ? */
2653fb4d8502Sjsg 		break;
2654fb4d8502Sjsg 	default:
2655fb4d8502Sjsg 		/* FIXME: not supported yet */
2656fb4d8502Sjsg 		return -EINVAL;
2657fb4d8502Sjsg 	}
2658fb4d8502Sjsg 
2659fb4d8502Sjsg 	dce_v8_0_set_irq_funcs(adev);
2660fb4d8502Sjsg 
2661fb4d8502Sjsg 	return 0;
2662fb4d8502Sjsg }
2663fb4d8502Sjsg 
dce_v8_0_sw_init(void * handle)2664fb4d8502Sjsg static int dce_v8_0_sw_init(void *handle)
2665fb4d8502Sjsg {
2666fb4d8502Sjsg 	int r, i;
2667fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2668fb4d8502Sjsg 
2669fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2670c349dbc7Sjsg 		r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
2671fb4d8502Sjsg 		if (r)
2672fb4d8502Sjsg 			return r;
2673fb4d8502Sjsg 	}
2674fb4d8502Sjsg 
2675fb4d8502Sjsg 	for (i = 8; i < 20; i += 2) {
2676c349dbc7Sjsg 		r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
2677fb4d8502Sjsg 		if (r)
2678fb4d8502Sjsg 			return r;
2679fb4d8502Sjsg 	}
2680fb4d8502Sjsg 
2681fb4d8502Sjsg 	/* HPD hotplug */
2682c349dbc7Sjsg 	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
2683fb4d8502Sjsg 	if (r)
2684fb4d8502Sjsg 		return r;
2685fb4d8502Sjsg 
2686ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.funcs = &amdgpu_mode_funcs;
2687fb4d8502Sjsg 
2688ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.async_page_flip = true;
2689fb4d8502Sjsg 
2690ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.max_width = 16384;
2691ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.max_height = 16384;
2692fb4d8502Sjsg 
2693ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
26941bb76ff1Sjsg 	if (adev->asic_type == CHIP_HAWAII)
26951bb76ff1Sjsg 		/* disable prefer shadow for now due to hibernation issues */
26961bb76ff1Sjsg 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
26971bb76ff1Sjsg 	else
2698ad8b1aafSjsg 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
2699fb4d8502Sjsg 
27001bb76ff1Sjsg 	adev_to_drm(adev)->mode_config.fb_modifiers_not_supported = true;
27011bb76ff1Sjsg 
2702fb4d8502Sjsg 	r = amdgpu_display_modeset_create_props(adev);
2703fb4d8502Sjsg 	if (r)
2704fb4d8502Sjsg 		return r;
2705fb4d8502Sjsg 
2706ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.max_width = 16384;
2707ad8b1aafSjsg 	adev_to_drm(adev)->mode_config.max_height = 16384;
2708fb4d8502Sjsg 
2709fb4d8502Sjsg 	/* allocate crtcs */
2710fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2711fb4d8502Sjsg 		r = dce_v8_0_crtc_init(adev, i);
2712fb4d8502Sjsg 		if (r)
2713fb4d8502Sjsg 			return r;
2714fb4d8502Sjsg 	}
2715fb4d8502Sjsg 
2716fb4d8502Sjsg 	if (amdgpu_atombios_get_connector_info_from_object_table(adev))
2717ad8b1aafSjsg 		amdgpu_display_print_display_setup(adev_to_drm(adev));
2718fb4d8502Sjsg 	else
2719fb4d8502Sjsg 		return -EINVAL;
2720fb4d8502Sjsg 
2721fb4d8502Sjsg 	/* setup afmt */
2722fb4d8502Sjsg 	r = dce_v8_0_afmt_init(adev);
2723fb4d8502Sjsg 	if (r)
2724fb4d8502Sjsg 		return r;
2725fb4d8502Sjsg 
2726fb4d8502Sjsg 	r = dce_v8_0_audio_init(adev);
2727fb4d8502Sjsg 	if (r)
2728fb4d8502Sjsg 		return r;
2729fb4d8502Sjsg 
2730*f005ef32Sjsg 	/* Disable vblank IRQs aggressively for power-saving */
2731*f005ef32Sjsg 	/* XXX: can this be enabled for DC? */
2732*f005ef32Sjsg 	adev_to_drm(adev)->vblank_disable_immediate = true;
2733*f005ef32Sjsg 
2734*f005ef32Sjsg 	r = drm_vblank_init(adev_to_drm(adev), adev->mode_info.num_crtc);
2735*f005ef32Sjsg 	if (r)
2736*f005ef32Sjsg 		return r;
2737*f005ef32Sjsg 
2738*f005ef32Sjsg 	/* Pre-DCE11 */
2739*f005ef32Sjsg 	INIT_DELAYED_WORK(&adev->hotplug_work,
2740*f005ef32Sjsg 		  amdgpu_display_hotplug_work_func);
2741*f005ef32Sjsg 
2742ad8b1aafSjsg 	drm_kms_helper_poll_init(adev_to_drm(adev));
2743fb4d8502Sjsg 
2744fb4d8502Sjsg 	adev->mode_info.mode_config_initialized = true;
2745fb4d8502Sjsg 	return 0;
2746fb4d8502Sjsg }
2747fb4d8502Sjsg 
dce_v8_0_sw_fini(void * handle)2748fb4d8502Sjsg static int dce_v8_0_sw_fini(void *handle)
2749fb4d8502Sjsg {
2750fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2751fb4d8502Sjsg 
2752fb4d8502Sjsg 	kfree(adev->mode_info.bios_hardcoded_edid);
2753fb4d8502Sjsg 
2754ad8b1aafSjsg 	drm_kms_helper_poll_fini(adev_to_drm(adev));
2755fb4d8502Sjsg 
2756fb4d8502Sjsg 	dce_v8_0_audio_fini(adev);
2757fb4d8502Sjsg 
2758fb4d8502Sjsg 	dce_v8_0_afmt_fini(adev);
2759fb4d8502Sjsg 
2760ad8b1aafSjsg 	drm_mode_config_cleanup(adev_to_drm(adev));
2761fb4d8502Sjsg 	adev->mode_info.mode_config_initialized = false;
2762fb4d8502Sjsg 
2763fb4d8502Sjsg 	return 0;
2764fb4d8502Sjsg }
2765fb4d8502Sjsg 
dce_v8_0_hw_init(void * handle)2766fb4d8502Sjsg static int dce_v8_0_hw_init(void *handle)
2767fb4d8502Sjsg {
2768fb4d8502Sjsg 	int i;
2769fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2770fb4d8502Sjsg 
2771fb4d8502Sjsg 	/* disable vga render */
2772fb4d8502Sjsg 	dce_v8_0_set_vga_render_state(adev, false);
2773fb4d8502Sjsg 	/* init dig PHYs, disp eng pll */
2774fb4d8502Sjsg 	amdgpu_atombios_encoder_init_dig(adev);
2775fb4d8502Sjsg 	amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
2776fb4d8502Sjsg 
2777fb4d8502Sjsg 	/* initialize hpd */
2778fb4d8502Sjsg 	dce_v8_0_hpd_init(adev);
2779fb4d8502Sjsg 
2780fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2781fb4d8502Sjsg 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2782fb4d8502Sjsg 	}
2783fb4d8502Sjsg 
2784fb4d8502Sjsg 	dce_v8_0_pageflip_interrupt_init(adev);
2785fb4d8502Sjsg 
2786fb4d8502Sjsg 	return 0;
2787fb4d8502Sjsg }
2788fb4d8502Sjsg 
dce_v8_0_hw_fini(void * handle)2789fb4d8502Sjsg static int dce_v8_0_hw_fini(void *handle)
2790fb4d8502Sjsg {
2791fb4d8502Sjsg 	int i;
2792fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2793fb4d8502Sjsg 
2794fb4d8502Sjsg 	dce_v8_0_hpd_fini(adev);
2795fb4d8502Sjsg 
2796fb4d8502Sjsg 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2797fb4d8502Sjsg 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2798fb4d8502Sjsg 	}
2799fb4d8502Sjsg 
2800fb4d8502Sjsg 	dce_v8_0_pageflip_interrupt_fini(adev);
2801fb4d8502Sjsg 
2802*f005ef32Sjsg 	flush_delayed_work(&adev->hotplug_work);
2803*f005ef32Sjsg 
2804fb4d8502Sjsg 	return 0;
2805fb4d8502Sjsg }
2806fb4d8502Sjsg 
dce_v8_0_suspend(void * handle)2807fb4d8502Sjsg static int dce_v8_0_suspend(void *handle)
2808fb4d8502Sjsg {
2809fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
28105ca02815Sjsg 	int r;
28115ca02815Sjsg 
28125ca02815Sjsg 	r = amdgpu_display_suspend_helper(adev);
28135ca02815Sjsg 	if (r)
28145ca02815Sjsg 		return r;
2815fb4d8502Sjsg 
2816fb4d8502Sjsg 	adev->mode_info.bl_level =
2817fb4d8502Sjsg 		amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
2818fb4d8502Sjsg 
2819fb4d8502Sjsg 	return dce_v8_0_hw_fini(handle);
2820fb4d8502Sjsg }
2821fb4d8502Sjsg 
dce_v8_0_resume(void * handle)2822fb4d8502Sjsg static int dce_v8_0_resume(void *handle)
2823fb4d8502Sjsg {
2824fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2825fb4d8502Sjsg 	int ret;
2826fb4d8502Sjsg 
2827fb4d8502Sjsg 	amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
2828fb4d8502Sjsg 							   adev->mode_info.bl_level);
2829fb4d8502Sjsg 
2830fb4d8502Sjsg 	ret = dce_v8_0_hw_init(handle);
2831fb4d8502Sjsg 
2832fb4d8502Sjsg 	/* turn on the BL */
2833fb4d8502Sjsg 	if (adev->mode_info.bl_encoder) {
2834fb4d8502Sjsg 		u8 bl_level = amdgpu_display_backlight_get_level(adev,
2835fb4d8502Sjsg 								  adev->mode_info.bl_encoder);
2836fb4d8502Sjsg 		amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
2837fb4d8502Sjsg 						    bl_level);
2838fb4d8502Sjsg 	}
28395ca02815Sjsg 	if (ret)
2840fb4d8502Sjsg 		return ret;
28415ca02815Sjsg 
28425ca02815Sjsg 	return amdgpu_display_resume_helper(adev);
2843fb4d8502Sjsg }
2844fb4d8502Sjsg 
dce_v8_0_is_idle(void * handle)2845fb4d8502Sjsg static bool dce_v8_0_is_idle(void *handle)
2846fb4d8502Sjsg {
2847fb4d8502Sjsg 	return true;
2848fb4d8502Sjsg }
2849fb4d8502Sjsg 
dce_v8_0_wait_for_idle(void * handle)2850fb4d8502Sjsg static int dce_v8_0_wait_for_idle(void *handle)
2851fb4d8502Sjsg {
2852fb4d8502Sjsg 	return 0;
2853fb4d8502Sjsg }
2854fb4d8502Sjsg 
dce_v8_0_soft_reset(void * handle)2855fb4d8502Sjsg static int dce_v8_0_soft_reset(void *handle)
2856fb4d8502Sjsg {
2857fb4d8502Sjsg 	u32 srbm_soft_reset = 0, tmp;
2858fb4d8502Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2859fb4d8502Sjsg 
2860fb4d8502Sjsg 	if (dce_v8_0_is_display_hung(adev))
2861fb4d8502Sjsg 		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
2862fb4d8502Sjsg 
2863fb4d8502Sjsg 	if (srbm_soft_reset) {
2864fb4d8502Sjsg 		tmp = RREG32(mmSRBM_SOFT_RESET);
2865fb4d8502Sjsg 		tmp |= srbm_soft_reset;
2866fb4d8502Sjsg 		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
2867fb4d8502Sjsg 		WREG32(mmSRBM_SOFT_RESET, tmp);
2868fb4d8502Sjsg 		tmp = RREG32(mmSRBM_SOFT_RESET);
2869fb4d8502Sjsg 
2870fb4d8502Sjsg 		udelay(50);
2871fb4d8502Sjsg 
2872fb4d8502Sjsg 		tmp &= ~srbm_soft_reset;
2873fb4d8502Sjsg 		WREG32(mmSRBM_SOFT_RESET, tmp);
2874fb4d8502Sjsg 		tmp = RREG32(mmSRBM_SOFT_RESET);
2875fb4d8502Sjsg 
2876fb4d8502Sjsg 		/* Wait a little for things to settle down */
2877fb4d8502Sjsg 		udelay(50);
2878fb4d8502Sjsg 	}
2879fb4d8502Sjsg 	return 0;
2880fb4d8502Sjsg }
2881fb4d8502Sjsg 
dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device * adev,int crtc,enum amdgpu_interrupt_state state)2882fb4d8502Sjsg static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
2883fb4d8502Sjsg 						     int crtc,
2884fb4d8502Sjsg 						     enum amdgpu_interrupt_state state)
2885fb4d8502Sjsg {
2886fb4d8502Sjsg 	u32 reg_block, lb_interrupt_mask;
2887fb4d8502Sjsg 
2888fb4d8502Sjsg 	if (crtc >= adev->mode_info.num_crtc) {
2889fb4d8502Sjsg 		DRM_DEBUG("invalid crtc %d\n", crtc);
2890fb4d8502Sjsg 		return;
2891fb4d8502Sjsg 	}
2892fb4d8502Sjsg 
2893fb4d8502Sjsg 	switch (crtc) {
2894fb4d8502Sjsg 	case 0:
2895fb4d8502Sjsg 		reg_block = CRTC0_REGISTER_OFFSET;
2896fb4d8502Sjsg 		break;
2897fb4d8502Sjsg 	case 1:
2898fb4d8502Sjsg 		reg_block = CRTC1_REGISTER_OFFSET;
2899fb4d8502Sjsg 		break;
2900fb4d8502Sjsg 	case 2:
2901fb4d8502Sjsg 		reg_block = CRTC2_REGISTER_OFFSET;
2902fb4d8502Sjsg 		break;
2903fb4d8502Sjsg 	case 3:
2904fb4d8502Sjsg 		reg_block = CRTC3_REGISTER_OFFSET;
2905fb4d8502Sjsg 		break;
2906fb4d8502Sjsg 	case 4:
2907fb4d8502Sjsg 		reg_block = CRTC4_REGISTER_OFFSET;
2908fb4d8502Sjsg 		break;
2909fb4d8502Sjsg 	case 5:
2910fb4d8502Sjsg 		reg_block = CRTC5_REGISTER_OFFSET;
2911fb4d8502Sjsg 		break;
2912fb4d8502Sjsg 	default:
2913fb4d8502Sjsg 		DRM_DEBUG("invalid crtc %d\n", crtc);
2914fb4d8502Sjsg 		return;
2915fb4d8502Sjsg 	}
2916fb4d8502Sjsg 
2917fb4d8502Sjsg 	switch (state) {
2918fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_DISABLE:
2919fb4d8502Sjsg 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2920fb4d8502Sjsg 		lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2921fb4d8502Sjsg 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2922fb4d8502Sjsg 		break;
2923fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_ENABLE:
2924fb4d8502Sjsg 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2925fb4d8502Sjsg 		lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2926fb4d8502Sjsg 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2927fb4d8502Sjsg 		break;
2928fb4d8502Sjsg 	default:
2929fb4d8502Sjsg 		break;
2930fb4d8502Sjsg 	}
2931fb4d8502Sjsg }
2932fb4d8502Sjsg 
dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device * adev,int crtc,enum amdgpu_interrupt_state state)2933fb4d8502Sjsg static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
2934fb4d8502Sjsg 						    int crtc,
2935fb4d8502Sjsg 						    enum amdgpu_interrupt_state state)
2936fb4d8502Sjsg {
2937fb4d8502Sjsg 	u32 reg_block, lb_interrupt_mask;
2938fb4d8502Sjsg 
2939fb4d8502Sjsg 	if (crtc >= adev->mode_info.num_crtc) {
2940fb4d8502Sjsg 		DRM_DEBUG("invalid crtc %d\n", crtc);
2941fb4d8502Sjsg 		return;
2942fb4d8502Sjsg 	}
2943fb4d8502Sjsg 
2944fb4d8502Sjsg 	switch (crtc) {
2945fb4d8502Sjsg 	case 0:
2946fb4d8502Sjsg 		reg_block = CRTC0_REGISTER_OFFSET;
2947fb4d8502Sjsg 		break;
2948fb4d8502Sjsg 	case 1:
2949fb4d8502Sjsg 		reg_block = CRTC1_REGISTER_OFFSET;
2950fb4d8502Sjsg 		break;
2951fb4d8502Sjsg 	case 2:
2952fb4d8502Sjsg 		reg_block = CRTC2_REGISTER_OFFSET;
2953fb4d8502Sjsg 		break;
2954fb4d8502Sjsg 	case 3:
2955fb4d8502Sjsg 		reg_block = CRTC3_REGISTER_OFFSET;
2956fb4d8502Sjsg 		break;
2957fb4d8502Sjsg 	case 4:
2958fb4d8502Sjsg 		reg_block = CRTC4_REGISTER_OFFSET;
2959fb4d8502Sjsg 		break;
2960fb4d8502Sjsg 	case 5:
2961fb4d8502Sjsg 		reg_block = CRTC5_REGISTER_OFFSET;
2962fb4d8502Sjsg 		break;
2963fb4d8502Sjsg 	default:
2964fb4d8502Sjsg 		DRM_DEBUG("invalid crtc %d\n", crtc);
2965fb4d8502Sjsg 		return;
2966fb4d8502Sjsg 	}
2967fb4d8502Sjsg 
2968fb4d8502Sjsg 	switch (state) {
2969fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_DISABLE:
2970fb4d8502Sjsg 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2971fb4d8502Sjsg 		lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
2972fb4d8502Sjsg 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2973fb4d8502Sjsg 		break;
2974fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_ENABLE:
2975fb4d8502Sjsg 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2976fb4d8502Sjsg 		lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
2977fb4d8502Sjsg 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2978fb4d8502Sjsg 		break;
2979fb4d8502Sjsg 	default:
2980fb4d8502Sjsg 		break;
2981fb4d8502Sjsg 	}
2982fb4d8502Sjsg }
2983fb4d8502Sjsg 
dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)2984fb4d8502Sjsg static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
2985fb4d8502Sjsg 					    struct amdgpu_irq_src *src,
2986fb4d8502Sjsg 					    unsigned type,
2987fb4d8502Sjsg 					    enum amdgpu_interrupt_state state)
2988fb4d8502Sjsg {
2989fb4d8502Sjsg 	u32 dc_hpd_int_cntl;
2990fb4d8502Sjsg 
2991fb4d8502Sjsg 	if (type >= adev->mode_info.num_hpd) {
2992fb4d8502Sjsg 		DRM_DEBUG("invalid hdp %d\n", type);
2993fb4d8502Sjsg 		return 0;
2994fb4d8502Sjsg 	}
2995fb4d8502Sjsg 
2996fb4d8502Sjsg 	switch (state) {
2997fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_DISABLE:
2998fb4d8502Sjsg 		dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
2999fb4d8502Sjsg 		dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
3000fb4d8502Sjsg 		WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
3001fb4d8502Sjsg 		break;
3002fb4d8502Sjsg 	case AMDGPU_IRQ_STATE_ENABLE:
3003fb4d8502Sjsg 		dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
3004fb4d8502Sjsg 		dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
3005fb4d8502Sjsg 		WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
3006fb4d8502Sjsg 		break;
3007fb4d8502Sjsg 	default:
3008fb4d8502Sjsg 		break;
3009fb4d8502Sjsg 	}
3010fb4d8502Sjsg 
3011fb4d8502Sjsg 	return 0;
3012fb4d8502Sjsg }
3013fb4d8502Sjsg 
dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3014fb4d8502Sjsg static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
3015fb4d8502Sjsg 					     struct amdgpu_irq_src *src,
3016fb4d8502Sjsg 					     unsigned type,
3017fb4d8502Sjsg 					     enum amdgpu_interrupt_state state)
3018fb4d8502Sjsg {
3019fb4d8502Sjsg 	switch (type) {
3020fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK1:
3021fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
3022fb4d8502Sjsg 		break;
3023fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK2:
3024fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
3025fb4d8502Sjsg 		break;
3026fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK3:
3027fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
3028fb4d8502Sjsg 		break;
3029fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK4:
3030fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
3031fb4d8502Sjsg 		break;
3032fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK5:
3033fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
3034fb4d8502Sjsg 		break;
3035fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VBLANK6:
3036fb4d8502Sjsg 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
3037fb4d8502Sjsg 		break;
3038fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE1:
3039fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
3040fb4d8502Sjsg 		break;
3041fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE2:
3042fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
3043fb4d8502Sjsg 		break;
3044fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE3:
3045fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
3046fb4d8502Sjsg 		break;
3047fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE4:
3048fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
3049fb4d8502Sjsg 		break;
3050fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE5:
3051fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
3052fb4d8502Sjsg 		break;
3053fb4d8502Sjsg 	case AMDGPU_CRTC_IRQ_VLINE6:
3054fb4d8502Sjsg 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
3055fb4d8502Sjsg 		break;
3056fb4d8502Sjsg 	default:
3057fb4d8502Sjsg 		break;
3058fb4d8502Sjsg 	}
3059fb4d8502Sjsg 	return 0;
3060fb4d8502Sjsg }
3061fb4d8502Sjsg 
dce_v8_0_crtc_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3062fb4d8502Sjsg static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
3063fb4d8502Sjsg 			     struct amdgpu_irq_src *source,
3064fb4d8502Sjsg 			     struct amdgpu_iv_entry *entry)
3065fb4d8502Sjsg {
3066fb4d8502Sjsg 	unsigned crtc = entry->src_id - 1;
3067fb4d8502Sjsg 	uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
3068fb4d8502Sjsg 	unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
3069fb4d8502Sjsg 								    crtc);
3070fb4d8502Sjsg 
3071fb4d8502Sjsg 	switch (entry->src_data[0]) {
3072fb4d8502Sjsg 	case 0: /* vblank */
3073fb4d8502Sjsg 		if (disp_int & interrupt_status_offsets[crtc].vblank)
3074fb4d8502Sjsg 			WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
3075fb4d8502Sjsg 		else
3076fb4d8502Sjsg 			DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3077fb4d8502Sjsg 
3078fb4d8502Sjsg 		if (amdgpu_irq_enabled(adev, source, irq_type)) {
3079ad8b1aafSjsg 			drm_handle_vblank(adev_to_drm(adev), crtc);
3080fb4d8502Sjsg 		}
3081fb4d8502Sjsg 		DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
3082fb4d8502Sjsg 		break;
3083fb4d8502Sjsg 	case 1: /* vline */
3084fb4d8502Sjsg 		if (disp_int & interrupt_status_offsets[crtc].vline)
3085fb4d8502Sjsg 			WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
3086fb4d8502Sjsg 		else
3087fb4d8502Sjsg 			DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3088fb4d8502Sjsg 
3089fb4d8502Sjsg 		DRM_DEBUG("IH: D%d vline\n", crtc + 1);
3090fb4d8502Sjsg 		break;
3091fb4d8502Sjsg 	default:
3092fb4d8502Sjsg 		DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3093fb4d8502Sjsg 		break;
3094fb4d8502Sjsg 	}
3095fb4d8502Sjsg 
3096fb4d8502Sjsg 	return 0;
3097fb4d8502Sjsg }
3098fb4d8502Sjsg 
dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3099fb4d8502Sjsg static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
3100fb4d8502Sjsg 						 struct amdgpu_irq_src *src,
3101fb4d8502Sjsg 						 unsigned type,
3102fb4d8502Sjsg 						 enum amdgpu_interrupt_state state)
3103fb4d8502Sjsg {
3104fb4d8502Sjsg 	u32 reg;
3105fb4d8502Sjsg 
3106fb4d8502Sjsg 	if (type >= adev->mode_info.num_crtc) {
3107fb4d8502Sjsg 		DRM_ERROR("invalid pageflip crtc %d\n", type);
3108fb4d8502Sjsg 		return -EINVAL;
3109fb4d8502Sjsg 	}
3110fb4d8502Sjsg 
3111fb4d8502Sjsg 	reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
3112fb4d8502Sjsg 	if (state == AMDGPU_IRQ_STATE_DISABLE)
3113fb4d8502Sjsg 		WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3114fb4d8502Sjsg 		       reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3115fb4d8502Sjsg 	else
3116fb4d8502Sjsg 		WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3117fb4d8502Sjsg 		       reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3118fb4d8502Sjsg 
3119fb4d8502Sjsg 	return 0;
3120fb4d8502Sjsg }
3121fb4d8502Sjsg 
dce_v8_0_pageflip_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3122fb4d8502Sjsg static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
3123fb4d8502Sjsg 				struct amdgpu_irq_src *source,
3124fb4d8502Sjsg 				struct amdgpu_iv_entry *entry)
3125fb4d8502Sjsg {
3126fb4d8502Sjsg 	unsigned long flags;
3127fb4d8502Sjsg 	unsigned crtc_id;
3128fb4d8502Sjsg 	struct amdgpu_crtc *amdgpu_crtc;
3129fb4d8502Sjsg 	struct amdgpu_flip_work *works;
3130fb4d8502Sjsg 
3131fb4d8502Sjsg 	crtc_id = (entry->src_id - 8) >> 1;
3132fb4d8502Sjsg 	amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
3133fb4d8502Sjsg 
3134fb4d8502Sjsg 	if (crtc_id >= adev->mode_info.num_crtc) {
3135fb4d8502Sjsg 		DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
3136fb4d8502Sjsg 		return -EINVAL;
3137fb4d8502Sjsg 	}
3138fb4d8502Sjsg 
3139fb4d8502Sjsg 	if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
3140fb4d8502Sjsg 	    GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
3141fb4d8502Sjsg 		WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
3142fb4d8502Sjsg 		       GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
3143fb4d8502Sjsg 
3144fb4d8502Sjsg 	/* IRQ could occur when in initial stage */
3145fb4d8502Sjsg 	if (amdgpu_crtc == NULL)
3146fb4d8502Sjsg 		return 0;
3147fb4d8502Sjsg 
3148ad8b1aafSjsg 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
3149fb4d8502Sjsg 	works = amdgpu_crtc->pflip_works;
3150fb4d8502Sjsg 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
3151fb4d8502Sjsg 		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3152fb4d8502Sjsg 						"AMDGPU_FLIP_SUBMITTED(%d)\n",
3153fb4d8502Sjsg 						amdgpu_crtc->pflip_status,
3154fb4d8502Sjsg 						AMDGPU_FLIP_SUBMITTED);
3155ad8b1aafSjsg 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3156fb4d8502Sjsg 		return 0;
3157fb4d8502Sjsg 	}
3158fb4d8502Sjsg 
3159fb4d8502Sjsg 	/* page flip completed. clean up */
3160fb4d8502Sjsg 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
3161fb4d8502Sjsg 	amdgpu_crtc->pflip_works = NULL;
3162fb4d8502Sjsg 
3163fb4d8502Sjsg 	/* wakeup usersapce */
3164fb4d8502Sjsg 	if (works->event)
3165fb4d8502Sjsg 		drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
3166fb4d8502Sjsg 
3167ad8b1aafSjsg 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3168fb4d8502Sjsg 
3169fb4d8502Sjsg 	drm_crtc_vblank_put(&amdgpu_crtc->base);
3170fb4d8502Sjsg 	schedule_work(&works->unpin_work);
3171fb4d8502Sjsg 
3172fb4d8502Sjsg 	return 0;
3173fb4d8502Sjsg }
3174fb4d8502Sjsg 
dce_v8_0_hpd_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3175fb4d8502Sjsg static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
3176fb4d8502Sjsg 			    struct amdgpu_irq_src *source,
3177fb4d8502Sjsg 			    struct amdgpu_iv_entry *entry)
3178fb4d8502Sjsg {
3179fb4d8502Sjsg 	uint32_t disp_int, mask, tmp;
3180fb4d8502Sjsg 	unsigned hpd;
3181fb4d8502Sjsg 
3182fb4d8502Sjsg 	if (entry->src_data[0] >= adev->mode_info.num_hpd) {
3183fb4d8502Sjsg 		DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3184fb4d8502Sjsg 		return 0;
3185fb4d8502Sjsg 	}
3186fb4d8502Sjsg 
3187fb4d8502Sjsg 	hpd = entry->src_data[0];
3188fb4d8502Sjsg 	disp_int = RREG32(interrupt_status_offsets[hpd].reg);
3189fb4d8502Sjsg 	mask = interrupt_status_offsets[hpd].hpd;
3190fb4d8502Sjsg 
3191fb4d8502Sjsg 	if (disp_int & mask) {
3192fb4d8502Sjsg 		tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
3193fb4d8502Sjsg 		tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
3194fb4d8502Sjsg 		WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
3195*f005ef32Sjsg 		schedule_delayed_work(&adev->hotplug_work, 0);
3196fb4d8502Sjsg 		DRM_DEBUG("IH: HPD%d\n", hpd + 1);
3197fb4d8502Sjsg 	}
3198fb4d8502Sjsg 
3199fb4d8502Sjsg 	return 0;
3200fb4d8502Sjsg 
3201fb4d8502Sjsg }
3202fb4d8502Sjsg 
dce_v8_0_set_clockgating_state(void * handle,enum amd_clockgating_state state)3203fb4d8502Sjsg static int dce_v8_0_set_clockgating_state(void *handle,
3204fb4d8502Sjsg 					  enum amd_clockgating_state state)
3205fb4d8502Sjsg {
3206fb4d8502Sjsg 	return 0;
3207fb4d8502Sjsg }
3208fb4d8502Sjsg 
dce_v8_0_set_powergating_state(void * handle,enum amd_powergating_state state)3209fb4d8502Sjsg static int dce_v8_0_set_powergating_state(void *handle,
3210fb4d8502Sjsg 					  enum amd_powergating_state state)
3211fb4d8502Sjsg {
3212fb4d8502Sjsg 	return 0;
3213fb4d8502Sjsg }
3214fb4d8502Sjsg 
3215fb4d8502Sjsg static const struct amd_ip_funcs dce_v8_0_ip_funcs = {
3216fb4d8502Sjsg 	.name = "dce_v8_0",
3217fb4d8502Sjsg 	.early_init = dce_v8_0_early_init,
3218fb4d8502Sjsg 	.late_init = NULL,
3219fb4d8502Sjsg 	.sw_init = dce_v8_0_sw_init,
3220fb4d8502Sjsg 	.sw_fini = dce_v8_0_sw_fini,
3221fb4d8502Sjsg 	.hw_init = dce_v8_0_hw_init,
3222fb4d8502Sjsg 	.hw_fini = dce_v8_0_hw_fini,
3223fb4d8502Sjsg 	.suspend = dce_v8_0_suspend,
3224fb4d8502Sjsg 	.resume = dce_v8_0_resume,
3225fb4d8502Sjsg 	.is_idle = dce_v8_0_is_idle,
3226fb4d8502Sjsg 	.wait_for_idle = dce_v8_0_wait_for_idle,
3227fb4d8502Sjsg 	.soft_reset = dce_v8_0_soft_reset,
3228fb4d8502Sjsg 	.set_clockgating_state = dce_v8_0_set_clockgating_state,
3229fb4d8502Sjsg 	.set_powergating_state = dce_v8_0_set_powergating_state,
3230fb4d8502Sjsg };
3231fb4d8502Sjsg 
3232fb4d8502Sjsg static void
dce_v8_0_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)3233fb4d8502Sjsg dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
3234fb4d8502Sjsg 			  struct drm_display_mode *mode,
3235fb4d8502Sjsg 			  struct drm_display_mode *adjusted_mode)
3236fb4d8502Sjsg {
3237fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3238fb4d8502Sjsg 
3239fb4d8502Sjsg 	amdgpu_encoder->pixel_clock = adjusted_mode->clock;
3240fb4d8502Sjsg 
3241fb4d8502Sjsg 	/* need to call this here rather than in prepare() since we need some crtc info */
3242fb4d8502Sjsg 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3243fb4d8502Sjsg 
3244fb4d8502Sjsg 	/* set scaler clears this on some chips */
3245fb4d8502Sjsg 	dce_v8_0_set_interleave(encoder->crtc, mode);
3246fb4d8502Sjsg 
3247fb4d8502Sjsg 	if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
3248fb4d8502Sjsg 		dce_v8_0_afmt_enable(encoder, true);
3249fb4d8502Sjsg 		dce_v8_0_afmt_setmode(encoder, adjusted_mode);
3250fb4d8502Sjsg 	}
3251fb4d8502Sjsg }
3252fb4d8502Sjsg 
dce_v8_0_encoder_prepare(struct drm_encoder * encoder)3253fb4d8502Sjsg static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
3254fb4d8502Sjsg {
3255ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(encoder->dev);
3256fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3257fb4d8502Sjsg 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
3258fb4d8502Sjsg 
3259fb4d8502Sjsg 	if ((amdgpu_encoder->active_device &
3260fb4d8502Sjsg 	     (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
3261fb4d8502Sjsg 	    (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
3262fb4d8502Sjsg 	     ENCODER_OBJECT_ID_NONE)) {
3263fb4d8502Sjsg 		struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
3264fb4d8502Sjsg 		if (dig) {
3265fb4d8502Sjsg 			dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
3266fb4d8502Sjsg 			if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
3267fb4d8502Sjsg 				dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
3268fb4d8502Sjsg 		}
3269fb4d8502Sjsg 	}
3270fb4d8502Sjsg 
3271fb4d8502Sjsg 	amdgpu_atombios_scratch_regs_lock(adev, true);
3272fb4d8502Sjsg 
3273fb4d8502Sjsg 	if (connector) {
3274fb4d8502Sjsg 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
3275fb4d8502Sjsg 
3276fb4d8502Sjsg 		/* select the clock/data port if it uses a router */
3277fb4d8502Sjsg 		if (amdgpu_connector->router.cd_valid)
3278fb4d8502Sjsg 			amdgpu_i2c_router_select_cd_port(amdgpu_connector);
3279fb4d8502Sjsg 
3280fb4d8502Sjsg 		/* turn eDP panel on for mode set */
3281fb4d8502Sjsg 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3282fb4d8502Sjsg 			amdgpu_atombios_encoder_set_edp_panel_power(connector,
3283fb4d8502Sjsg 							     ATOM_TRANSMITTER_ACTION_POWER_ON);
3284fb4d8502Sjsg 	}
3285fb4d8502Sjsg 
3286fb4d8502Sjsg 	/* this is needed for the pll/ss setup to work correctly in some cases */
3287fb4d8502Sjsg 	amdgpu_atombios_encoder_set_crtc_source(encoder);
3288fb4d8502Sjsg 	/* set up the FMT blocks */
3289fb4d8502Sjsg 	dce_v8_0_program_fmt(encoder);
3290fb4d8502Sjsg }
3291fb4d8502Sjsg 
dce_v8_0_encoder_commit(struct drm_encoder * encoder)3292fb4d8502Sjsg static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
3293fb4d8502Sjsg {
3294fb4d8502Sjsg 	struct drm_device *dev = encoder->dev;
3295ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
3296fb4d8502Sjsg 
3297fb4d8502Sjsg 	/* need to call this here as we need the crtc set up */
3298fb4d8502Sjsg 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
3299fb4d8502Sjsg 	amdgpu_atombios_scratch_regs_lock(adev, false);
3300fb4d8502Sjsg }
3301fb4d8502Sjsg 
dce_v8_0_encoder_disable(struct drm_encoder * encoder)3302fb4d8502Sjsg static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
3303fb4d8502Sjsg {
3304fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3305fb4d8502Sjsg 	struct amdgpu_encoder_atom_dig *dig;
3306fb4d8502Sjsg 
3307fb4d8502Sjsg 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3308fb4d8502Sjsg 
3309fb4d8502Sjsg 	if (amdgpu_atombios_encoder_is_digital(encoder)) {
3310fb4d8502Sjsg 		if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
3311fb4d8502Sjsg 			dce_v8_0_afmt_enable(encoder, false);
3312fb4d8502Sjsg 		dig = amdgpu_encoder->enc_priv;
3313fb4d8502Sjsg 		dig->dig_encoder = -1;
3314fb4d8502Sjsg 	}
3315fb4d8502Sjsg 	amdgpu_encoder->active_device = 0;
3316fb4d8502Sjsg }
3317fb4d8502Sjsg 
3318fb4d8502Sjsg /* these are handled by the primary encoders */
dce_v8_0_ext_prepare(struct drm_encoder * encoder)3319fb4d8502Sjsg static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
3320fb4d8502Sjsg {
3321fb4d8502Sjsg 
3322fb4d8502Sjsg }
3323fb4d8502Sjsg 
dce_v8_0_ext_commit(struct drm_encoder * encoder)3324fb4d8502Sjsg static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
3325fb4d8502Sjsg {
3326fb4d8502Sjsg 
3327fb4d8502Sjsg }
3328fb4d8502Sjsg 
3329fb4d8502Sjsg static void
dce_v8_0_ext_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)3330fb4d8502Sjsg dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
3331fb4d8502Sjsg 		      struct drm_display_mode *mode,
3332fb4d8502Sjsg 		      struct drm_display_mode *adjusted_mode)
3333fb4d8502Sjsg {
3334fb4d8502Sjsg 
3335fb4d8502Sjsg }
3336fb4d8502Sjsg 
dce_v8_0_ext_disable(struct drm_encoder * encoder)3337fb4d8502Sjsg static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
3338fb4d8502Sjsg {
3339fb4d8502Sjsg 
3340fb4d8502Sjsg }
3341fb4d8502Sjsg 
3342fb4d8502Sjsg static void
dce_v8_0_ext_dpms(struct drm_encoder * encoder,int mode)3343fb4d8502Sjsg dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
3344fb4d8502Sjsg {
3345fb4d8502Sjsg 
3346fb4d8502Sjsg }
3347fb4d8502Sjsg 
3348fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
3349fb4d8502Sjsg 	.dpms = dce_v8_0_ext_dpms,
3350fb4d8502Sjsg 	.prepare = dce_v8_0_ext_prepare,
3351fb4d8502Sjsg 	.mode_set = dce_v8_0_ext_mode_set,
3352fb4d8502Sjsg 	.commit = dce_v8_0_ext_commit,
3353fb4d8502Sjsg 	.disable = dce_v8_0_ext_disable,
3354fb4d8502Sjsg 	/* no detect for TMDS/LVDS yet */
3355fb4d8502Sjsg };
3356fb4d8502Sjsg 
3357fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
3358fb4d8502Sjsg 	.dpms = amdgpu_atombios_encoder_dpms,
3359fb4d8502Sjsg 	.mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3360fb4d8502Sjsg 	.prepare = dce_v8_0_encoder_prepare,
3361fb4d8502Sjsg 	.mode_set = dce_v8_0_encoder_mode_set,
3362fb4d8502Sjsg 	.commit = dce_v8_0_encoder_commit,
3363fb4d8502Sjsg 	.disable = dce_v8_0_encoder_disable,
3364fb4d8502Sjsg 	.detect = amdgpu_atombios_encoder_dig_detect,
3365fb4d8502Sjsg };
3366fb4d8502Sjsg 
3367fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
3368fb4d8502Sjsg 	.dpms = amdgpu_atombios_encoder_dpms,
3369fb4d8502Sjsg 	.mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3370fb4d8502Sjsg 	.prepare = dce_v8_0_encoder_prepare,
3371fb4d8502Sjsg 	.mode_set = dce_v8_0_encoder_mode_set,
3372fb4d8502Sjsg 	.commit = dce_v8_0_encoder_commit,
3373fb4d8502Sjsg 	.detect = amdgpu_atombios_encoder_dac_detect,
3374fb4d8502Sjsg };
3375fb4d8502Sjsg 
dce_v8_0_encoder_destroy(struct drm_encoder * encoder)3376fb4d8502Sjsg static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
3377fb4d8502Sjsg {
3378fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3379fb4d8502Sjsg 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3380fb4d8502Sjsg 		amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
3381fb4d8502Sjsg 	kfree(amdgpu_encoder->enc_priv);
3382fb4d8502Sjsg 	drm_encoder_cleanup(encoder);
3383fb4d8502Sjsg 	kfree(amdgpu_encoder);
3384fb4d8502Sjsg }
3385fb4d8502Sjsg 
3386fb4d8502Sjsg static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
3387fb4d8502Sjsg 	.destroy = dce_v8_0_encoder_destroy,
3388fb4d8502Sjsg };
3389fb4d8502Sjsg 
dce_v8_0_encoder_add(struct amdgpu_device * adev,uint32_t encoder_enum,uint32_t supported_device,u16 caps)3390fb4d8502Sjsg static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
3391fb4d8502Sjsg 				 uint32_t encoder_enum,
3392fb4d8502Sjsg 				 uint32_t supported_device,
3393fb4d8502Sjsg 				 u16 caps)
3394fb4d8502Sjsg {
3395ad8b1aafSjsg 	struct drm_device *dev = adev_to_drm(adev);
3396fb4d8502Sjsg 	struct drm_encoder *encoder;
3397fb4d8502Sjsg 	struct amdgpu_encoder *amdgpu_encoder;
3398fb4d8502Sjsg 
3399fb4d8502Sjsg 	/* see if we already added it */
3400fb4d8502Sjsg 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3401fb4d8502Sjsg 		amdgpu_encoder = to_amdgpu_encoder(encoder);
3402fb4d8502Sjsg 		if (amdgpu_encoder->encoder_enum == encoder_enum) {
3403fb4d8502Sjsg 			amdgpu_encoder->devices |= supported_device;
3404fb4d8502Sjsg 			return;
3405fb4d8502Sjsg 		}
3406fb4d8502Sjsg 
3407fb4d8502Sjsg 	}
3408fb4d8502Sjsg 
3409fb4d8502Sjsg 	/* add a new one */
3410fb4d8502Sjsg 	amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
3411fb4d8502Sjsg 	if (!amdgpu_encoder)
3412fb4d8502Sjsg 		return;
3413fb4d8502Sjsg 
3414fb4d8502Sjsg 	encoder = &amdgpu_encoder->base;
3415fb4d8502Sjsg 	switch (adev->mode_info.num_crtc) {
3416fb4d8502Sjsg 	case 1:
3417fb4d8502Sjsg 		encoder->possible_crtcs = 0x1;
3418fb4d8502Sjsg 		break;
3419fb4d8502Sjsg 	case 2:
3420fb4d8502Sjsg 	default:
3421fb4d8502Sjsg 		encoder->possible_crtcs = 0x3;
3422fb4d8502Sjsg 		break;
3423fb4d8502Sjsg 	case 4:
3424fb4d8502Sjsg 		encoder->possible_crtcs = 0xf;
3425fb4d8502Sjsg 		break;
3426fb4d8502Sjsg 	case 6:
3427fb4d8502Sjsg 		encoder->possible_crtcs = 0x3f;
3428fb4d8502Sjsg 		break;
3429fb4d8502Sjsg 	}
3430fb4d8502Sjsg 
3431fb4d8502Sjsg 	amdgpu_encoder->enc_priv = NULL;
3432fb4d8502Sjsg 
3433fb4d8502Sjsg 	amdgpu_encoder->encoder_enum = encoder_enum;
3434fb4d8502Sjsg 	amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
3435fb4d8502Sjsg 	amdgpu_encoder->devices = supported_device;
3436fb4d8502Sjsg 	amdgpu_encoder->rmx_type = RMX_OFF;
3437fb4d8502Sjsg 	amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
3438fb4d8502Sjsg 	amdgpu_encoder->is_ext_encoder = false;
3439fb4d8502Sjsg 	amdgpu_encoder->caps = caps;
3440fb4d8502Sjsg 
3441fb4d8502Sjsg 	switch (amdgpu_encoder->encoder_id) {
3442fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
3443fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
3444fb4d8502Sjsg 		drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3445fb4d8502Sjsg 				 DRM_MODE_ENCODER_DAC, NULL);
3446fb4d8502Sjsg 		drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
3447fb4d8502Sjsg 		break;
3448fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
3449fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
3450fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
3451fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
3452fb4d8502Sjsg 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
3453fb4d8502Sjsg 		if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3454fb4d8502Sjsg 			amdgpu_encoder->rmx_type = RMX_FULL;
3455fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3456fb4d8502Sjsg 					 DRM_MODE_ENCODER_LVDS, NULL);
3457fb4d8502Sjsg 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
3458fb4d8502Sjsg 		} else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3459fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3460fb4d8502Sjsg 					 DRM_MODE_ENCODER_DAC, NULL);
3461fb4d8502Sjsg 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3462fb4d8502Sjsg 		} else {
3463fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3464fb4d8502Sjsg 					 DRM_MODE_ENCODER_TMDS, NULL);
3465fb4d8502Sjsg 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3466fb4d8502Sjsg 		}
3467fb4d8502Sjsg 		drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
3468fb4d8502Sjsg 		break;
3469fb4d8502Sjsg 	case ENCODER_OBJECT_ID_SI170B:
3470fb4d8502Sjsg 	case ENCODER_OBJECT_ID_CH7303:
3471fb4d8502Sjsg 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
3472fb4d8502Sjsg 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
3473fb4d8502Sjsg 	case ENCODER_OBJECT_ID_TITFP513:
3474fb4d8502Sjsg 	case ENCODER_OBJECT_ID_VT1623:
3475fb4d8502Sjsg 	case ENCODER_OBJECT_ID_HDMI_SI1930:
3476fb4d8502Sjsg 	case ENCODER_OBJECT_ID_TRAVIS:
3477fb4d8502Sjsg 	case ENCODER_OBJECT_ID_NUTMEG:
3478fb4d8502Sjsg 		/* these are handled by the primary encoders */
3479fb4d8502Sjsg 		amdgpu_encoder->is_ext_encoder = true;
3480fb4d8502Sjsg 		if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3481fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3482fb4d8502Sjsg 					 DRM_MODE_ENCODER_LVDS, NULL);
3483fb4d8502Sjsg 		else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
3484fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3485fb4d8502Sjsg 					 DRM_MODE_ENCODER_DAC, NULL);
3486fb4d8502Sjsg 		else
3487fb4d8502Sjsg 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3488fb4d8502Sjsg 					 DRM_MODE_ENCODER_TMDS, NULL);
3489fb4d8502Sjsg 		drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
3490fb4d8502Sjsg 		break;
3491fb4d8502Sjsg 	}
3492fb4d8502Sjsg }
3493fb4d8502Sjsg 
3494fb4d8502Sjsg static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
3495fb4d8502Sjsg 	.bandwidth_update = &dce_v8_0_bandwidth_update,
3496fb4d8502Sjsg 	.vblank_get_counter = &dce_v8_0_vblank_get_counter,
3497fb4d8502Sjsg 	.backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
3498fb4d8502Sjsg 	.backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
3499fb4d8502Sjsg 	.hpd_sense = &dce_v8_0_hpd_sense,
3500fb4d8502Sjsg 	.hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
3501fb4d8502Sjsg 	.hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
3502fb4d8502Sjsg 	.page_flip = &dce_v8_0_page_flip,
3503fb4d8502Sjsg 	.page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
3504fb4d8502Sjsg 	.add_encoder = &dce_v8_0_encoder_add,
3505fb4d8502Sjsg 	.add_connector = &amdgpu_connector_add,
3506fb4d8502Sjsg };
3507fb4d8502Sjsg 
dce_v8_0_set_display_funcs(struct amdgpu_device * adev)3508fb4d8502Sjsg static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
3509fb4d8502Sjsg {
3510fb4d8502Sjsg 	adev->mode_info.funcs = &dce_v8_0_display_funcs;
3511fb4d8502Sjsg }
3512fb4d8502Sjsg 
3513fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
3514fb4d8502Sjsg 	.set = dce_v8_0_set_crtc_interrupt_state,
3515fb4d8502Sjsg 	.process = dce_v8_0_crtc_irq,
3516fb4d8502Sjsg };
3517fb4d8502Sjsg 
3518fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
3519fb4d8502Sjsg 	.set = dce_v8_0_set_pageflip_interrupt_state,
3520fb4d8502Sjsg 	.process = dce_v8_0_pageflip_irq,
3521fb4d8502Sjsg };
3522fb4d8502Sjsg 
3523fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
3524fb4d8502Sjsg 	.set = dce_v8_0_set_hpd_interrupt_state,
3525fb4d8502Sjsg 	.process = dce_v8_0_hpd_irq,
3526fb4d8502Sjsg };
3527fb4d8502Sjsg 
dce_v8_0_set_irq_funcs(struct amdgpu_device * adev)3528fb4d8502Sjsg static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
3529fb4d8502Sjsg {
3530fb4d8502Sjsg 	if (adev->mode_info.num_crtc > 0)
3531fb4d8502Sjsg 		adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
3532fb4d8502Sjsg 	else
3533fb4d8502Sjsg 		adev->crtc_irq.num_types = 0;
3534fb4d8502Sjsg 	adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
3535fb4d8502Sjsg 
3536fb4d8502Sjsg 	adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
3537fb4d8502Sjsg 	adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
3538fb4d8502Sjsg 
3539fb4d8502Sjsg 	adev->hpd_irq.num_types = adev->mode_info.num_hpd;
3540fb4d8502Sjsg 	adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
3541fb4d8502Sjsg }
3542fb4d8502Sjsg 
3543*f005ef32Sjsg const struct amdgpu_ip_block_version dce_v8_0_ip_block = {
3544fb4d8502Sjsg 	.type = AMD_IP_BLOCK_TYPE_DCE,
3545fb4d8502Sjsg 	.major = 8,
3546fb4d8502Sjsg 	.minor = 0,
3547fb4d8502Sjsg 	.rev = 0,
3548fb4d8502Sjsg 	.funcs = &dce_v8_0_ip_funcs,
3549fb4d8502Sjsg };
3550fb4d8502Sjsg 
3551*f005ef32Sjsg const struct amdgpu_ip_block_version dce_v8_1_ip_block = {
3552fb4d8502Sjsg 	.type = AMD_IP_BLOCK_TYPE_DCE,
3553fb4d8502Sjsg 	.major = 8,
3554fb4d8502Sjsg 	.minor = 1,
3555fb4d8502Sjsg 	.rev = 0,
3556fb4d8502Sjsg 	.funcs = &dce_v8_0_ip_funcs,
3557fb4d8502Sjsg };
3558fb4d8502Sjsg 
3559*f005ef32Sjsg const struct amdgpu_ip_block_version dce_v8_2_ip_block = {
3560fb4d8502Sjsg 	.type = AMD_IP_BLOCK_TYPE_DCE,
3561fb4d8502Sjsg 	.major = 8,
3562fb4d8502Sjsg 	.minor = 2,
3563fb4d8502Sjsg 	.rev = 0,
3564fb4d8502Sjsg 	.funcs = &dce_v8_0_ip_funcs,
3565fb4d8502Sjsg };
3566fb4d8502Sjsg 
3567*f005ef32Sjsg const struct amdgpu_ip_block_version dce_v8_3_ip_block = {
3568fb4d8502Sjsg 	.type = AMD_IP_BLOCK_TYPE_DCE,
3569fb4d8502Sjsg 	.major = 8,
3570fb4d8502Sjsg 	.minor = 3,
3571fb4d8502Sjsg 	.rev = 0,
3572fb4d8502Sjsg 	.funcs = &dce_v8_0_ip_funcs,
3573fb4d8502Sjsg };
3574fb4d8502Sjsg 
3575*f005ef32Sjsg const struct amdgpu_ip_block_version dce_v8_5_ip_block = {
3576fb4d8502Sjsg 	.type = AMD_IP_BLOCK_TYPE_DCE,
3577fb4d8502Sjsg 	.major = 8,
3578fb4d8502Sjsg 	.minor = 5,
3579fb4d8502Sjsg 	.rev = 0,
3580fb4d8502Sjsg 	.funcs = &dce_v8_0_ip_funcs,
3581fb4d8502Sjsg };
3582