1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2015 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg */
23c349dbc7Sjsg
24c349dbc7Sjsg #include <linux/pci.h>
25c349dbc7Sjsg
26c349dbc7Sjsg #include <drm/drm_fourcc.h>
27*f005ef32Sjsg #include <drm/drm_modeset_helper.h>
28*f005ef32Sjsg #include <drm/drm_modeset_helper_vtables.h>
29c349dbc7Sjsg #include <drm/drm_vblank.h>
30c349dbc7Sjsg
31fb4d8502Sjsg #include "amdgpu.h"
32fb4d8502Sjsg #include "amdgpu_pm.h"
33fb4d8502Sjsg #include "amdgpu_i2c.h"
34fb4d8502Sjsg #include "atom.h"
35fb4d8502Sjsg #include "amdgpu_atombios.h"
36fb4d8502Sjsg #include "atombios_crtc.h"
37fb4d8502Sjsg #include "atombios_encoders.h"
38fb4d8502Sjsg #include "amdgpu_pll.h"
39fb4d8502Sjsg #include "amdgpu_connectors.h"
40c349dbc7Sjsg #include "amdgpu_display.h"
41fb4d8502Sjsg
42fb4d8502Sjsg #include "bif/bif_3_0_d.h"
43fb4d8502Sjsg #include "bif/bif_3_0_sh_mask.h"
44fb4d8502Sjsg #include "oss/oss_1_0_d.h"
45fb4d8502Sjsg #include "oss/oss_1_0_sh_mask.h"
46fb4d8502Sjsg #include "gca/gfx_6_0_d.h"
47fb4d8502Sjsg #include "gca/gfx_6_0_sh_mask.h"
48fb4d8502Sjsg #include "gmc/gmc_6_0_d.h"
49fb4d8502Sjsg #include "gmc/gmc_6_0_sh_mask.h"
50fb4d8502Sjsg #include "dce/dce_6_0_d.h"
51fb4d8502Sjsg #include "dce/dce_6_0_sh_mask.h"
52fb4d8502Sjsg #include "gca/gfx_7_2_enum.h"
53fb4d8502Sjsg #include "dce_v6_0.h"
54fb4d8502Sjsg #include "si_enums.h"
55fb4d8502Sjsg
56fb4d8502Sjsg static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev);
57fb4d8502Sjsg static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev);
58fb4d8502Sjsg
59fb4d8502Sjsg static const u32 crtc_offsets[6] =
60fb4d8502Sjsg {
61fb4d8502Sjsg SI_CRTC0_REGISTER_OFFSET,
62fb4d8502Sjsg SI_CRTC1_REGISTER_OFFSET,
63fb4d8502Sjsg SI_CRTC2_REGISTER_OFFSET,
64fb4d8502Sjsg SI_CRTC3_REGISTER_OFFSET,
65fb4d8502Sjsg SI_CRTC4_REGISTER_OFFSET,
66fb4d8502Sjsg SI_CRTC5_REGISTER_OFFSET
67fb4d8502Sjsg };
68fb4d8502Sjsg
69fb4d8502Sjsg static const u32 hpd_offsets[] =
70fb4d8502Sjsg {
71fb4d8502Sjsg mmDC_HPD1_INT_STATUS - mmDC_HPD1_INT_STATUS,
72fb4d8502Sjsg mmDC_HPD2_INT_STATUS - mmDC_HPD1_INT_STATUS,
73fb4d8502Sjsg mmDC_HPD3_INT_STATUS - mmDC_HPD1_INT_STATUS,
74fb4d8502Sjsg mmDC_HPD4_INT_STATUS - mmDC_HPD1_INT_STATUS,
75fb4d8502Sjsg mmDC_HPD5_INT_STATUS - mmDC_HPD1_INT_STATUS,
76fb4d8502Sjsg mmDC_HPD6_INT_STATUS - mmDC_HPD1_INT_STATUS,
77fb4d8502Sjsg };
78fb4d8502Sjsg
79fb4d8502Sjsg static const uint32_t dig_offsets[] = {
80fb4d8502Sjsg SI_CRTC0_REGISTER_OFFSET,
81fb4d8502Sjsg SI_CRTC1_REGISTER_OFFSET,
82fb4d8502Sjsg SI_CRTC2_REGISTER_OFFSET,
83fb4d8502Sjsg SI_CRTC3_REGISTER_OFFSET,
84fb4d8502Sjsg SI_CRTC4_REGISTER_OFFSET,
85fb4d8502Sjsg SI_CRTC5_REGISTER_OFFSET,
86fb4d8502Sjsg (0x13830 - 0x7030) >> 2,
87fb4d8502Sjsg };
88fb4d8502Sjsg
89fb4d8502Sjsg static const struct {
90fb4d8502Sjsg uint32_t reg;
91fb4d8502Sjsg uint32_t vblank;
92fb4d8502Sjsg uint32_t vline;
93fb4d8502Sjsg uint32_t hpd;
94fb4d8502Sjsg
95fb4d8502Sjsg } interrupt_status_offsets[6] = { {
96fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS,
97fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
98fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
99fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
100fb4d8502Sjsg }, {
101fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
102fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
103fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
104fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
105fb4d8502Sjsg }, {
106fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
107fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
108fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
109fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
110fb4d8502Sjsg }, {
111fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
112fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
113fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
114fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
115fb4d8502Sjsg }, {
116fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
117fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
118fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
119fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
120fb4d8502Sjsg }, {
121fb4d8502Sjsg .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
122fb4d8502Sjsg .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
123fb4d8502Sjsg .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
124fb4d8502Sjsg .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
125fb4d8502Sjsg } };
126fb4d8502Sjsg
dce_v6_0_audio_endpt_rreg(struct amdgpu_device * adev,u32 block_offset,u32 reg)127fb4d8502Sjsg static u32 dce_v6_0_audio_endpt_rreg(struct amdgpu_device *adev,
128fb4d8502Sjsg u32 block_offset, u32 reg)
129fb4d8502Sjsg {
130fb4d8502Sjsg unsigned long flags;
131fb4d8502Sjsg u32 r;
132fb4d8502Sjsg
133fb4d8502Sjsg spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
134fb4d8502Sjsg WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
135fb4d8502Sjsg r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
136fb4d8502Sjsg spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
137fb4d8502Sjsg
138fb4d8502Sjsg return r;
139fb4d8502Sjsg }
140fb4d8502Sjsg
dce_v6_0_audio_endpt_wreg(struct amdgpu_device * adev,u32 block_offset,u32 reg,u32 v)141fb4d8502Sjsg static void dce_v6_0_audio_endpt_wreg(struct amdgpu_device *adev,
142fb4d8502Sjsg u32 block_offset, u32 reg, u32 v)
143fb4d8502Sjsg {
144fb4d8502Sjsg unsigned long flags;
145fb4d8502Sjsg
146fb4d8502Sjsg spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
147fb4d8502Sjsg WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset,
148fb4d8502Sjsg reg | AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_WRITE_EN_MASK);
149fb4d8502Sjsg WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
150fb4d8502Sjsg spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
151fb4d8502Sjsg }
152fb4d8502Sjsg
dce_v6_0_vblank_get_counter(struct amdgpu_device * adev,int crtc)153fb4d8502Sjsg static u32 dce_v6_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
154fb4d8502Sjsg {
155fb4d8502Sjsg if (crtc >= adev->mode_info.num_crtc)
156fb4d8502Sjsg return 0;
157fb4d8502Sjsg else
158fb4d8502Sjsg return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
159fb4d8502Sjsg }
160fb4d8502Sjsg
dce_v6_0_pageflip_interrupt_init(struct amdgpu_device * adev)161fb4d8502Sjsg static void dce_v6_0_pageflip_interrupt_init(struct amdgpu_device *adev)
162fb4d8502Sjsg {
163fb4d8502Sjsg unsigned i;
164fb4d8502Sjsg
165fb4d8502Sjsg /* Enable pflip interrupts */
166fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++)
167fb4d8502Sjsg amdgpu_irq_get(adev, &adev->pageflip_irq, i);
168fb4d8502Sjsg }
169fb4d8502Sjsg
dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device * adev)170fb4d8502Sjsg static void dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
171fb4d8502Sjsg {
172fb4d8502Sjsg unsigned i;
173fb4d8502Sjsg
174fb4d8502Sjsg /* Disable pflip interrupts */
175fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++)
176fb4d8502Sjsg amdgpu_irq_put(adev, &adev->pageflip_irq, i);
177fb4d8502Sjsg }
178fb4d8502Sjsg
179fb4d8502Sjsg /**
180fb4d8502Sjsg * dce_v6_0_page_flip - pageflip callback.
181fb4d8502Sjsg *
182fb4d8502Sjsg * @adev: amdgpu_device pointer
183fb4d8502Sjsg * @crtc_id: crtc to cleanup pageflip on
184fb4d8502Sjsg * @crtc_base: new address of the crtc (GPU MC address)
1855ca02815Sjsg * @async: asynchronous flip
186fb4d8502Sjsg *
187fb4d8502Sjsg * Does the actual pageflip (evergreen+).
188fb4d8502Sjsg * During vblank we take the crtc lock and wait for the update_pending
189fb4d8502Sjsg * bit to go high, when it does, we release the lock, and allow the
190fb4d8502Sjsg * double buffered update to take place.
191fb4d8502Sjsg * Returns the current update pending status.
192fb4d8502Sjsg */
dce_v6_0_page_flip(struct amdgpu_device * adev,int crtc_id,u64 crtc_base,bool async)193fb4d8502Sjsg static void dce_v6_0_page_flip(struct amdgpu_device *adev,
194fb4d8502Sjsg int crtc_id, u64 crtc_base, bool async)
195fb4d8502Sjsg {
196fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
197c349dbc7Sjsg struct drm_framebuffer *fb = amdgpu_crtc->base.primary->fb;
198fb4d8502Sjsg
199fb4d8502Sjsg /* flip at hsync for async, default is vsync */
200fb4d8502Sjsg WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
201fb4d8502Sjsg GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
202c349dbc7Sjsg /* update pitch */
203c349dbc7Sjsg WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset,
204c349dbc7Sjsg fb->pitches[0] / fb->format->cpp[0]);
205fb4d8502Sjsg /* update the scanout addresses */
206fb4d8502Sjsg WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
207fb4d8502Sjsg upper_32_bits(crtc_base));
208fb4d8502Sjsg WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
209fb4d8502Sjsg (u32)crtc_base);
210fb4d8502Sjsg
211fb4d8502Sjsg /* post the write */
212fb4d8502Sjsg RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
213fb4d8502Sjsg }
214fb4d8502Sjsg
dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device * adev,int crtc,u32 * vbl,u32 * position)215fb4d8502Sjsg static int dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
216fb4d8502Sjsg u32 *vbl, u32 *position)
217fb4d8502Sjsg {
218fb4d8502Sjsg if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
219fb4d8502Sjsg return -EINVAL;
220fb4d8502Sjsg *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
221fb4d8502Sjsg *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
222fb4d8502Sjsg
223fb4d8502Sjsg return 0;
224fb4d8502Sjsg
225fb4d8502Sjsg }
226fb4d8502Sjsg
227fb4d8502Sjsg /**
228fb4d8502Sjsg * dce_v6_0_hpd_sense - hpd sense callback.
229fb4d8502Sjsg *
230fb4d8502Sjsg * @adev: amdgpu_device pointer
231fb4d8502Sjsg * @hpd: hpd (hotplug detect) pin
232fb4d8502Sjsg *
233fb4d8502Sjsg * Checks if a digital monitor is connected (evergreen+).
234fb4d8502Sjsg * Returns true if connected, false if not connected.
235fb4d8502Sjsg */
dce_v6_0_hpd_sense(struct amdgpu_device * adev,enum amdgpu_hpd_id hpd)236fb4d8502Sjsg static bool dce_v6_0_hpd_sense(struct amdgpu_device *adev,
237fb4d8502Sjsg enum amdgpu_hpd_id hpd)
238fb4d8502Sjsg {
239fb4d8502Sjsg bool connected = false;
240fb4d8502Sjsg
241fb4d8502Sjsg if (hpd >= adev->mode_info.num_hpd)
242fb4d8502Sjsg return connected;
243fb4d8502Sjsg
244fb4d8502Sjsg if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
245fb4d8502Sjsg connected = true;
246fb4d8502Sjsg
247fb4d8502Sjsg return connected;
248fb4d8502Sjsg }
249fb4d8502Sjsg
250fb4d8502Sjsg /**
251fb4d8502Sjsg * dce_v6_0_hpd_set_polarity - hpd set polarity callback.
252fb4d8502Sjsg *
253fb4d8502Sjsg * @adev: amdgpu_device pointer
254fb4d8502Sjsg * @hpd: hpd (hotplug detect) pin
255fb4d8502Sjsg *
256fb4d8502Sjsg * Set the polarity of the hpd pin (evergreen+).
257fb4d8502Sjsg */
dce_v6_0_hpd_set_polarity(struct amdgpu_device * adev,enum amdgpu_hpd_id hpd)258fb4d8502Sjsg static void dce_v6_0_hpd_set_polarity(struct amdgpu_device *adev,
259fb4d8502Sjsg enum amdgpu_hpd_id hpd)
260fb4d8502Sjsg {
261fb4d8502Sjsg u32 tmp;
262fb4d8502Sjsg bool connected = dce_v6_0_hpd_sense(adev, hpd);
263fb4d8502Sjsg
264fb4d8502Sjsg if (hpd >= adev->mode_info.num_hpd)
265fb4d8502Sjsg return;
266fb4d8502Sjsg
267fb4d8502Sjsg tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
268fb4d8502Sjsg if (connected)
269fb4d8502Sjsg tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
270fb4d8502Sjsg else
271fb4d8502Sjsg tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
272fb4d8502Sjsg WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
273fb4d8502Sjsg }
274fb4d8502Sjsg
275fb4d8502Sjsg /**
276fb4d8502Sjsg * dce_v6_0_hpd_init - hpd setup callback.
277fb4d8502Sjsg *
278fb4d8502Sjsg * @adev: amdgpu_device pointer
279fb4d8502Sjsg *
280fb4d8502Sjsg * Setup the hpd pins used by the card (evergreen+).
281fb4d8502Sjsg * Enable the pin, set the polarity, and enable the hpd interrupts.
282fb4d8502Sjsg */
dce_v6_0_hpd_init(struct amdgpu_device * adev)283fb4d8502Sjsg static void dce_v6_0_hpd_init(struct amdgpu_device *adev)
284fb4d8502Sjsg {
285ad8b1aafSjsg struct drm_device *dev = adev_to_drm(adev);
286fb4d8502Sjsg struct drm_connector *connector;
287c349dbc7Sjsg struct drm_connector_list_iter iter;
288fb4d8502Sjsg u32 tmp;
289fb4d8502Sjsg
290c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
291c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
292fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
293fb4d8502Sjsg
294fb4d8502Sjsg if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
295fb4d8502Sjsg continue;
296fb4d8502Sjsg
297fb4d8502Sjsg tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
298fb4d8502Sjsg tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
299fb4d8502Sjsg WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
300fb4d8502Sjsg
301fb4d8502Sjsg if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
302fb4d8502Sjsg connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
303fb4d8502Sjsg /* don't try to enable hpd on eDP or LVDS avoid breaking the
304fb4d8502Sjsg * aux dp channel on imac and help (but not completely fix)
305fb4d8502Sjsg * https://bugzilla.redhat.com/show_bug.cgi?id=726143
306fb4d8502Sjsg * also avoid interrupt storms during dpms.
307fb4d8502Sjsg */
308fb4d8502Sjsg tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
309fb4d8502Sjsg tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
310fb4d8502Sjsg WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
311fb4d8502Sjsg continue;
312fb4d8502Sjsg }
313fb4d8502Sjsg
314fb4d8502Sjsg dce_v6_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
315fb4d8502Sjsg amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
316fb4d8502Sjsg }
317c349dbc7Sjsg drm_connector_list_iter_end(&iter);
318fb4d8502Sjsg }
319fb4d8502Sjsg
320fb4d8502Sjsg /**
321fb4d8502Sjsg * dce_v6_0_hpd_fini - hpd tear down callback.
322fb4d8502Sjsg *
323fb4d8502Sjsg * @adev: amdgpu_device pointer
324fb4d8502Sjsg *
325fb4d8502Sjsg * Tear down the hpd pins used by the card (evergreen+).
326fb4d8502Sjsg * Disable the hpd interrupts.
327fb4d8502Sjsg */
dce_v6_0_hpd_fini(struct amdgpu_device * adev)328fb4d8502Sjsg static void dce_v6_0_hpd_fini(struct amdgpu_device *adev)
329fb4d8502Sjsg {
330ad8b1aafSjsg struct drm_device *dev = adev_to_drm(adev);
331fb4d8502Sjsg struct drm_connector *connector;
332c349dbc7Sjsg struct drm_connector_list_iter iter;
333fb4d8502Sjsg u32 tmp;
334fb4d8502Sjsg
335c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
336c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
337fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
338fb4d8502Sjsg
339fb4d8502Sjsg if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
340fb4d8502Sjsg continue;
341fb4d8502Sjsg
342fb4d8502Sjsg tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
343fb4d8502Sjsg tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
3441bb76ff1Sjsg WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
345fb4d8502Sjsg
346fb4d8502Sjsg amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
347fb4d8502Sjsg }
348c349dbc7Sjsg drm_connector_list_iter_end(&iter);
349fb4d8502Sjsg }
350fb4d8502Sjsg
dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device * adev)351fb4d8502Sjsg static u32 dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
352fb4d8502Sjsg {
353fb4d8502Sjsg return mmDC_GPIO_HPD_A;
354fb4d8502Sjsg }
355fb4d8502Sjsg
dce_v6_0_set_vga_render_state(struct amdgpu_device * adev,bool render)356fb4d8502Sjsg static void dce_v6_0_set_vga_render_state(struct amdgpu_device *adev,
357fb4d8502Sjsg bool render)
358fb4d8502Sjsg {
359fb4d8502Sjsg if (!render)
360fb4d8502Sjsg WREG32(mmVGA_RENDER_CONTROL,
361fb4d8502Sjsg RREG32(mmVGA_RENDER_CONTROL) & VGA_VSTATUS_CNTL);
362fb4d8502Sjsg
363fb4d8502Sjsg }
364fb4d8502Sjsg
dce_v6_0_get_num_crtc(struct amdgpu_device * adev)365fb4d8502Sjsg static int dce_v6_0_get_num_crtc(struct amdgpu_device *adev)
366fb4d8502Sjsg {
367fb4d8502Sjsg switch (adev->asic_type) {
368fb4d8502Sjsg case CHIP_TAHITI:
369fb4d8502Sjsg case CHIP_PITCAIRN:
370fb4d8502Sjsg case CHIP_VERDE:
371fb4d8502Sjsg return 6;
372fb4d8502Sjsg case CHIP_OLAND:
373fb4d8502Sjsg return 2;
374fb4d8502Sjsg default:
375fb4d8502Sjsg return 0;
376fb4d8502Sjsg }
377fb4d8502Sjsg }
378fb4d8502Sjsg
dce_v6_0_disable_dce(struct amdgpu_device * adev)379fb4d8502Sjsg void dce_v6_0_disable_dce(struct amdgpu_device *adev)
380fb4d8502Sjsg {
381fb4d8502Sjsg /*Disable VGA render and enabled crtc, if has DCE engine*/
382fb4d8502Sjsg if (amdgpu_atombios_has_dce_engine_info(adev)) {
383fb4d8502Sjsg u32 tmp;
384fb4d8502Sjsg int crtc_enabled, i;
385fb4d8502Sjsg
386fb4d8502Sjsg dce_v6_0_set_vga_render_state(adev, false);
387fb4d8502Sjsg
388fb4d8502Sjsg /*Disable crtc*/
389fb4d8502Sjsg for (i = 0; i < dce_v6_0_get_num_crtc(adev); i++) {
390fb4d8502Sjsg crtc_enabled = RREG32(mmCRTC_CONTROL + crtc_offsets[i]) &
391fb4d8502Sjsg CRTC_CONTROL__CRTC_MASTER_EN_MASK;
392fb4d8502Sjsg if (crtc_enabled) {
393fb4d8502Sjsg WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
394fb4d8502Sjsg tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
395fb4d8502Sjsg tmp &= ~CRTC_CONTROL__CRTC_MASTER_EN_MASK;
396fb4d8502Sjsg WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
397fb4d8502Sjsg WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
398fb4d8502Sjsg }
399fb4d8502Sjsg }
400fb4d8502Sjsg }
401fb4d8502Sjsg }
402fb4d8502Sjsg
dce_v6_0_program_fmt(struct drm_encoder * encoder)403fb4d8502Sjsg static void dce_v6_0_program_fmt(struct drm_encoder *encoder)
404fb4d8502Sjsg {
405fb4d8502Sjsg
406fb4d8502Sjsg struct drm_device *dev = encoder->dev;
407ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
408fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
409fb4d8502Sjsg struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
410fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
411fb4d8502Sjsg int bpc = 0;
412fb4d8502Sjsg u32 tmp = 0;
413fb4d8502Sjsg enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
414fb4d8502Sjsg
415fb4d8502Sjsg if (connector) {
416fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
417fb4d8502Sjsg bpc = amdgpu_connector_get_monitor_bpc(connector);
418fb4d8502Sjsg dither = amdgpu_connector->dither;
419fb4d8502Sjsg }
420fb4d8502Sjsg
421fb4d8502Sjsg /* LVDS FMT is set up by atom */
422fb4d8502Sjsg if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
423fb4d8502Sjsg return;
424fb4d8502Sjsg
425fb4d8502Sjsg if (bpc == 0)
426fb4d8502Sjsg return;
427fb4d8502Sjsg
428fb4d8502Sjsg
429fb4d8502Sjsg switch (bpc) {
430fb4d8502Sjsg case 6:
431fb4d8502Sjsg if (dither == AMDGPU_FMT_DITHER_ENABLE)
432fb4d8502Sjsg /* XXX sort out optimal dither settings */
433fb4d8502Sjsg tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
434fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
435fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK);
436fb4d8502Sjsg else
437fb4d8502Sjsg tmp |= FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK;
438fb4d8502Sjsg break;
439fb4d8502Sjsg case 8:
440fb4d8502Sjsg if (dither == AMDGPU_FMT_DITHER_ENABLE)
441fb4d8502Sjsg /* XXX sort out optimal dither settings */
442fb4d8502Sjsg tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
443fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
444fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
445fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
446fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH_MASK);
447fb4d8502Sjsg else
448fb4d8502Sjsg tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
449fb4d8502Sjsg FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH_MASK);
450fb4d8502Sjsg break;
451fb4d8502Sjsg case 10:
452fb4d8502Sjsg default:
453fb4d8502Sjsg /* not needed */
454fb4d8502Sjsg break;
455fb4d8502Sjsg }
456fb4d8502Sjsg
457fb4d8502Sjsg WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
458fb4d8502Sjsg }
459fb4d8502Sjsg
460fb4d8502Sjsg /**
4615ca02815Sjsg * si_get_number_of_dram_channels - get the number of dram channels
462fb4d8502Sjsg *
463fb4d8502Sjsg * @adev: amdgpu_device pointer
464fb4d8502Sjsg *
465fb4d8502Sjsg * Look up the number of video ram channels (CIK).
466fb4d8502Sjsg * Used for display watermark bandwidth calculations
467fb4d8502Sjsg * Returns the number of dram channels
468fb4d8502Sjsg */
si_get_number_of_dram_channels(struct amdgpu_device * adev)469fb4d8502Sjsg static u32 si_get_number_of_dram_channels(struct amdgpu_device *adev)
470fb4d8502Sjsg {
471fb4d8502Sjsg u32 tmp = RREG32(mmMC_SHARED_CHMAP);
472fb4d8502Sjsg
473fb4d8502Sjsg switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
474fb4d8502Sjsg case 0:
475fb4d8502Sjsg default:
476fb4d8502Sjsg return 1;
477fb4d8502Sjsg case 1:
478fb4d8502Sjsg return 2;
479fb4d8502Sjsg case 2:
480fb4d8502Sjsg return 4;
481fb4d8502Sjsg case 3:
482fb4d8502Sjsg return 8;
483fb4d8502Sjsg case 4:
484fb4d8502Sjsg return 3;
485fb4d8502Sjsg case 5:
486fb4d8502Sjsg return 6;
487fb4d8502Sjsg case 6:
488fb4d8502Sjsg return 10;
489fb4d8502Sjsg case 7:
490fb4d8502Sjsg return 12;
491fb4d8502Sjsg case 8:
492fb4d8502Sjsg return 16;
493fb4d8502Sjsg }
494fb4d8502Sjsg }
495fb4d8502Sjsg
496fb4d8502Sjsg struct dce6_wm_params {
497fb4d8502Sjsg u32 dram_channels; /* number of dram channels */
498fb4d8502Sjsg u32 yclk; /* bandwidth per dram data pin in kHz */
499fb4d8502Sjsg u32 sclk; /* engine clock in kHz */
500fb4d8502Sjsg u32 disp_clk; /* display clock in kHz */
501fb4d8502Sjsg u32 src_width; /* viewport width */
502fb4d8502Sjsg u32 active_time; /* active display time in ns */
503fb4d8502Sjsg u32 blank_time; /* blank time in ns */
504fb4d8502Sjsg bool interlaced; /* mode is interlaced */
505fb4d8502Sjsg fixed20_12 vsc; /* vertical scale ratio */
506fb4d8502Sjsg u32 num_heads; /* number of active crtcs */
507fb4d8502Sjsg u32 bytes_per_pixel; /* bytes per pixel display + overlay */
508fb4d8502Sjsg u32 lb_size; /* line buffer allocated to pipe */
509fb4d8502Sjsg u32 vtaps; /* vertical scaler taps */
510fb4d8502Sjsg };
511fb4d8502Sjsg
512fb4d8502Sjsg /**
513fb4d8502Sjsg * dce_v6_0_dram_bandwidth - get the dram bandwidth
514fb4d8502Sjsg *
515fb4d8502Sjsg * @wm: watermark calculation data
516fb4d8502Sjsg *
517fb4d8502Sjsg * Calculate the raw dram bandwidth (CIK).
518fb4d8502Sjsg * Used for display watermark bandwidth calculations
519fb4d8502Sjsg * Returns the dram bandwidth in MBytes/s
520fb4d8502Sjsg */
dce_v6_0_dram_bandwidth(struct dce6_wm_params * wm)521fb4d8502Sjsg static u32 dce_v6_0_dram_bandwidth(struct dce6_wm_params *wm)
522fb4d8502Sjsg {
523fb4d8502Sjsg /* Calculate raw DRAM Bandwidth */
524fb4d8502Sjsg fixed20_12 dram_efficiency; /* 0.7 */
525fb4d8502Sjsg fixed20_12 yclk, dram_channels, bandwidth;
526fb4d8502Sjsg fixed20_12 a;
527fb4d8502Sjsg
528fb4d8502Sjsg a.full = dfixed_const(1000);
529fb4d8502Sjsg yclk.full = dfixed_const(wm->yclk);
530fb4d8502Sjsg yclk.full = dfixed_div(yclk, a);
531fb4d8502Sjsg dram_channels.full = dfixed_const(wm->dram_channels * 4);
532fb4d8502Sjsg a.full = dfixed_const(10);
533fb4d8502Sjsg dram_efficiency.full = dfixed_const(7);
534fb4d8502Sjsg dram_efficiency.full = dfixed_div(dram_efficiency, a);
535fb4d8502Sjsg bandwidth.full = dfixed_mul(dram_channels, yclk);
536fb4d8502Sjsg bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
537fb4d8502Sjsg
538fb4d8502Sjsg return dfixed_trunc(bandwidth);
539fb4d8502Sjsg }
540fb4d8502Sjsg
541fb4d8502Sjsg /**
542fb4d8502Sjsg * dce_v6_0_dram_bandwidth_for_display - get the dram bandwidth for display
543fb4d8502Sjsg *
544fb4d8502Sjsg * @wm: watermark calculation data
545fb4d8502Sjsg *
546fb4d8502Sjsg * Calculate the dram bandwidth used for display (CIK).
547fb4d8502Sjsg * Used for display watermark bandwidth calculations
548fb4d8502Sjsg * Returns the dram bandwidth for display in MBytes/s
549fb4d8502Sjsg */
dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params * wm)550fb4d8502Sjsg static u32 dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params *wm)
551fb4d8502Sjsg {
552fb4d8502Sjsg /* Calculate DRAM Bandwidth and the part allocated to display. */
553fb4d8502Sjsg fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
554fb4d8502Sjsg fixed20_12 yclk, dram_channels, bandwidth;
555fb4d8502Sjsg fixed20_12 a;
556fb4d8502Sjsg
557fb4d8502Sjsg a.full = dfixed_const(1000);
558fb4d8502Sjsg yclk.full = dfixed_const(wm->yclk);
559fb4d8502Sjsg yclk.full = dfixed_div(yclk, a);
560fb4d8502Sjsg dram_channels.full = dfixed_const(wm->dram_channels * 4);
561fb4d8502Sjsg a.full = dfixed_const(10);
562fb4d8502Sjsg disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
563fb4d8502Sjsg disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
564fb4d8502Sjsg bandwidth.full = dfixed_mul(dram_channels, yclk);
565fb4d8502Sjsg bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
566fb4d8502Sjsg
567fb4d8502Sjsg return dfixed_trunc(bandwidth);
568fb4d8502Sjsg }
569fb4d8502Sjsg
570fb4d8502Sjsg /**
571fb4d8502Sjsg * dce_v6_0_data_return_bandwidth - get the data return bandwidth
572fb4d8502Sjsg *
573fb4d8502Sjsg * @wm: watermark calculation data
574fb4d8502Sjsg *
575fb4d8502Sjsg * Calculate the data return bandwidth used for display (CIK).
576fb4d8502Sjsg * Used for display watermark bandwidth calculations
577fb4d8502Sjsg * Returns the data return bandwidth in MBytes/s
578fb4d8502Sjsg */
dce_v6_0_data_return_bandwidth(struct dce6_wm_params * wm)579fb4d8502Sjsg static u32 dce_v6_0_data_return_bandwidth(struct dce6_wm_params *wm)
580fb4d8502Sjsg {
581fb4d8502Sjsg /* Calculate the display Data return Bandwidth */
582fb4d8502Sjsg fixed20_12 return_efficiency; /* 0.8 */
583fb4d8502Sjsg fixed20_12 sclk, bandwidth;
584fb4d8502Sjsg fixed20_12 a;
585fb4d8502Sjsg
586fb4d8502Sjsg a.full = dfixed_const(1000);
587fb4d8502Sjsg sclk.full = dfixed_const(wm->sclk);
588fb4d8502Sjsg sclk.full = dfixed_div(sclk, a);
589fb4d8502Sjsg a.full = dfixed_const(10);
590fb4d8502Sjsg return_efficiency.full = dfixed_const(8);
591fb4d8502Sjsg return_efficiency.full = dfixed_div(return_efficiency, a);
592fb4d8502Sjsg a.full = dfixed_const(32);
593fb4d8502Sjsg bandwidth.full = dfixed_mul(a, sclk);
594fb4d8502Sjsg bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
595fb4d8502Sjsg
596fb4d8502Sjsg return dfixed_trunc(bandwidth);
597fb4d8502Sjsg }
598fb4d8502Sjsg
599fb4d8502Sjsg /**
600fb4d8502Sjsg * dce_v6_0_dmif_request_bandwidth - get the dmif bandwidth
601fb4d8502Sjsg *
602fb4d8502Sjsg * @wm: watermark calculation data
603fb4d8502Sjsg *
604fb4d8502Sjsg * Calculate the dmif bandwidth used for display (CIK).
605fb4d8502Sjsg * Used for display watermark bandwidth calculations
606fb4d8502Sjsg * Returns the dmif bandwidth in MBytes/s
607fb4d8502Sjsg */
dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params * wm)608fb4d8502Sjsg static u32 dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params *wm)
609fb4d8502Sjsg {
610fb4d8502Sjsg /* Calculate the DMIF Request Bandwidth */
611fb4d8502Sjsg fixed20_12 disp_clk_request_efficiency; /* 0.8 */
612fb4d8502Sjsg fixed20_12 disp_clk, bandwidth;
613fb4d8502Sjsg fixed20_12 a, b;
614fb4d8502Sjsg
615fb4d8502Sjsg a.full = dfixed_const(1000);
616fb4d8502Sjsg disp_clk.full = dfixed_const(wm->disp_clk);
617fb4d8502Sjsg disp_clk.full = dfixed_div(disp_clk, a);
618fb4d8502Sjsg a.full = dfixed_const(32);
619fb4d8502Sjsg b.full = dfixed_mul(a, disp_clk);
620fb4d8502Sjsg
621fb4d8502Sjsg a.full = dfixed_const(10);
622fb4d8502Sjsg disp_clk_request_efficiency.full = dfixed_const(8);
623fb4d8502Sjsg disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
624fb4d8502Sjsg
625fb4d8502Sjsg bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
626fb4d8502Sjsg
627fb4d8502Sjsg return dfixed_trunc(bandwidth);
628fb4d8502Sjsg }
629fb4d8502Sjsg
630fb4d8502Sjsg /**
631fb4d8502Sjsg * dce_v6_0_available_bandwidth - get the min available bandwidth
632fb4d8502Sjsg *
633fb4d8502Sjsg * @wm: watermark calculation data
634fb4d8502Sjsg *
635fb4d8502Sjsg * Calculate the min available bandwidth used for display (CIK).
636fb4d8502Sjsg * Used for display watermark bandwidth calculations
637fb4d8502Sjsg * Returns the min available bandwidth in MBytes/s
638fb4d8502Sjsg */
dce_v6_0_available_bandwidth(struct dce6_wm_params * wm)639fb4d8502Sjsg static u32 dce_v6_0_available_bandwidth(struct dce6_wm_params *wm)
640fb4d8502Sjsg {
641fb4d8502Sjsg /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
642fb4d8502Sjsg u32 dram_bandwidth = dce_v6_0_dram_bandwidth(wm);
643fb4d8502Sjsg u32 data_return_bandwidth = dce_v6_0_data_return_bandwidth(wm);
644fb4d8502Sjsg u32 dmif_req_bandwidth = dce_v6_0_dmif_request_bandwidth(wm);
645fb4d8502Sjsg
646fb4d8502Sjsg return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
647fb4d8502Sjsg }
648fb4d8502Sjsg
649fb4d8502Sjsg /**
650fb4d8502Sjsg * dce_v6_0_average_bandwidth - get the average available bandwidth
651fb4d8502Sjsg *
652fb4d8502Sjsg * @wm: watermark calculation data
653fb4d8502Sjsg *
654fb4d8502Sjsg * Calculate the average available bandwidth used for display (CIK).
655fb4d8502Sjsg * Used for display watermark bandwidth calculations
656fb4d8502Sjsg * Returns the average available bandwidth in MBytes/s
657fb4d8502Sjsg */
dce_v6_0_average_bandwidth(struct dce6_wm_params * wm)658fb4d8502Sjsg static u32 dce_v6_0_average_bandwidth(struct dce6_wm_params *wm)
659fb4d8502Sjsg {
660fb4d8502Sjsg /* Calculate the display mode Average Bandwidth
661fb4d8502Sjsg * DisplayMode should contain the source and destination dimensions,
662fb4d8502Sjsg * timing, etc.
663fb4d8502Sjsg */
664fb4d8502Sjsg fixed20_12 bpp;
665fb4d8502Sjsg fixed20_12 line_time;
666fb4d8502Sjsg fixed20_12 src_width;
667fb4d8502Sjsg fixed20_12 bandwidth;
668fb4d8502Sjsg fixed20_12 a;
669fb4d8502Sjsg
670fb4d8502Sjsg a.full = dfixed_const(1000);
671fb4d8502Sjsg line_time.full = dfixed_const(wm->active_time + wm->blank_time);
672fb4d8502Sjsg line_time.full = dfixed_div(line_time, a);
673fb4d8502Sjsg bpp.full = dfixed_const(wm->bytes_per_pixel);
674fb4d8502Sjsg src_width.full = dfixed_const(wm->src_width);
675fb4d8502Sjsg bandwidth.full = dfixed_mul(src_width, bpp);
676fb4d8502Sjsg bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
677fb4d8502Sjsg bandwidth.full = dfixed_div(bandwidth, line_time);
678fb4d8502Sjsg
679fb4d8502Sjsg return dfixed_trunc(bandwidth);
680fb4d8502Sjsg }
681fb4d8502Sjsg
682fb4d8502Sjsg /**
683fb4d8502Sjsg * dce_v6_0_latency_watermark - get the latency watermark
684fb4d8502Sjsg *
685fb4d8502Sjsg * @wm: watermark calculation data
686fb4d8502Sjsg *
687fb4d8502Sjsg * Calculate the latency watermark (CIK).
688fb4d8502Sjsg * Used for display watermark bandwidth calculations
689fb4d8502Sjsg * Returns the latency watermark in ns
690fb4d8502Sjsg */
dce_v6_0_latency_watermark(struct dce6_wm_params * wm)691fb4d8502Sjsg static u32 dce_v6_0_latency_watermark(struct dce6_wm_params *wm)
692fb4d8502Sjsg {
693fb4d8502Sjsg /* First calculate the latency in ns */
694fb4d8502Sjsg u32 mc_latency = 2000; /* 2000 ns. */
695fb4d8502Sjsg u32 available_bandwidth = dce_v6_0_available_bandwidth(wm);
696fb4d8502Sjsg u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
697fb4d8502Sjsg u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
698fb4d8502Sjsg u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
699fb4d8502Sjsg u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
700fb4d8502Sjsg (wm->num_heads * cursor_line_pair_return_time);
701fb4d8502Sjsg u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
702fb4d8502Sjsg u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
703fb4d8502Sjsg u32 tmp, dmif_size = 12288;
704fb4d8502Sjsg fixed20_12 a, b, c;
705fb4d8502Sjsg
706fb4d8502Sjsg if (wm->num_heads == 0)
707fb4d8502Sjsg return 0;
708fb4d8502Sjsg
709fb4d8502Sjsg a.full = dfixed_const(2);
710fb4d8502Sjsg b.full = dfixed_const(1);
711fb4d8502Sjsg if ((wm->vsc.full > a.full) ||
712fb4d8502Sjsg ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
713fb4d8502Sjsg (wm->vtaps >= 5) ||
714fb4d8502Sjsg ((wm->vsc.full >= a.full) && wm->interlaced))
715fb4d8502Sjsg max_src_lines_per_dst_line = 4;
716fb4d8502Sjsg else
717fb4d8502Sjsg max_src_lines_per_dst_line = 2;
718fb4d8502Sjsg
719fb4d8502Sjsg a.full = dfixed_const(available_bandwidth);
720fb4d8502Sjsg b.full = dfixed_const(wm->num_heads);
721fb4d8502Sjsg a.full = dfixed_div(a, b);
722fb4d8502Sjsg tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
723fb4d8502Sjsg tmp = min(dfixed_trunc(a), tmp);
724fb4d8502Sjsg
725fb4d8502Sjsg lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
726fb4d8502Sjsg
727fb4d8502Sjsg a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
728fb4d8502Sjsg b.full = dfixed_const(1000);
729fb4d8502Sjsg c.full = dfixed_const(lb_fill_bw);
730fb4d8502Sjsg b.full = dfixed_div(c, b);
731fb4d8502Sjsg a.full = dfixed_div(a, b);
732fb4d8502Sjsg line_fill_time = dfixed_trunc(a);
733fb4d8502Sjsg
734fb4d8502Sjsg if (line_fill_time < wm->active_time)
735fb4d8502Sjsg return latency;
736fb4d8502Sjsg else
737fb4d8502Sjsg return latency + (line_fill_time - wm->active_time);
738fb4d8502Sjsg
739fb4d8502Sjsg }
740fb4d8502Sjsg
741fb4d8502Sjsg /**
742fb4d8502Sjsg * dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display - check
743fb4d8502Sjsg * average and available dram bandwidth
744fb4d8502Sjsg *
745fb4d8502Sjsg * @wm: watermark calculation data
746fb4d8502Sjsg *
747fb4d8502Sjsg * Check if the display average bandwidth fits in the display
748fb4d8502Sjsg * dram bandwidth (CIK).
749fb4d8502Sjsg * Used for display watermark bandwidth calculations
750fb4d8502Sjsg * Returns true if the display fits, false if not.
751fb4d8502Sjsg */
dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params * wm)752fb4d8502Sjsg static bool dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
753fb4d8502Sjsg {
754fb4d8502Sjsg if (dce_v6_0_average_bandwidth(wm) <=
755fb4d8502Sjsg (dce_v6_0_dram_bandwidth_for_display(wm) / wm->num_heads))
756fb4d8502Sjsg return true;
757fb4d8502Sjsg else
758fb4d8502Sjsg return false;
759fb4d8502Sjsg }
760fb4d8502Sjsg
761fb4d8502Sjsg /**
762fb4d8502Sjsg * dce_v6_0_average_bandwidth_vs_available_bandwidth - check
763fb4d8502Sjsg * average and available bandwidth
764fb4d8502Sjsg *
765fb4d8502Sjsg * @wm: watermark calculation data
766fb4d8502Sjsg *
767fb4d8502Sjsg * Check if the display average bandwidth fits in the display
768fb4d8502Sjsg * available bandwidth (CIK).
769fb4d8502Sjsg * Used for display watermark bandwidth calculations
770fb4d8502Sjsg * Returns true if the display fits, false if not.
771fb4d8502Sjsg */
dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params * wm)772fb4d8502Sjsg static bool dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
773fb4d8502Sjsg {
774fb4d8502Sjsg if (dce_v6_0_average_bandwidth(wm) <=
775fb4d8502Sjsg (dce_v6_0_available_bandwidth(wm) / wm->num_heads))
776fb4d8502Sjsg return true;
777fb4d8502Sjsg else
778fb4d8502Sjsg return false;
779fb4d8502Sjsg }
780fb4d8502Sjsg
781fb4d8502Sjsg /**
782fb4d8502Sjsg * dce_v6_0_check_latency_hiding - check latency hiding
783fb4d8502Sjsg *
784fb4d8502Sjsg * @wm: watermark calculation data
785fb4d8502Sjsg *
786fb4d8502Sjsg * Check latency hiding (CIK).
787fb4d8502Sjsg * Used for display watermark bandwidth calculations
788fb4d8502Sjsg * Returns true if the display fits, false if not.
789fb4d8502Sjsg */
dce_v6_0_check_latency_hiding(struct dce6_wm_params * wm)790fb4d8502Sjsg static bool dce_v6_0_check_latency_hiding(struct dce6_wm_params *wm)
791fb4d8502Sjsg {
792fb4d8502Sjsg u32 lb_partitions = wm->lb_size / wm->src_width;
793fb4d8502Sjsg u32 line_time = wm->active_time + wm->blank_time;
794fb4d8502Sjsg u32 latency_tolerant_lines;
795fb4d8502Sjsg u32 latency_hiding;
796fb4d8502Sjsg fixed20_12 a;
797fb4d8502Sjsg
798fb4d8502Sjsg a.full = dfixed_const(1);
799fb4d8502Sjsg if (wm->vsc.full > a.full)
800fb4d8502Sjsg latency_tolerant_lines = 1;
801fb4d8502Sjsg else {
802fb4d8502Sjsg if (lb_partitions <= (wm->vtaps + 1))
803fb4d8502Sjsg latency_tolerant_lines = 1;
804fb4d8502Sjsg else
805fb4d8502Sjsg latency_tolerant_lines = 2;
806fb4d8502Sjsg }
807fb4d8502Sjsg
808fb4d8502Sjsg latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
809fb4d8502Sjsg
810fb4d8502Sjsg if (dce_v6_0_latency_watermark(wm) <= latency_hiding)
811fb4d8502Sjsg return true;
812fb4d8502Sjsg else
813fb4d8502Sjsg return false;
814fb4d8502Sjsg }
815fb4d8502Sjsg
816fb4d8502Sjsg /**
817fb4d8502Sjsg * dce_v6_0_program_watermarks - program display watermarks
818fb4d8502Sjsg *
819fb4d8502Sjsg * @adev: amdgpu_device pointer
820fb4d8502Sjsg * @amdgpu_crtc: the selected display controller
821fb4d8502Sjsg * @lb_size: line buffer size
822fb4d8502Sjsg * @num_heads: number of display controllers in use
823fb4d8502Sjsg *
824fb4d8502Sjsg * Calculate and program the display watermarks for the
825fb4d8502Sjsg * selected display controller (CIK).
826fb4d8502Sjsg */
dce_v6_0_program_watermarks(struct amdgpu_device * adev,struct amdgpu_crtc * amdgpu_crtc,u32 lb_size,u32 num_heads)827fb4d8502Sjsg static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
828fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc,
829fb4d8502Sjsg u32 lb_size, u32 num_heads)
830fb4d8502Sjsg {
831fb4d8502Sjsg struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
832fb4d8502Sjsg struct dce6_wm_params wm_low, wm_high;
833fb4d8502Sjsg u32 dram_channels;
834fb4d8502Sjsg u32 active_time;
835fb4d8502Sjsg u32 line_time = 0;
836fb4d8502Sjsg u32 latency_watermark_a = 0, latency_watermark_b = 0;
837fb4d8502Sjsg u32 priority_a_mark = 0, priority_b_mark = 0;
838fb4d8502Sjsg u32 priority_a_cnt = PRIORITY_OFF;
839fb4d8502Sjsg u32 priority_b_cnt = PRIORITY_OFF;
840fb4d8502Sjsg u32 tmp, arb_control3, lb_vblank_lead_lines = 0;
841fb4d8502Sjsg fixed20_12 a, b, c;
842fb4d8502Sjsg
843fb4d8502Sjsg if (amdgpu_crtc->base.enabled && num_heads && mode) {
844fb4d8502Sjsg active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
845fb4d8502Sjsg (u32)mode->clock);
846fb4d8502Sjsg line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
847fb4d8502Sjsg (u32)mode->clock);
848fb4d8502Sjsg line_time = min(line_time, (u32)65535);
849fb4d8502Sjsg priority_a_cnt = 0;
850fb4d8502Sjsg priority_b_cnt = 0;
851fb4d8502Sjsg
852fb4d8502Sjsg dram_channels = si_get_number_of_dram_channels(adev);
853fb4d8502Sjsg
854fb4d8502Sjsg /* watermark for high clocks */
855fb4d8502Sjsg if (adev->pm.dpm_enabled) {
856fb4d8502Sjsg wm_high.yclk =
857fb4d8502Sjsg amdgpu_dpm_get_mclk(adev, false) * 10;
858fb4d8502Sjsg wm_high.sclk =
859fb4d8502Sjsg amdgpu_dpm_get_sclk(adev, false) * 10;
860fb4d8502Sjsg } else {
861fb4d8502Sjsg wm_high.yclk = adev->pm.current_mclk * 10;
862fb4d8502Sjsg wm_high.sclk = adev->pm.current_sclk * 10;
863fb4d8502Sjsg }
864fb4d8502Sjsg
865fb4d8502Sjsg wm_high.disp_clk = mode->clock;
866fb4d8502Sjsg wm_high.src_width = mode->crtc_hdisplay;
867fb4d8502Sjsg wm_high.active_time = active_time;
868fb4d8502Sjsg wm_high.blank_time = line_time - wm_high.active_time;
869fb4d8502Sjsg wm_high.interlaced = false;
870fb4d8502Sjsg if (mode->flags & DRM_MODE_FLAG_INTERLACE)
871fb4d8502Sjsg wm_high.interlaced = true;
872fb4d8502Sjsg wm_high.vsc = amdgpu_crtc->vsc;
873fb4d8502Sjsg wm_high.vtaps = 1;
874fb4d8502Sjsg if (amdgpu_crtc->rmx_type != RMX_OFF)
875fb4d8502Sjsg wm_high.vtaps = 2;
876fb4d8502Sjsg wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
877fb4d8502Sjsg wm_high.lb_size = lb_size;
878fb4d8502Sjsg wm_high.dram_channels = dram_channels;
879fb4d8502Sjsg wm_high.num_heads = num_heads;
880fb4d8502Sjsg
881fb4d8502Sjsg if (adev->pm.dpm_enabled) {
882fb4d8502Sjsg /* watermark for low clocks */
883fb4d8502Sjsg wm_low.yclk =
884fb4d8502Sjsg amdgpu_dpm_get_mclk(adev, true) * 10;
885fb4d8502Sjsg wm_low.sclk =
886fb4d8502Sjsg amdgpu_dpm_get_sclk(adev, true) * 10;
887fb4d8502Sjsg } else {
888fb4d8502Sjsg wm_low.yclk = adev->pm.current_mclk * 10;
889fb4d8502Sjsg wm_low.sclk = adev->pm.current_sclk * 10;
890fb4d8502Sjsg }
891fb4d8502Sjsg
892fb4d8502Sjsg wm_low.disp_clk = mode->clock;
893fb4d8502Sjsg wm_low.src_width = mode->crtc_hdisplay;
894fb4d8502Sjsg wm_low.active_time = active_time;
895fb4d8502Sjsg wm_low.blank_time = line_time - wm_low.active_time;
896fb4d8502Sjsg wm_low.interlaced = false;
897fb4d8502Sjsg if (mode->flags & DRM_MODE_FLAG_INTERLACE)
898fb4d8502Sjsg wm_low.interlaced = true;
899fb4d8502Sjsg wm_low.vsc = amdgpu_crtc->vsc;
900fb4d8502Sjsg wm_low.vtaps = 1;
901fb4d8502Sjsg if (amdgpu_crtc->rmx_type != RMX_OFF)
902fb4d8502Sjsg wm_low.vtaps = 2;
903fb4d8502Sjsg wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
904fb4d8502Sjsg wm_low.lb_size = lb_size;
905fb4d8502Sjsg wm_low.dram_channels = dram_channels;
906fb4d8502Sjsg wm_low.num_heads = num_heads;
907fb4d8502Sjsg
908fb4d8502Sjsg /* set for high clocks */
909fb4d8502Sjsg latency_watermark_a = min(dce_v6_0_latency_watermark(&wm_high), (u32)65535);
910fb4d8502Sjsg /* set for low clocks */
911fb4d8502Sjsg latency_watermark_b = min(dce_v6_0_latency_watermark(&wm_low), (u32)65535);
912fb4d8502Sjsg
913fb4d8502Sjsg /* possibly force display priority to high */
914fb4d8502Sjsg /* should really do this at mode validation time... */
915fb4d8502Sjsg if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
916fb4d8502Sjsg !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
917fb4d8502Sjsg !dce_v6_0_check_latency_hiding(&wm_high) ||
918fb4d8502Sjsg (adev->mode_info.disp_priority == 2)) {
919fb4d8502Sjsg DRM_DEBUG_KMS("force priority to high\n");
920fb4d8502Sjsg priority_a_cnt |= PRIORITY_ALWAYS_ON;
921fb4d8502Sjsg priority_b_cnt |= PRIORITY_ALWAYS_ON;
922fb4d8502Sjsg }
923fb4d8502Sjsg if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
924fb4d8502Sjsg !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
925fb4d8502Sjsg !dce_v6_0_check_latency_hiding(&wm_low) ||
926fb4d8502Sjsg (adev->mode_info.disp_priority == 2)) {
927fb4d8502Sjsg DRM_DEBUG_KMS("force priority to high\n");
928fb4d8502Sjsg priority_a_cnt |= PRIORITY_ALWAYS_ON;
929fb4d8502Sjsg priority_b_cnt |= PRIORITY_ALWAYS_ON;
930fb4d8502Sjsg }
931fb4d8502Sjsg
932fb4d8502Sjsg a.full = dfixed_const(1000);
933fb4d8502Sjsg b.full = dfixed_const(mode->clock);
934fb4d8502Sjsg b.full = dfixed_div(b, a);
935fb4d8502Sjsg c.full = dfixed_const(latency_watermark_a);
936fb4d8502Sjsg c.full = dfixed_mul(c, b);
937fb4d8502Sjsg c.full = dfixed_mul(c, amdgpu_crtc->hsc);
938fb4d8502Sjsg c.full = dfixed_div(c, a);
939fb4d8502Sjsg a.full = dfixed_const(16);
940fb4d8502Sjsg c.full = dfixed_div(c, a);
941fb4d8502Sjsg priority_a_mark = dfixed_trunc(c);
942fb4d8502Sjsg priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
943fb4d8502Sjsg
944fb4d8502Sjsg a.full = dfixed_const(1000);
945fb4d8502Sjsg b.full = dfixed_const(mode->clock);
946fb4d8502Sjsg b.full = dfixed_div(b, a);
947fb4d8502Sjsg c.full = dfixed_const(latency_watermark_b);
948fb4d8502Sjsg c.full = dfixed_mul(c, b);
949fb4d8502Sjsg c.full = dfixed_mul(c, amdgpu_crtc->hsc);
950fb4d8502Sjsg c.full = dfixed_div(c, a);
951fb4d8502Sjsg a.full = dfixed_const(16);
952fb4d8502Sjsg c.full = dfixed_div(c, a);
953fb4d8502Sjsg priority_b_mark = dfixed_trunc(c);
954fb4d8502Sjsg priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
955fb4d8502Sjsg
956fb4d8502Sjsg lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
957fb4d8502Sjsg }
958fb4d8502Sjsg
959fb4d8502Sjsg /* select wm A */
960fb4d8502Sjsg arb_control3 = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
961fb4d8502Sjsg tmp = arb_control3;
962fb4d8502Sjsg tmp &= ~LATENCY_WATERMARK_MASK(3);
963fb4d8502Sjsg tmp |= LATENCY_WATERMARK_MASK(1);
964fb4d8502Sjsg WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
965fb4d8502Sjsg WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
966fb4d8502Sjsg ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
967fb4d8502Sjsg (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
968fb4d8502Sjsg /* select wm B */
969fb4d8502Sjsg tmp = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
970fb4d8502Sjsg tmp &= ~LATENCY_WATERMARK_MASK(3);
971fb4d8502Sjsg tmp |= LATENCY_WATERMARK_MASK(2);
972fb4d8502Sjsg WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
973fb4d8502Sjsg WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
974fb4d8502Sjsg ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
975fb4d8502Sjsg (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
976fb4d8502Sjsg /* restore original selection */
977fb4d8502Sjsg WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, arb_control3);
978fb4d8502Sjsg
979fb4d8502Sjsg /* write the priority marks */
980fb4d8502Sjsg WREG32(mmPRIORITY_A_CNT + amdgpu_crtc->crtc_offset, priority_a_cnt);
981fb4d8502Sjsg WREG32(mmPRIORITY_B_CNT + amdgpu_crtc->crtc_offset, priority_b_cnt);
982fb4d8502Sjsg
983fb4d8502Sjsg /* save values for DPM */
984fb4d8502Sjsg amdgpu_crtc->line_time = line_time;
985fb4d8502Sjsg amdgpu_crtc->wm_high = latency_watermark_a;
986fb4d8502Sjsg
987fb4d8502Sjsg /* Save number of lines the linebuffer leads before the scanout */
988fb4d8502Sjsg amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
989fb4d8502Sjsg }
990fb4d8502Sjsg
991fb4d8502Sjsg /* watermark setup */
dce_v6_0_line_buffer_adjust(struct amdgpu_device * adev,struct amdgpu_crtc * amdgpu_crtc,struct drm_display_mode * mode,struct drm_display_mode * other_mode)992fb4d8502Sjsg static u32 dce_v6_0_line_buffer_adjust(struct amdgpu_device *adev,
993fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc,
994fb4d8502Sjsg struct drm_display_mode *mode,
995fb4d8502Sjsg struct drm_display_mode *other_mode)
996fb4d8502Sjsg {
997fb4d8502Sjsg u32 tmp, buffer_alloc, i;
998fb4d8502Sjsg u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
999fb4d8502Sjsg /*
1000fb4d8502Sjsg * Line Buffer Setup
1001fb4d8502Sjsg * There are 3 line buffers, each one shared by 2 display controllers.
1002fb4d8502Sjsg * mmDC_LB_MEMORY_SPLIT controls how that line buffer is shared between
1003fb4d8502Sjsg * the display controllers. The paritioning is done via one of four
1004fb4d8502Sjsg * preset allocations specified in bits 21:20:
1005fb4d8502Sjsg * 0 - half lb
1006fb4d8502Sjsg * 2 - whole lb, other crtc must be disabled
1007fb4d8502Sjsg */
1008fb4d8502Sjsg /* this can get tricky if we have two large displays on a paired group
1009fb4d8502Sjsg * of crtcs. Ideally for multiple large displays we'd assign them to
1010fb4d8502Sjsg * non-linked crtcs for maximum line buffer allocation.
1011fb4d8502Sjsg */
1012fb4d8502Sjsg if (amdgpu_crtc->base.enabled && mode) {
1013fb4d8502Sjsg if (other_mode) {
1014fb4d8502Sjsg tmp = 0; /* 1/2 */
1015fb4d8502Sjsg buffer_alloc = 1;
1016fb4d8502Sjsg } else {
1017fb4d8502Sjsg tmp = 2; /* whole */
1018fb4d8502Sjsg buffer_alloc = 2;
1019fb4d8502Sjsg }
1020fb4d8502Sjsg } else {
1021fb4d8502Sjsg tmp = 0;
1022fb4d8502Sjsg buffer_alloc = 0;
1023fb4d8502Sjsg }
1024fb4d8502Sjsg
1025fb4d8502Sjsg WREG32(mmDC_LB_MEMORY_SPLIT + amdgpu_crtc->crtc_offset,
1026fb4d8502Sjsg DC_LB_MEMORY_CONFIG(tmp));
1027fb4d8502Sjsg
1028fb4d8502Sjsg WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
1029fb4d8502Sjsg (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
1030fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
1031fb4d8502Sjsg if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
1032fb4d8502Sjsg PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
1033fb4d8502Sjsg break;
1034fb4d8502Sjsg udelay(1);
1035fb4d8502Sjsg }
1036fb4d8502Sjsg
1037fb4d8502Sjsg if (amdgpu_crtc->base.enabled && mode) {
1038fb4d8502Sjsg switch (tmp) {
1039fb4d8502Sjsg case 0:
1040fb4d8502Sjsg default:
1041fb4d8502Sjsg return 4096 * 2;
1042fb4d8502Sjsg case 2:
1043fb4d8502Sjsg return 8192 * 2;
1044fb4d8502Sjsg }
1045fb4d8502Sjsg }
1046fb4d8502Sjsg
1047fb4d8502Sjsg /* controller not enabled, so no lb used */
1048fb4d8502Sjsg return 0;
1049fb4d8502Sjsg }
1050fb4d8502Sjsg
1051fb4d8502Sjsg
1052fb4d8502Sjsg /**
1053fb4d8502Sjsg * dce_v6_0_bandwidth_update - program display watermarks
1054fb4d8502Sjsg *
1055fb4d8502Sjsg * @adev: amdgpu_device pointer
1056fb4d8502Sjsg *
1057fb4d8502Sjsg * Calculate and program the display watermarks and line
1058fb4d8502Sjsg * buffer allocation (CIK).
1059fb4d8502Sjsg */
dce_v6_0_bandwidth_update(struct amdgpu_device * adev)1060fb4d8502Sjsg static void dce_v6_0_bandwidth_update(struct amdgpu_device *adev)
1061fb4d8502Sjsg {
1062fb4d8502Sjsg struct drm_display_mode *mode0 = NULL;
1063fb4d8502Sjsg struct drm_display_mode *mode1 = NULL;
1064fb4d8502Sjsg u32 num_heads = 0, lb_size;
1065fb4d8502Sjsg int i;
1066fb4d8502Sjsg
1067fb4d8502Sjsg if (!adev->mode_info.mode_config_initialized)
1068fb4d8502Sjsg return;
1069fb4d8502Sjsg
1070fb4d8502Sjsg amdgpu_display_update_priority(adev);
1071fb4d8502Sjsg
1072fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++) {
1073fb4d8502Sjsg if (adev->mode_info.crtcs[i]->base.enabled)
1074fb4d8502Sjsg num_heads++;
1075fb4d8502Sjsg }
1076fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i += 2) {
1077fb4d8502Sjsg mode0 = &adev->mode_info.crtcs[i]->base.mode;
1078fb4d8502Sjsg mode1 = &adev->mode_info.crtcs[i+1]->base.mode;
1079fb4d8502Sjsg lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode0, mode1);
1080fb4d8502Sjsg dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i], lb_size, num_heads);
1081fb4d8502Sjsg lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i+1], mode1, mode0);
1082fb4d8502Sjsg dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i+1], lb_size, num_heads);
1083fb4d8502Sjsg }
1084fb4d8502Sjsg }
1085fb4d8502Sjsg
dce_v6_0_audio_get_connected_pins(struct amdgpu_device * adev)1086fb4d8502Sjsg static void dce_v6_0_audio_get_connected_pins(struct amdgpu_device *adev)
1087fb4d8502Sjsg {
1088fb4d8502Sjsg int i;
1089fb4d8502Sjsg u32 tmp;
1090fb4d8502Sjsg
1091fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1092fb4d8502Sjsg tmp = RREG32_AUDIO_ENDPT(adev->mode_info.audio.pin[i].offset,
1093fb4d8502Sjsg ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
1094fb4d8502Sjsg if (REG_GET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT,
1095fb4d8502Sjsg PORT_CONNECTIVITY))
1096fb4d8502Sjsg adev->mode_info.audio.pin[i].connected = false;
1097fb4d8502Sjsg else
1098fb4d8502Sjsg adev->mode_info.audio.pin[i].connected = true;
1099fb4d8502Sjsg }
1100fb4d8502Sjsg
1101fb4d8502Sjsg }
1102fb4d8502Sjsg
dce_v6_0_audio_get_pin(struct amdgpu_device * adev)1103fb4d8502Sjsg static struct amdgpu_audio_pin *dce_v6_0_audio_get_pin(struct amdgpu_device *adev)
1104fb4d8502Sjsg {
1105fb4d8502Sjsg int i;
1106fb4d8502Sjsg
1107fb4d8502Sjsg dce_v6_0_audio_get_connected_pins(adev);
1108fb4d8502Sjsg
1109fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1110fb4d8502Sjsg if (adev->mode_info.audio.pin[i].connected)
1111fb4d8502Sjsg return &adev->mode_info.audio.pin[i];
1112fb4d8502Sjsg }
1113fb4d8502Sjsg DRM_ERROR("No connected audio pins found!\n");
1114fb4d8502Sjsg return NULL;
1115fb4d8502Sjsg }
1116fb4d8502Sjsg
dce_v6_0_audio_select_pin(struct drm_encoder * encoder)1117fb4d8502Sjsg static void dce_v6_0_audio_select_pin(struct drm_encoder *encoder)
1118fb4d8502Sjsg {
1119ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(encoder->dev);
1120fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1121fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1122fb4d8502Sjsg
1123fb4d8502Sjsg if (!dig || !dig->afmt || !dig->afmt->pin)
1124fb4d8502Sjsg return;
1125fb4d8502Sjsg
1126fb4d8502Sjsg WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset,
1127fb4d8502Sjsg REG_SET_FIELD(0, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT,
1128fb4d8502Sjsg dig->afmt->pin->id));
1129fb4d8502Sjsg }
1130fb4d8502Sjsg
dce_v6_0_audio_write_latency_fields(struct drm_encoder * encoder,struct drm_display_mode * mode)1131fb4d8502Sjsg static void dce_v6_0_audio_write_latency_fields(struct drm_encoder *encoder,
1132fb4d8502Sjsg struct drm_display_mode *mode)
1133fb4d8502Sjsg {
1134c349dbc7Sjsg struct drm_device *dev = encoder->dev;
1135ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1136fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1137fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1138fb4d8502Sjsg struct drm_connector *connector;
1139c349dbc7Sjsg struct drm_connector_list_iter iter;
1140fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = NULL;
1141fb4d8502Sjsg int interlace = 0;
1142fb4d8502Sjsg u32 tmp;
1143fb4d8502Sjsg
1144c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1145c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
1146fb4d8502Sjsg if (connector->encoder == encoder) {
1147fb4d8502Sjsg amdgpu_connector = to_amdgpu_connector(connector);
1148fb4d8502Sjsg break;
1149fb4d8502Sjsg }
1150fb4d8502Sjsg }
1151c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1152fb4d8502Sjsg
1153fb4d8502Sjsg if (!amdgpu_connector) {
1154fb4d8502Sjsg DRM_ERROR("Couldn't find encoder's connector\n");
1155fb4d8502Sjsg return;
1156fb4d8502Sjsg }
1157fb4d8502Sjsg
1158fb4d8502Sjsg if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1159fb4d8502Sjsg interlace = 1;
1160fb4d8502Sjsg
1161fb4d8502Sjsg if (connector->latency_present[interlace]) {
1162fb4d8502Sjsg tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1163fb4d8502Sjsg VIDEO_LIPSYNC, connector->video_latency[interlace]);
1164fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1165fb4d8502Sjsg AUDIO_LIPSYNC, connector->audio_latency[interlace]);
1166fb4d8502Sjsg } else {
1167fb4d8502Sjsg tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1168fb4d8502Sjsg VIDEO_LIPSYNC, 0);
1169fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1170fb4d8502Sjsg AUDIO_LIPSYNC, 0);
1171fb4d8502Sjsg }
1172fb4d8502Sjsg WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1173fb4d8502Sjsg ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
1174fb4d8502Sjsg }
1175fb4d8502Sjsg
dce_v6_0_audio_write_speaker_allocation(struct drm_encoder * encoder)1176fb4d8502Sjsg static void dce_v6_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
1177fb4d8502Sjsg {
1178c349dbc7Sjsg struct drm_device *dev = encoder->dev;
1179ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1180fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1181fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1182fb4d8502Sjsg struct drm_connector *connector;
1183c349dbc7Sjsg struct drm_connector_list_iter iter;
1184fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = NULL;
1185fb4d8502Sjsg u8 *sadb = NULL;
1186fb4d8502Sjsg int sad_count;
1187fb4d8502Sjsg u32 tmp;
1188fb4d8502Sjsg
1189c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1190c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
1191fb4d8502Sjsg if (connector->encoder == encoder) {
1192fb4d8502Sjsg amdgpu_connector = to_amdgpu_connector(connector);
1193fb4d8502Sjsg break;
1194fb4d8502Sjsg }
1195fb4d8502Sjsg }
1196c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1197fb4d8502Sjsg
1198fb4d8502Sjsg if (!amdgpu_connector) {
1199fb4d8502Sjsg DRM_ERROR("Couldn't find encoder's connector\n");
1200fb4d8502Sjsg return;
1201fb4d8502Sjsg }
1202fb4d8502Sjsg
1203fb4d8502Sjsg sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
1204fb4d8502Sjsg if (sad_count < 0) {
1205fb4d8502Sjsg DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
1206fb4d8502Sjsg sad_count = 0;
1207fb4d8502Sjsg }
1208fb4d8502Sjsg
1209fb4d8502Sjsg /* program the speaker allocation */
1210fb4d8502Sjsg tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1211fb4d8502Sjsg ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
1212fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1213fb4d8502Sjsg HDMI_CONNECTION, 0);
1214fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1215fb4d8502Sjsg DP_CONNECTION, 0);
1216fb4d8502Sjsg
1217fb4d8502Sjsg if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort)
1218fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1219fb4d8502Sjsg DP_CONNECTION, 1);
1220fb4d8502Sjsg else
1221fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1222fb4d8502Sjsg HDMI_CONNECTION, 1);
1223fb4d8502Sjsg
1224fb4d8502Sjsg if (sad_count)
1225fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1226fb4d8502Sjsg SPEAKER_ALLOCATION, sadb[0]);
1227fb4d8502Sjsg else
1228fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1229fb4d8502Sjsg SPEAKER_ALLOCATION, 5); /* stereo */
1230fb4d8502Sjsg
1231fb4d8502Sjsg WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1232fb4d8502Sjsg ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
1233fb4d8502Sjsg
1234fb4d8502Sjsg kfree(sadb);
1235fb4d8502Sjsg }
1236fb4d8502Sjsg
dce_v6_0_audio_write_sad_regs(struct drm_encoder * encoder)1237fb4d8502Sjsg static void dce_v6_0_audio_write_sad_regs(struct drm_encoder *encoder)
1238fb4d8502Sjsg {
1239c349dbc7Sjsg struct drm_device *dev = encoder->dev;
1240ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1241fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1242fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1243fb4d8502Sjsg struct drm_connector *connector;
1244c349dbc7Sjsg struct drm_connector_list_iter iter;
1245fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = NULL;
1246fb4d8502Sjsg struct cea_sad *sads;
1247fb4d8502Sjsg int i, sad_count;
1248fb4d8502Sjsg
1249fb4d8502Sjsg static const u16 eld_reg_to_type[][2] = {
1250fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
1251fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
1252fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
1253fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
1254fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
1255fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
1256fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
1257fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
1258fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
1259fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
1260fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
1261fb4d8502Sjsg { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
1262fb4d8502Sjsg };
1263fb4d8502Sjsg
1264c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1265c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
1266fb4d8502Sjsg if (connector->encoder == encoder) {
1267fb4d8502Sjsg amdgpu_connector = to_amdgpu_connector(connector);
1268fb4d8502Sjsg break;
1269fb4d8502Sjsg }
1270fb4d8502Sjsg }
1271c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1272fb4d8502Sjsg
1273fb4d8502Sjsg if (!amdgpu_connector) {
1274fb4d8502Sjsg DRM_ERROR("Couldn't find encoder's connector\n");
1275fb4d8502Sjsg return;
1276fb4d8502Sjsg }
1277fb4d8502Sjsg
1278fb4d8502Sjsg sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
1279c349dbc7Sjsg if (sad_count < 0)
1280fb4d8502Sjsg DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
1281c349dbc7Sjsg if (sad_count <= 0)
1282fb4d8502Sjsg return;
1283fb4d8502Sjsg
1284fb4d8502Sjsg for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
1285fb4d8502Sjsg u32 tmp = 0;
1286fb4d8502Sjsg u8 stereo_freqs = 0;
1287fb4d8502Sjsg int max_channels = -1;
1288fb4d8502Sjsg int j;
1289fb4d8502Sjsg
1290fb4d8502Sjsg for (j = 0; j < sad_count; j++) {
1291fb4d8502Sjsg struct cea_sad *sad = &sads[j];
1292fb4d8502Sjsg
1293fb4d8502Sjsg if (sad->format == eld_reg_to_type[i][1]) {
1294fb4d8502Sjsg if (sad->channels > max_channels) {
1295fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1296fb4d8502Sjsg MAX_CHANNELS, sad->channels);
1297fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1298fb4d8502Sjsg DESCRIPTOR_BYTE_2, sad->byte2);
1299fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1300fb4d8502Sjsg SUPPORTED_FREQUENCIES, sad->freq);
1301fb4d8502Sjsg max_channels = sad->channels;
1302fb4d8502Sjsg }
1303fb4d8502Sjsg
1304fb4d8502Sjsg if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
1305fb4d8502Sjsg stereo_freqs |= sad->freq;
1306fb4d8502Sjsg else
1307fb4d8502Sjsg break;
1308fb4d8502Sjsg }
1309fb4d8502Sjsg }
1310fb4d8502Sjsg
1311fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1312fb4d8502Sjsg SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
1313fb4d8502Sjsg WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
1314fb4d8502Sjsg }
1315fb4d8502Sjsg
1316fb4d8502Sjsg kfree(sads);
1317fb4d8502Sjsg
1318fb4d8502Sjsg }
1319fb4d8502Sjsg
dce_v6_0_audio_enable(struct amdgpu_device * adev,struct amdgpu_audio_pin * pin,bool enable)1320fb4d8502Sjsg static void dce_v6_0_audio_enable(struct amdgpu_device *adev,
1321fb4d8502Sjsg struct amdgpu_audio_pin *pin,
1322fb4d8502Sjsg bool enable)
1323fb4d8502Sjsg {
1324fb4d8502Sjsg if (!pin)
1325fb4d8502Sjsg return;
1326fb4d8502Sjsg
1327fb4d8502Sjsg WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
1328fb4d8502Sjsg enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
1329fb4d8502Sjsg }
1330fb4d8502Sjsg
1331fb4d8502Sjsg static const u32 pin_offsets[7] =
1332fb4d8502Sjsg {
1333fb4d8502Sjsg (0x1780 - 0x1780),
1334fb4d8502Sjsg (0x1786 - 0x1780),
1335fb4d8502Sjsg (0x178c - 0x1780),
1336fb4d8502Sjsg (0x1792 - 0x1780),
1337fb4d8502Sjsg (0x1798 - 0x1780),
1338fb4d8502Sjsg (0x179d - 0x1780),
1339fb4d8502Sjsg (0x17a4 - 0x1780),
1340fb4d8502Sjsg };
1341fb4d8502Sjsg
dce_v6_0_audio_init(struct amdgpu_device * adev)1342fb4d8502Sjsg static int dce_v6_0_audio_init(struct amdgpu_device *adev)
1343fb4d8502Sjsg {
1344fb4d8502Sjsg int i;
1345fb4d8502Sjsg
1346fb4d8502Sjsg if (!amdgpu_audio)
1347fb4d8502Sjsg return 0;
1348fb4d8502Sjsg
1349fb4d8502Sjsg adev->mode_info.audio.enabled = true;
1350fb4d8502Sjsg
1351fb4d8502Sjsg switch (adev->asic_type) {
1352fb4d8502Sjsg case CHIP_TAHITI:
1353fb4d8502Sjsg case CHIP_PITCAIRN:
1354fb4d8502Sjsg case CHIP_VERDE:
1355fb4d8502Sjsg default:
1356fb4d8502Sjsg adev->mode_info.audio.num_pins = 6;
1357fb4d8502Sjsg break;
1358fb4d8502Sjsg case CHIP_OLAND:
1359fb4d8502Sjsg adev->mode_info.audio.num_pins = 2;
1360fb4d8502Sjsg break;
1361fb4d8502Sjsg }
1362fb4d8502Sjsg
1363fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1364fb4d8502Sjsg adev->mode_info.audio.pin[i].channels = -1;
1365fb4d8502Sjsg adev->mode_info.audio.pin[i].rate = -1;
1366fb4d8502Sjsg adev->mode_info.audio.pin[i].bits_per_sample = -1;
1367fb4d8502Sjsg adev->mode_info.audio.pin[i].status_bits = 0;
1368fb4d8502Sjsg adev->mode_info.audio.pin[i].category_code = 0;
1369fb4d8502Sjsg adev->mode_info.audio.pin[i].connected = false;
1370fb4d8502Sjsg adev->mode_info.audio.pin[i].offset = pin_offsets[i];
1371fb4d8502Sjsg adev->mode_info.audio.pin[i].id = i;
1372fb4d8502Sjsg dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1373fb4d8502Sjsg }
1374fb4d8502Sjsg
1375fb4d8502Sjsg return 0;
1376fb4d8502Sjsg }
1377fb4d8502Sjsg
dce_v6_0_audio_fini(struct amdgpu_device * adev)1378fb4d8502Sjsg static void dce_v6_0_audio_fini(struct amdgpu_device *adev)
1379fb4d8502Sjsg {
1380fb4d8502Sjsg int i;
1381fb4d8502Sjsg
1382fb4d8502Sjsg if (!amdgpu_audio)
1383fb4d8502Sjsg return;
1384fb4d8502Sjsg
1385fb4d8502Sjsg if (!adev->mode_info.audio.enabled)
1386fb4d8502Sjsg return;
1387fb4d8502Sjsg
1388fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++)
1389fb4d8502Sjsg dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1390fb4d8502Sjsg
1391fb4d8502Sjsg adev->mode_info.audio.enabled = false;
1392fb4d8502Sjsg }
1393fb4d8502Sjsg
dce_v6_0_audio_set_vbi_packet(struct drm_encoder * encoder)1394fb4d8502Sjsg static void dce_v6_0_audio_set_vbi_packet(struct drm_encoder *encoder)
1395fb4d8502Sjsg {
1396fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1397ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1398fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1399fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1400fb4d8502Sjsg u32 tmp;
1401fb4d8502Sjsg
1402fb4d8502Sjsg tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
1403fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
1404fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1);
1405fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1);
1406fb4d8502Sjsg WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
1407fb4d8502Sjsg }
1408fb4d8502Sjsg
dce_v6_0_audio_set_acr(struct drm_encoder * encoder,uint32_t clock,int bpc)1409fb4d8502Sjsg static void dce_v6_0_audio_set_acr(struct drm_encoder *encoder,
1410fb4d8502Sjsg uint32_t clock, int bpc)
1411fb4d8502Sjsg {
1412fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1413ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1414fb4d8502Sjsg struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
1415fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1416fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1417fb4d8502Sjsg u32 tmp;
1418fb4d8502Sjsg
1419fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
1420fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
1421fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE,
1422fb4d8502Sjsg bpc > 8 ? 0 : 1);
1423fb4d8502Sjsg WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
1424fb4d8502Sjsg
1425fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
1426fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
1427fb4d8502Sjsg WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
1428fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
1429fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
1430fb4d8502Sjsg WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
1431fb4d8502Sjsg
1432fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
1433fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
1434fb4d8502Sjsg WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
1435fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
1436fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
1437fb4d8502Sjsg WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
1438fb4d8502Sjsg
1439fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
1440fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
1441fb4d8502Sjsg WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
1442fb4d8502Sjsg tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
1443fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
1444fb4d8502Sjsg WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
1445fb4d8502Sjsg }
1446fb4d8502Sjsg
dce_v6_0_audio_set_avi_infoframe(struct drm_encoder * encoder,struct drm_display_mode * mode)1447fb4d8502Sjsg static void dce_v6_0_audio_set_avi_infoframe(struct drm_encoder *encoder,
1448fb4d8502Sjsg struct drm_display_mode *mode)
1449fb4d8502Sjsg {
1450fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1451ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1452fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1453fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1454c349dbc7Sjsg struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
1455fb4d8502Sjsg struct hdmi_avi_infoframe frame;
1456fb4d8502Sjsg u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1457fb4d8502Sjsg uint8_t *payload = buffer + 3;
1458fb4d8502Sjsg uint8_t *header = buffer;
1459fb4d8502Sjsg ssize_t err;
1460fb4d8502Sjsg u32 tmp;
1461fb4d8502Sjsg
1462c349dbc7Sjsg err = drm_hdmi_avi_infoframe_from_display_mode(&frame, connector, mode);
1463fb4d8502Sjsg if (err < 0) {
1464fb4d8502Sjsg DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
1465fb4d8502Sjsg return;
1466fb4d8502Sjsg }
1467fb4d8502Sjsg
1468fb4d8502Sjsg err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1469fb4d8502Sjsg if (err < 0) {
1470fb4d8502Sjsg DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
1471fb4d8502Sjsg return;
1472fb4d8502Sjsg }
1473fb4d8502Sjsg
1474fb4d8502Sjsg WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
1475fb4d8502Sjsg payload[0x0] | (payload[0x1] << 8) | (payload[0x2] << 16) | (payload[0x3] << 24));
1476fb4d8502Sjsg WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
1477fb4d8502Sjsg payload[0x4] | (payload[0x5] << 8) | (payload[0x6] << 16) | (payload[0x7] << 24));
1478fb4d8502Sjsg WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
1479fb4d8502Sjsg payload[0x8] | (payload[0x9] << 8) | (payload[0xA] << 16) | (payload[0xB] << 24));
1480fb4d8502Sjsg WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
1481fb4d8502Sjsg payload[0xC] | (payload[0xD] << 8) | (header[1] << 24));
1482fb4d8502Sjsg
1483fb4d8502Sjsg tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
1484fb4d8502Sjsg /* anything other than 0 */
1485fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1,
1486fb4d8502Sjsg HDMI_AUDIO_INFO_LINE, 2);
1487fb4d8502Sjsg WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
1488fb4d8502Sjsg }
1489fb4d8502Sjsg
dce_v6_0_audio_set_dto(struct drm_encoder * encoder,u32 clock)1490fb4d8502Sjsg static void dce_v6_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
1491fb4d8502Sjsg {
1492fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1493ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1494fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1495fb4d8502Sjsg int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
1496fb4d8502Sjsg u32 tmp;
1497fb4d8502Sjsg
1498fb4d8502Sjsg /*
1499fb4d8502Sjsg * Two dtos: generally use dto0 for hdmi, dto1 for dp.
1500fb4d8502Sjsg * Express [24MHz / target pixel clock] as an exact rational
1501fb4d8502Sjsg * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
1502fb4d8502Sjsg * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1503fb4d8502Sjsg */
1504fb4d8502Sjsg tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
1505fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
1506fb4d8502Sjsg DCCG_AUDIO_DTO0_SOURCE_SEL, amdgpu_crtc->crtc_id);
1507fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI) {
1508fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
1509fb4d8502Sjsg DCCG_AUDIO_DTO_SEL, 0);
1510fb4d8502Sjsg } else if (ENCODER_MODE_IS_DP(em)) {
1511fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
1512fb4d8502Sjsg DCCG_AUDIO_DTO_SEL, 1);
1513fb4d8502Sjsg }
1514fb4d8502Sjsg WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
1515fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI) {
1516fb4d8502Sjsg WREG32(mmDCCG_AUDIO_DTO0_PHASE, 24000);
1517fb4d8502Sjsg WREG32(mmDCCG_AUDIO_DTO0_MODULE, clock);
1518fb4d8502Sjsg } else if (ENCODER_MODE_IS_DP(em)) {
1519fb4d8502Sjsg WREG32(mmDCCG_AUDIO_DTO1_PHASE, 24000);
1520fb4d8502Sjsg WREG32(mmDCCG_AUDIO_DTO1_MODULE, clock);
1521fb4d8502Sjsg }
1522fb4d8502Sjsg }
1523fb4d8502Sjsg
dce_v6_0_audio_set_packet(struct drm_encoder * encoder)1524fb4d8502Sjsg static void dce_v6_0_audio_set_packet(struct drm_encoder *encoder)
1525fb4d8502Sjsg {
1526fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1527ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1528fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1529fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1530fb4d8502Sjsg u32 tmp;
1531fb4d8502Sjsg
1532fb4d8502Sjsg tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
1533fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
1534fb4d8502Sjsg WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1535fb4d8502Sjsg
1536fb4d8502Sjsg tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
1537fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
1538fb4d8502Sjsg WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
1539fb4d8502Sjsg
1540fb4d8502Sjsg tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
1541fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
1542fb4d8502Sjsg WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
1543fb4d8502Sjsg
1544fb4d8502Sjsg tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
1545fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
1546fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
1547fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
1548fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
1549fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
1550fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
1551fb4d8502Sjsg WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
1552fb4d8502Sjsg
1553fb4d8502Sjsg tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset);
1554fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, 0xff);
1555fb4d8502Sjsg WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset, tmp);
1556fb4d8502Sjsg
1557fb4d8502Sjsg tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1558fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
1559fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
1560fb4d8502Sjsg WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1561fb4d8502Sjsg
1562fb4d8502Sjsg tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1563fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_RESET_FIFO_WHEN_AUDIO_DIS, 1);
1564fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
1565fb4d8502Sjsg WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1566fb4d8502Sjsg }
1567fb4d8502Sjsg
dce_v6_0_audio_set_mute(struct drm_encoder * encoder,bool mute)1568fb4d8502Sjsg static void dce_v6_0_audio_set_mute(struct drm_encoder *encoder, bool mute)
1569fb4d8502Sjsg {
1570fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1571ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1572fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1573fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1574fb4d8502Sjsg u32 tmp;
1575fb4d8502Sjsg
1576fb4d8502Sjsg tmp = RREG32(mmHDMI_GC + dig->afmt->offset);
1577fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_GC, HDMI_GC_AVMUTE, mute ? 1 : 0);
1578fb4d8502Sjsg WREG32(mmHDMI_GC + dig->afmt->offset, tmp);
1579fb4d8502Sjsg }
1580fb4d8502Sjsg
dce_v6_0_audio_hdmi_enable(struct drm_encoder * encoder,bool enable)1581fb4d8502Sjsg static void dce_v6_0_audio_hdmi_enable(struct drm_encoder *encoder, bool enable)
1582fb4d8502Sjsg {
1583fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1584ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1585fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1586fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1587fb4d8502Sjsg u32 tmp;
1588fb4d8502Sjsg
1589fb4d8502Sjsg if (enable) {
1590fb4d8502Sjsg tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
1591fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
1592fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
1593fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
1594fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
1595fb4d8502Sjsg WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1596fb4d8502Sjsg
1597fb4d8502Sjsg tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
1598fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
1599fb4d8502Sjsg WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
1600fb4d8502Sjsg
1601fb4d8502Sjsg tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1602fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
1603fb4d8502Sjsg WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1604fb4d8502Sjsg } else {
1605fb4d8502Sjsg tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
1606fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 0);
1607fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 0);
1608fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 0);
1609fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 0);
1610fb4d8502Sjsg WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1611fb4d8502Sjsg
1612fb4d8502Sjsg tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1613fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 0);
1614fb4d8502Sjsg WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1615fb4d8502Sjsg }
1616fb4d8502Sjsg }
1617fb4d8502Sjsg
dce_v6_0_audio_dp_enable(struct drm_encoder * encoder,bool enable)1618fb4d8502Sjsg static void dce_v6_0_audio_dp_enable(struct drm_encoder *encoder, bool enable)
1619fb4d8502Sjsg {
1620fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1621ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1622fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1623fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1624fb4d8502Sjsg u32 tmp;
1625fb4d8502Sjsg
1626fb4d8502Sjsg if (enable) {
1627fb4d8502Sjsg tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1628fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
1629fb4d8502Sjsg WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1630fb4d8502Sjsg
1631fb4d8502Sjsg tmp = RREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset);
1632fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, 1);
1633fb4d8502Sjsg WREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset, tmp);
1634fb4d8502Sjsg
1635fb4d8502Sjsg tmp = RREG32(mmDP_SEC_CNTL + dig->afmt->offset);
1636fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ASP_ENABLE, 1);
1637fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ATP_ENABLE, 1);
1638fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_AIP_ENABLE, 1);
1639fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
1640fb4d8502Sjsg WREG32(mmDP_SEC_CNTL + dig->afmt->offset, tmp);
1641fb4d8502Sjsg } else {
1642fb4d8502Sjsg WREG32(mmDP_SEC_CNTL + dig->afmt->offset, 0);
1643fb4d8502Sjsg }
1644fb4d8502Sjsg }
1645fb4d8502Sjsg
dce_v6_0_afmt_setmode(struct drm_encoder * encoder,struct drm_display_mode * mode)1646fb4d8502Sjsg static void dce_v6_0_afmt_setmode(struct drm_encoder *encoder,
1647fb4d8502Sjsg struct drm_display_mode *mode)
1648fb4d8502Sjsg {
1649fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1650ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1651fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1652fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1653fb4d8502Sjsg struct drm_connector *connector;
1654c349dbc7Sjsg struct drm_connector_list_iter iter;
1655fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = NULL;
1656fb4d8502Sjsg int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
1657fb4d8502Sjsg int bpc = 8;
1658fb4d8502Sjsg
1659fb4d8502Sjsg if (!dig || !dig->afmt)
1660fb4d8502Sjsg return;
1661fb4d8502Sjsg
1662c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1663c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
1664fb4d8502Sjsg if (connector->encoder == encoder) {
1665fb4d8502Sjsg amdgpu_connector = to_amdgpu_connector(connector);
1666fb4d8502Sjsg break;
1667fb4d8502Sjsg }
1668fb4d8502Sjsg }
1669c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1670fb4d8502Sjsg
1671fb4d8502Sjsg if (!amdgpu_connector) {
1672fb4d8502Sjsg DRM_ERROR("Couldn't find encoder's connector\n");
1673fb4d8502Sjsg return;
1674fb4d8502Sjsg }
1675fb4d8502Sjsg
1676fb4d8502Sjsg if (!dig->afmt->enabled)
1677fb4d8502Sjsg return;
1678fb4d8502Sjsg
1679fb4d8502Sjsg dig->afmt->pin = dce_v6_0_audio_get_pin(adev);
1680fb4d8502Sjsg if (!dig->afmt->pin)
1681fb4d8502Sjsg return;
1682fb4d8502Sjsg
1683fb4d8502Sjsg if (encoder->crtc) {
1684fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1685fb4d8502Sjsg bpc = amdgpu_crtc->bpc;
1686fb4d8502Sjsg }
1687fb4d8502Sjsg
1688fb4d8502Sjsg /* disable audio before setting up hw */
1689fb4d8502Sjsg dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
1690fb4d8502Sjsg
1691fb4d8502Sjsg dce_v6_0_audio_set_mute(encoder, true);
1692fb4d8502Sjsg dce_v6_0_audio_write_speaker_allocation(encoder);
1693fb4d8502Sjsg dce_v6_0_audio_write_sad_regs(encoder);
1694fb4d8502Sjsg dce_v6_0_audio_write_latency_fields(encoder, mode);
1695fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI) {
1696fb4d8502Sjsg dce_v6_0_audio_set_dto(encoder, mode->clock);
1697fb4d8502Sjsg dce_v6_0_audio_set_vbi_packet(encoder);
1698fb4d8502Sjsg dce_v6_0_audio_set_acr(encoder, mode->clock, bpc);
1699fb4d8502Sjsg } else if (ENCODER_MODE_IS_DP(em)) {
1700fb4d8502Sjsg dce_v6_0_audio_set_dto(encoder, adev->clock.default_dispclk * 10);
1701fb4d8502Sjsg }
1702fb4d8502Sjsg dce_v6_0_audio_set_packet(encoder);
1703fb4d8502Sjsg dce_v6_0_audio_select_pin(encoder);
1704fb4d8502Sjsg dce_v6_0_audio_set_avi_infoframe(encoder, mode);
1705fb4d8502Sjsg dce_v6_0_audio_set_mute(encoder, false);
1706fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI) {
1707fb4d8502Sjsg dce_v6_0_audio_hdmi_enable(encoder, 1);
1708fb4d8502Sjsg } else if (ENCODER_MODE_IS_DP(em)) {
1709fb4d8502Sjsg dce_v6_0_audio_dp_enable(encoder, 1);
1710fb4d8502Sjsg }
1711fb4d8502Sjsg
1712fb4d8502Sjsg /* enable audio after setting up hw */
1713fb4d8502Sjsg dce_v6_0_audio_enable(adev, dig->afmt->pin, true);
1714fb4d8502Sjsg }
1715fb4d8502Sjsg
dce_v6_0_afmt_enable(struct drm_encoder * encoder,bool enable)1716fb4d8502Sjsg static void dce_v6_0_afmt_enable(struct drm_encoder *encoder, bool enable)
1717fb4d8502Sjsg {
1718fb4d8502Sjsg struct drm_device *dev = encoder->dev;
1719ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1720fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1721fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1722fb4d8502Sjsg
1723fb4d8502Sjsg if (!dig || !dig->afmt)
1724fb4d8502Sjsg return;
1725fb4d8502Sjsg
1726fb4d8502Sjsg /* Silent, r600_hdmi_enable will raise WARN for us */
1727fb4d8502Sjsg if (enable && dig->afmt->enabled)
1728fb4d8502Sjsg return;
1729fb4d8502Sjsg
1730fb4d8502Sjsg if (!enable && !dig->afmt->enabled)
1731fb4d8502Sjsg return;
1732fb4d8502Sjsg
1733fb4d8502Sjsg if (!enable && dig->afmt->pin) {
1734fb4d8502Sjsg dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
1735fb4d8502Sjsg dig->afmt->pin = NULL;
1736fb4d8502Sjsg }
1737fb4d8502Sjsg
1738fb4d8502Sjsg dig->afmt->enabled = enable;
1739fb4d8502Sjsg
1740fb4d8502Sjsg DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1741fb4d8502Sjsg enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
1742fb4d8502Sjsg }
1743fb4d8502Sjsg
dce_v6_0_afmt_init(struct amdgpu_device * adev)1744fb4d8502Sjsg static int dce_v6_0_afmt_init(struct amdgpu_device *adev)
1745fb4d8502Sjsg {
1746fb4d8502Sjsg int i, j;
1747fb4d8502Sjsg
1748fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_dig; i++)
1749fb4d8502Sjsg adev->mode_info.afmt[i] = NULL;
1750fb4d8502Sjsg
1751fb4d8502Sjsg /* DCE6 has audio blocks tied to DIG encoders */
1752fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_dig; i++) {
1753fb4d8502Sjsg adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
1754fb4d8502Sjsg if (adev->mode_info.afmt[i]) {
1755fb4d8502Sjsg adev->mode_info.afmt[i]->offset = dig_offsets[i];
1756fb4d8502Sjsg adev->mode_info.afmt[i]->id = i;
1757fb4d8502Sjsg } else {
1758fb4d8502Sjsg for (j = 0; j < i; j++) {
1759fb4d8502Sjsg kfree(adev->mode_info.afmt[j]);
1760fb4d8502Sjsg adev->mode_info.afmt[j] = NULL;
1761fb4d8502Sjsg }
1762fb4d8502Sjsg DRM_ERROR("Out of memory allocating afmt table\n");
1763fb4d8502Sjsg return -ENOMEM;
1764fb4d8502Sjsg }
1765fb4d8502Sjsg }
1766fb4d8502Sjsg return 0;
1767fb4d8502Sjsg }
1768fb4d8502Sjsg
dce_v6_0_afmt_fini(struct amdgpu_device * adev)1769fb4d8502Sjsg static void dce_v6_0_afmt_fini(struct amdgpu_device *adev)
1770fb4d8502Sjsg {
1771fb4d8502Sjsg int i;
1772fb4d8502Sjsg
1773fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_dig; i++) {
1774fb4d8502Sjsg kfree(adev->mode_info.afmt[i]);
1775fb4d8502Sjsg adev->mode_info.afmt[i] = NULL;
1776fb4d8502Sjsg }
1777fb4d8502Sjsg }
1778fb4d8502Sjsg
1779fb4d8502Sjsg static const u32 vga_control_regs[6] =
1780fb4d8502Sjsg {
1781fb4d8502Sjsg mmD1VGA_CONTROL,
1782fb4d8502Sjsg mmD2VGA_CONTROL,
1783fb4d8502Sjsg mmD3VGA_CONTROL,
1784fb4d8502Sjsg mmD4VGA_CONTROL,
1785fb4d8502Sjsg mmD5VGA_CONTROL,
1786fb4d8502Sjsg mmD6VGA_CONTROL,
1787fb4d8502Sjsg };
1788fb4d8502Sjsg
dce_v6_0_vga_enable(struct drm_crtc * crtc,bool enable)1789fb4d8502Sjsg static void dce_v6_0_vga_enable(struct drm_crtc *crtc, bool enable)
1790fb4d8502Sjsg {
1791fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1792fb4d8502Sjsg struct drm_device *dev = crtc->dev;
1793ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1794fb4d8502Sjsg u32 vga_control;
1795fb4d8502Sjsg
1796fb4d8502Sjsg vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
1797fb4d8502Sjsg WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | (enable ? 1 : 0));
1798fb4d8502Sjsg }
1799fb4d8502Sjsg
dce_v6_0_grph_enable(struct drm_crtc * crtc,bool enable)1800fb4d8502Sjsg static void dce_v6_0_grph_enable(struct drm_crtc *crtc, bool enable)
1801fb4d8502Sjsg {
1802fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1803fb4d8502Sjsg struct drm_device *dev = crtc->dev;
1804ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1805fb4d8502Sjsg
1806fb4d8502Sjsg WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, enable ? 1 : 0);
1807fb4d8502Sjsg }
1808fb4d8502Sjsg
dce_v6_0_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)1809fb4d8502Sjsg static int dce_v6_0_crtc_do_set_base(struct drm_crtc *crtc,
1810fb4d8502Sjsg struct drm_framebuffer *fb,
1811fb4d8502Sjsg int x, int y, int atomic)
1812fb4d8502Sjsg {
1813fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1814fb4d8502Sjsg struct drm_device *dev = crtc->dev;
1815ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1816fb4d8502Sjsg struct drm_framebuffer *target_fb;
1817fb4d8502Sjsg struct drm_gem_object *obj;
1818fb4d8502Sjsg struct amdgpu_bo *abo;
1819fb4d8502Sjsg uint64_t fb_location, tiling_flags;
1820fb4d8502Sjsg uint32_t fb_format, fb_pitch_pixels, pipe_config;
1821fb4d8502Sjsg u32 fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_NONE);
1822fb4d8502Sjsg u32 viewport_w, viewport_h;
1823fb4d8502Sjsg int r;
1824fb4d8502Sjsg bool bypass_lut = false;
1825fb4d8502Sjsg
1826fb4d8502Sjsg /* no fb bound */
1827fb4d8502Sjsg if (!atomic && !crtc->primary->fb) {
1828fb4d8502Sjsg DRM_DEBUG_KMS("No FB bound\n");
1829fb4d8502Sjsg return 0;
1830fb4d8502Sjsg }
1831fb4d8502Sjsg
1832fb4d8502Sjsg if (atomic)
1833fb4d8502Sjsg target_fb = fb;
1834fb4d8502Sjsg else
1835fb4d8502Sjsg target_fb = crtc->primary->fb;
1836fb4d8502Sjsg
1837fb4d8502Sjsg /* If atomic, assume fb object is pinned & idle & fenced and
1838fb4d8502Sjsg * just update base pointers
1839fb4d8502Sjsg */
1840fb4d8502Sjsg obj = target_fb->obj[0];
1841fb4d8502Sjsg abo = gem_to_amdgpu_bo(obj);
1842fb4d8502Sjsg r = amdgpu_bo_reserve(abo, false);
1843fb4d8502Sjsg if (unlikely(r != 0))
1844fb4d8502Sjsg return r;
1845fb4d8502Sjsg
1846fb4d8502Sjsg if (!atomic) {
1847fb4d8502Sjsg r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
1848fb4d8502Sjsg if (unlikely(r != 0)) {
1849fb4d8502Sjsg amdgpu_bo_unreserve(abo);
1850fb4d8502Sjsg return -EINVAL;
1851fb4d8502Sjsg }
1852fb4d8502Sjsg }
1853fb4d8502Sjsg fb_location = amdgpu_bo_gpu_offset(abo);
1854fb4d8502Sjsg
1855fb4d8502Sjsg amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
1856fb4d8502Sjsg amdgpu_bo_unreserve(abo);
1857fb4d8502Sjsg
1858fb4d8502Sjsg switch (target_fb->format->format) {
1859fb4d8502Sjsg case DRM_FORMAT_C8:
1860fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_8BPP) |
1861fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_INDEXED));
1862fb4d8502Sjsg break;
1863fb4d8502Sjsg case DRM_FORMAT_XRGB4444:
1864fb4d8502Sjsg case DRM_FORMAT_ARGB4444:
1865fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
1866fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB4444));
1867fb4d8502Sjsg #ifdef __BIG_ENDIAN
1868fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
1869fb4d8502Sjsg #endif
1870fb4d8502Sjsg break;
1871fb4d8502Sjsg case DRM_FORMAT_XRGB1555:
1872fb4d8502Sjsg case DRM_FORMAT_ARGB1555:
1873fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
1874fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB1555));
1875fb4d8502Sjsg #ifdef __BIG_ENDIAN
1876fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
1877fb4d8502Sjsg #endif
1878fb4d8502Sjsg break;
1879fb4d8502Sjsg case DRM_FORMAT_BGRX5551:
1880fb4d8502Sjsg case DRM_FORMAT_BGRA5551:
1881fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
1882fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_BGRA5551));
1883fb4d8502Sjsg #ifdef __BIG_ENDIAN
1884fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
1885fb4d8502Sjsg #endif
1886fb4d8502Sjsg break;
1887fb4d8502Sjsg case DRM_FORMAT_RGB565:
1888fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
1889fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB565));
1890fb4d8502Sjsg #ifdef __BIG_ENDIAN
1891fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
1892fb4d8502Sjsg #endif
1893fb4d8502Sjsg break;
1894fb4d8502Sjsg case DRM_FORMAT_XRGB8888:
1895fb4d8502Sjsg case DRM_FORMAT_ARGB8888:
1896fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
1897fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
1898fb4d8502Sjsg #ifdef __BIG_ENDIAN
1899fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
1900fb4d8502Sjsg #endif
1901fb4d8502Sjsg break;
1902fb4d8502Sjsg case DRM_FORMAT_XRGB2101010:
1903fb4d8502Sjsg case DRM_FORMAT_ARGB2101010:
1904fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
1905fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB2101010));
1906fb4d8502Sjsg #ifdef __BIG_ENDIAN
1907fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
1908fb4d8502Sjsg #endif
1909fb4d8502Sjsg /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1910fb4d8502Sjsg bypass_lut = true;
1911fb4d8502Sjsg break;
1912fb4d8502Sjsg case DRM_FORMAT_BGRX1010102:
1913fb4d8502Sjsg case DRM_FORMAT_BGRA1010102:
1914fb4d8502Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
1915fb4d8502Sjsg GRPH_FORMAT(GRPH_FORMAT_BGRA1010102));
1916fb4d8502Sjsg #ifdef __BIG_ENDIAN
1917fb4d8502Sjsg fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
1918fb4d8502Sjsg #endif
1919fb4d8502Sjsg /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1920fb4d8502Sjsg bypass_lut = true;
1921fb4d8502Sjsg break;
1922c349dbc7Sjsg case DRM_FORMAT_XBGR8888:
1923c349dbc7Sjsg case DRM_FORMAT_ABGR8888:
1924c349dbc7Sjsg fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
1925c349dbc7Sjsg GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
1926c349dbc7Sjsg fb_swap = (GRPH_RED_CROSSBAR(GRPH_RED_SEL_B) |
1927c349dbc7Sjsg GRPH_BLUE_CROSSBAR(GRPH_BLUE_SEL_R));
1928c349dbc7Sjsg #ifdef __BIG_ENDIAN
1929c349dbc7Sjsg fb_swap |= GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
1930c349dbc7Sjsg #endif
1931c349dbc7Sjsg break;
1932fb4d8502Sjsg default:
19335ca02815Sjsg DRM_ERROR("Unsupported screen format %p4cc\n",
19345ca02815Sjsg &target_fb->format->format);
1935fb4d8502Sjsg return -EINVAL;
1936fb4d8502Sjsg }
1937fb4d8502Sjsg
1938fb4d8502Sjsg if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
1939fb4d8502Sjsg unsigned bankw, bankh, mtaspect, tile_split, num_banks;
1940fb4d8502Sjsg
1941fb4d8502Sjsg bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1942fb4d8502Sjsg bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1943fb4d8502Sjsg mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1944fb4d8502Sjsg tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
1945fb4d8502Sjsg num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1946fb4d8502Sjsg
1947fb4d8502Sjsg fb_format |= GRPH_NUM_BANKS(num_banks);
1948fb4d8502Sjsg fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_2D_TILED_THIN1);
1949fb4d8502Sjsg fb_format |= GRPH_TILE_SPLIT(tile_split);
1950fb4d8502Sjsg fb_format |= GRPH_BANK_WIDTH(bankw);
1951fb4d8502Sjsg fb_format |= GRPH_BANK_HEIGHT(bankh);
1952fb4d8502Sjsg fb_format |= GRPH_MACRO_TILE_ASPECT(mtaspect);
1953fb4d8502Sjsg } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
1954fb4d8502Sjsg fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_1D_TILED_THIN1);
1955fb4d8502Sjsg }
1956fb4d8502Sjsg
1957fb4d8502Sjsg pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1958fb4d8502Sjsg fb_format |= GRPH_PIPE_CONFIG(pipe_config);
1959fb4d8502Sjsg
1960fb4d8502Sjsg dce_v6_0_vga_enable(crtc, false);
1961fb4d8502Sjsg
1962fb4d8502Sjsg /* Make sure surface address is updated at vertical blank rather than
1963fb4d8502Sjsg * horizontal blank
1964fb4d8502Sjsg */
1965fb4d8502Sjsg WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
1966fb4d8502Sjsg
1967fb4d8502Sjsg WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1968fb4d8502Sjsg upper_32_bits(fb_location));
1969fb4d8502Sjsg WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1970fb4d8502Sjsg upper_32_bits(fb_location));
1971fb4d8502Sjsg WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1972fb4d8502Sjsg (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
1973fb4d8502Sjsg WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1974fb4d8502Sjsg (u32) fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
1975fb4d8502Sjsg WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
1976fb4d8502Sjsg WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
1977fb4d8502Sjsg
1978fb4d8502Sjsg /*
1979fb4d8502Sjsg * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1980fb4d8502Sjsg * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1981fb4d8502Sjsg * retain the full precision throughout the pipeline.
1982fb4d8502Sjsg */
1983fb4d8502Sjsg WREG32_P(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset,
1984fb4d8502Sjsg (bypass_lut ? GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK : 0),
1985fb4d8502Sjsg ~GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK);
1986fb4d8502Sjsg
1987fb4d8502Sjsg if (bypass_lut)
1988fb4d8502Sjsg DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1989fb4d8502Sjsg
1990fb4d8502Sjsg WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
1991fb4d8502Sjsg WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
1992fb4d8502Sjsg WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
1993fb4d8502Sjsg WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
1994fb4d8502Sjsg WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
1995fb4d8502Sjsg WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
1996fb4d8502Sjsg
1997fb4d8502Sjsg fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1998fb4d8502Sjsg WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
1999fb4d8502Sjsg
2000fb4d8502Sjsg dce_v6_0_grph_enable(crtc, true);
2001fb4d8502Sjsg
2002fb4d8502Sjsg WREG32(mmDESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
2003fb4d8502Sjsg target_fb->height);
2004fb4d8502Sjsg x &= ~3;
2005fb4d8502Sjsg y &= ~1;
2006fb4d8502Sjsg WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
2007fb4d8502Sjsg (x << 16) | y);
2008fb4d8502Sjsg viewport_w = crtc->mode.hdisplay;
2009fb4d8502Sjsg viewport_h = (crtc->mode.vdisplay + 1) & ~1;
2010fb4d8502Sjsg
2011fb4d8502Sjsg WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
2012fb4d8502Sjsg (viewport_w << 16) | viewport_h);
2013fb4d8502Sjsg
2014fb4d8502Sjsg /* set pageflip to happen anywhere in vblank interval */
2015fb4d8502Sjsg WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
2016fb4d8502Sjsg
2017fb4d8502Sjsg if (!atomic && fb && fb != crtc->primary->fb) {
2018fb4d8502Sjsg abo = gem_to_amdgpu_bo(fb->obj[0]);
2019fb4d8502Sjsg r = amdgpu_bo_reserve(abo, true);
2020fb4d8502Sjsg if (unlikely(r != 0))
2021fb4d8502Sjsg return r;
2022fb4d8502Sjsg amdgpu_bo_unpin(abo);
2023fb4d8502Sjsg amdgpu_bo_unreserve(abo);
2024fb4d8502Sjsg }
2025fb4d8502Sjsg
2026fb4d8502Sjsg /* Bytes per pixel may have changed */
2027fb4d8502Sjsg dce_v6_0_bandwidth_update(adev);
2028fb4d8502Sjsg
2029fb4d8502Sjsg return 0;
2030fb4d8502Sjsg
2031fb4d8502Sjsg }
2032fb4d8502Sjsg
dce_v6_0_set_interleave(struct drm_crtc * crtc,struct drm_display_mode * mode)2033fb4d8502Sjsg static void dce_v6_0_set_interleave(struct drm_crtc *crtc,
2034fb4d8502Sjsg struct drm_display_mode *mode)
2035fb4d8502Sjsg {
2036fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2037ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
2038fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2039fb4d8502Sjsg
2040fb4d8502Sjsg if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2041fb4d8502Sjsg WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset,
2042fb4d8502Sjsg INTERLEAVE_EN);
2043fb4d8502Sjsg else
2044fb4d8502Sjsg WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
2045fb4d8502Sjsg }
2046fb4d8502Sjsg
dce_v6_0_crtc_load_lut(struct drm_crtc * crtc)2047fb4d8502Sjsg static void dce_v6_0_crtc_load_lut(struct drm_crtc *crtc)
2048fb4d8502Sjsg {
2049fb4d8502Sjsg
2050fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2051fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2052ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
2053fb4d8502Sjsg u16 *r, *g, *b;
2054fb4d8502Sjsg int i;
2055fb4d8502Sjsg
2056fb4d8502Sjsg DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
2057fb4d8502Sjsg
2058fb4d8502Sjsg WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2059fb4d8502Sjsg ((0 << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
2060fb4d8502Sjsg (0 << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
2061fb4d8502Sjsg WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
2062fb4d8502Sjsg PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
2063fb4d8502Sjsg WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
2064fb4d8502Sjsg PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
2065fb4d8502Sjsg WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2066fb4d8502Sjsg ((0 << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
2067fb4d8502Sjsg (0 << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
2068fb4d8502Sjsg
2069fb4d8502Sjsg WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
2070fb4d8502Sjsg
2071fb4d8502Sjsg WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
2072fb4d8502Sjsg WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
2073fb4d8502Sjsg WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
2074fb4d8502Sjsg
2075fb4d8502Sjsg WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
2076fb4d8502Sjsg WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
2077fb4d8502Sjsg WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
2078fb4d8502Sjsg
2079fb4d8502Sjsg WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
2080fb4d8502Sjsg WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
2081fb4d8502Sjsg
2082fb4d8502Sjsg WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
2083fb4d8502Sjsg r = crtc->gamma_store;
2084fb4d8502Sjsg g = r + crtc->gamma_size;
2085fb4d8502Sjsg b = g + crtc->gamma_size;
2086fb4d8502Sjsg for (i = 0; i < 256; i++) {
2087fb4d8502Sjsg WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
2088fb4d8502Sjsg ((*r++ & 0xffc0) << 14) |
2089fb4d8502Sjsg ((*g++ & 0xffc0) << 4) |
2090fb4d8502Sjsg (*b++ >> 6));
2091fb4d8502Sjsg }
2092fb4d8502Sjsg
2093fb4d8502Sjsg WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2094fb4d8502Sjsg ((0 << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
2095fb4d8502Sjsg (0 << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
2096fb4d8502Sjsg ICON_DEGAMMA_MODE(0) |
2097fb4d8502Sjsg (0 << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
2098fb4d8502Sjsg WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
2099fb4d8502Sjsg ((0 << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
2100fb4d8502Sjsg (0 << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
2101fb4d8502Sjsg WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2102fb4d8502Sjsg ((0 << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
2103fb4d8502Sjsg (0 << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
2104fb4d8502Sjsg WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2105fb4d8502Sjsg ((0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
2106fb4d8502Sjsg (0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
2107fb4d8502Sjsg /* XXX match this to the depth of the crtc fmt block, move to modeset? */
2108fb4d8502Sjsg WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
2109fb4d8502Sjsg
2110fb4d8502Sjsg
2111fb4d8502Sjsg }
2112fb4d8502Sjsg
dce_v6_0_pick_dig_encoder(struct drm_encoder * encoder)2113fb4d8502Sjsg static int dce_v6_0_pick_dig_encoder(struct drm_encoder *encoder)
2114fb4d8502Sjsg {
2115fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
2116fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
2117fb4d8502Sjsg
2118fb4d8502Sjsg switch (amdgpu_encoder->encoder_id) {
2119fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2120fb4d8502Sjsg return dig->linkb ? 1 : 0;
2121fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2122fb4d8502Sjsg return dig->linkb ? 3 : 2;
2123fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2124fb4d8502Sjsg return dig->linkb ? 5 : 4;
2125fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2126fb4d8502Sjsg return 6;
2127fb4d8502Sjsg default:
2128fb4d8502Sjsg DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
2129fb4d8502Sjsg return 0;
2130fb4d8502Sjsg }
2131fb4d8502Sjsg }
2132fb4d8502Sjsg
2133fb4d8502Sjsg /**
2134fb4d8502Sjsg * dce_v6_0_pick_pll - Allocate a PPLL for use by the crtc.
2135fb4d8502Sjsg *
2136fb4d8502Sjsg * @crtc: drm crtc
2137fb4d8502Sjsg *
2138fb4d8502Sjsg * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
2139fb4d8502Sjsg * a single PPLL can be used for all DP crtcs/encoders. For non-DP
2140fb4d8502Sjsg * monitors a dedicated PPLL must be used. If a particular board has
2141fb4d8502Sjsg * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2142fb4d8502Sjsg * as there is no need to program the PLL itself. If we are not able to
2143fb4d8502Sjsg * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2144fb4d8502Sjsg * avoid messing up an existing monitor.
2145fb4d8502Sjsg *
2146fb4d8502Sjsg *
2147fb4d8502Sjsg */
dce_v6_0_pick_pll(struct drm_crtc * crtc)2148fb4d8502Sjsg static u32 dce_v6_0_pick_pll(struct drm_crtc *crtc)
2149fb4d8502Sjsg {
2150fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2151fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2152ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
2153fb4d8502Sjsg u32 pll_in_use;
2154fb4d8502Sjsg int pll;
2155fb4d8502Sjsg
2156fb4d8502Sjsg if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
2157fb4d8502Sjsg if (adev->clock.dp_extclk)
2158fb4d8502Sjsg /* skip PPLL programming if using ext clock */
2159fb4d8502Sjsg return ATOM_PPLL_INVALID;
2160fb4d8502Sjsg else
2161fb4d8502Sjsg return ATOM_PPLL0;
2162fb4d8502Sjsg } else {
2163fb4d8502Sjsg /* use the same PPLL for all monitors with the same clock */
2164fb4d8502Sjsg pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
2165fb4d8502Sjsg if (pll != ATOM_PPLL_INVALID)
2166fb4d8502Sjsg return pll;
2167fb4d8502Sjsg }
2168fb4d8502Sjsg
2169fb4d8502Sjsg /* PPLL1, and PPLL2 */
2170fb4d8502Sjsg pll_in_use = amdgpu_pll_get_use_mask(crtc);
2171fb4d8502Sjsg if (!(pll_in_use & (1 << ATOM_PPLL2)))
2172fb4d8502Sjsg return ATOM_PPLL2;
2173fb4d8502Sjsg if (!(pll_in_use & (1 << ATOM_PPLL1)))
2174fb4d8502Sjsg return ATOM_PPLL1;
2175fb4d8502Sjsg DRM_ERROR("unable to allocate a PPLL\n");
2176fb4d8502Sjsg return ATOM_PPLL_INVALID;
2177fb4d8502Sjsg }
2178fb4d8502Sjsg
dce_v6_0_lock_cursor(struct drm_crtc * crtc,bool lock)2179fb4d8502Sjsg static void dce_v6_0_lock_cursor(struct drm_crtc *crtc, bool lock)
2180fb4d8502Sjsg {
2181ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2182fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2183fb4d8502Sjsg uint32_t cur_lock;
2184fb4d8502Sjsg
2185fb4d8502Sjsg cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
2186fb4d8502Sjsg if (lock)
2187fb4d8502Sjsg cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2188fb4d8502Sjsg else
2189fb4d8502Sjsg cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2190fb4d8502Sjsg WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
2191fb4d8502Sjsg }
2192fb4d8502Sjsg
dce_v6_0_hide_cursor(struct drm_crtc * crtc)2193fb4d8502Sjsg static void dce_v6_0_hide_cursor(struct drm_crtc *crtc)
2194fb4d8502Sjsg {
2195fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2196ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2197fb4d8502Sjsg
2198ad8b1aafSjsg WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2199fb4d8502Sjsg (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2200fb4d8502Sjsg (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2201fb4d8502Sjsg
2202fb4d8502Sjsg
2203fb4d8502Sjsg }
2204fb4d8502Sjsg
dce_v6_0_show_cursor(struct drm_crtc * crtc)2205fb4d8502Sjsg static void dce_v6_0_show_cursor(struct drm_crtc *crtc)
2206fb4d8502Sjsg {
2207fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2208ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2209fb4d8502Sjsg
2210fb4d8502Sjsg WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2211fb4d8502Sjsg upper_32_bits(amdgpu_crtc->cursor_addr));
2212fb4d8502Sjsg WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2213fb4d8502Sjsg lower_32_bits(amdgpu_crtc->cursor_addr));
2214fb4d8502Sjsg
2215ad8b1aafSjsg WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2216fb4d8502Sjsg CUR_CONTROL__CURSOR_EN_MASK |
2217fb4d8502Sjsg (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2218fb4d8502Sjsg (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2219fb4d8502Sjsg
2220fb4d8502Sjsg }
2221fb4d8502Sjsg
dce_v6_0_cursor_move_locked(struct drm_crtc * crtc,int x,int y)2222fb4d8502Sjsg static int dce_v6_0_cursor_move_locked(struct drm_crtc *crtc,
2223fb4d8502Sjsg int x, int y)
2224fb4d8502Sjsg {
2225fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2226ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2227fb4d8502Sjsg int xorigin = 0, yorigin = 0;
2228fb4d8502Sjsg
2229fb4d8502Sjsg int w = amdgpu_crtc->cursor_width;
2230fb4d8502Sjsg
2231fb4d8502Sjsg amdgpu_crtc->cursor_x = x;
2232fb4d8502Sjsg amdgpu_crtc->cursor_y = y;
2233fb4d8502Sjsg
2234fb4d8502Sjsg /* avivo cursor are offset into the total surface */
2235fb4d8502Sjsg x += crtc->x;
2236fb4d8502Sjsg y += crtc->y;
2237fb4d8502Sjsg DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
2238fb4d8502Sjsg
2239fb4d8502Sjsg if (x < 0) {
2240fb4d8502Sjsg xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
2241fb4d8502Sjsg x = 0;
2242fb4d8502Sjsg }
2243fb4d8502Sjsg if (y < 0) {
2244fb4d8502Sjsg yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
2245fb4d8502Sjsg y = 0;
2246fb4d8502Sjsg }
2247fb4d8502Sjsg
2248fb4d8502Sjsg WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
2249fb4d8502Sjsg WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
2250fb4d8502Sjsg WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
2251fb4d8502Sjsg ((w - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
2252fb4d8502Sjsg
2253fb4d8502Sjsg return 0;
2254fb4d8502Sjsg }
2255fb4d8502Sjsg
dce_v6_0_crtc_cursor_move(struct drm_crtc * crtc,int x,int y)2256fb4d8502Sjsg static int dce_v6_0_crtc_cursor_move(struct drm_crtc *crtc,
2257fb4d8502Sjsg int x, int y)
2258fb4d8502Sjsg {
2259fb4d8502Sjsg int ret;
2260fb4d8502Sjsg
2261fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, true);
2262fb4d8502Sjsg ret = dce_v6_0_cursor_move_locked(crtc, x, y);
2263fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, false);
2264fb4d8502Sjsg
2265fb4d8502Sjsg return ret;
2266fb4d8502Sjsg }
2267fb4d8502Sjsg
dce_v6_0_crtc_cursor_set2(struct drm_crtc * crtc,struct drm_file * file_priv,uint32_t handle,uint32_t width,uint32_t height,int32_t hot_x,int32_t hot_y)2268fb4d8502Sjsg static int dce_v6_0_crtc_cursor_set2(struct drm_crtc *crtc,
2269fb4d8502Sjsg struct drm_file *file_priv,
2270fb4d8502Sjsg uint32_t handle,
2271fb4d8502Sjsg uint32_t width,
2272fb4d8502Sjsg uint32_t height,
2273fb4d8502Sjsg int32_t hot_x,
2274fb4d8502Sjsg int32_t hot_y)
2275fb4d8502Sjsg {
2276fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2277fb4d8502Sjsg struct drm_gem_object *obj;
2278fb4d8502Sjsg struct amdgpu_bo *aobj;
2279fb4d8502Sjsg int ret;
2280fb4d8502Sjsg
2281fb4d8502Sjsg if (!handle) {
2282fb4d8502Sjsg /* turn off cursor */
2283fb4d8502Sjsg dce_v6_0_hide_cursor(crtc);
2284fb4d8502Sjsg obj = NULL;
2285fb4d8502Sjsg goto unpin;
2286fb4d8502Sjsg }
2287fb4d8502Sjsg
2288fb4d8502Sjsg if ((width > amdgpu_crtc->max_cursor_width) ||
2289fb4d8502Sjsg (height > amdgpu_crtc->max_cursor_height)) {
2290fb4d8502Sjsg DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
2291fb4d8502Sjsg return -EINVAL;
2292fb4d8502Sjsg }
2293fb4d8502Sjsg
2294fb4d8502Sjsg obj = drm_gem_object_lookup(file_priv, handle);
2295fb4d8502Sjsg if (!obj) {
2296fb4d8502Sjsg DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
2297fb4d8502Sjsg return -ENOENT;
2298fb4d8502Sjsg }
2299fb4d8502Sjsg
2300fb4d8502Sjsg aobj = gem_to_amdgpu_bo(obj);
2301fb4d8502Sjsg ret = amdgpu_bo_reserve(aobj, false);
2302fb4d8502Sjsg if (ret != 0) {
2303ad8b1aafSjsg drm_gem_object_put(obj);
2304fb4d8502Sjsg return ret;
2305fb4d8502Sjsg }
2306fb4d8502Sjsg
2307fb4d8502Sjsg ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
2308fb4d8502Sjsg amdgpu_bo_unreserve(aobj);
2309fb4d8502Sjsg if (ret) {
2310fb4d8502Sjsg DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
2311ad8b1aafSjsg drm_gem_object_put(obj);
2312fb4d8502Sjsg return ret;
2313fb4d8502Sjsg }
2314fb4d8502Sjsg amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
2315fb4d8502Sjsg
2316fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, true);
2317fb4d8502Sjsg
2318fb4d8502Sjsg if (width != amdgpu_crtc->cursor_width ||
2319fb4d8502Sjsg height != amdgpu_crtc->cursor_height ||
2320fb4d8502Sjsg hot_x != amdgpu_crtc->cursor_hot_x ||
2321fb4d8502Sjsg hot_y != amdgpu_crtc->cursor_hot_y) {
2322fb4d8502Sjsg int x, y;
2323fb4d8502Sjsg
2324fb4d8502Sjsg x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
2325fb4d8502Sjsg y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
2326fb4d8502Sjsg
2327fb4d8502Sjsg dce_v6_0_cursor_move_locked(crtc, x, y);
2328fb4d8502Sjsg
2329fb4d8502Sjsg amdgpu_crtc->cursor_width = width;
2330fb4d8502Sjsg amdgpu_crtc->cursor_height = height;
2331fb4d8502Sjsg amdgpu_crtc->cursor_hot_x = hot_x;
2332fb4d8502Sjsg amdgpu_crtc->cursor_hot_y = hot_y;
2333fb4d8502Sjsg }
2334fb4d8502Sjsg
2335fb4d8502Sjsg dce_v6_0_show_cursor(crtc);
2336fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, false);
2337fb4d8502Sjsg
2338fb4d8502Sjsg unpin:
2339fb4d8502Sjsg if (amdgpu_crtc->cursor_bo) {
2340fb4d8502Sjsg struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2341fb4d8502Sjsg ret = amdgpu_bo_reserve(aobj, true);
2342fb4d8502Sjsg if (likely(ret == 0)) {
2343fb4d8502Sjsg amdgpu_bo_unpin(aobj);
2344fb4d8502Sjsg amdgpu_bo_unreserve(aobj);
2345fb4d8502Sjsg }
2346ad8b1aafSjsg drm_gem_object_put(amdgpu_crtc->cursor_bo);
2347fb4d8502Sjsg }
2348fb4d8502Sjsg
2349fb4d8502Sjsg amdgpu_crtc->cursor_bo = obj;
2350fb4d8502Sjsg return 0;
2351fb4d8502Sjsg }
2352fb4d8502Sjsg
dce_v6_0_cursor_reset(struct drm_crtc * crtc)2353fb4d8502Sjsg static void dce_v6_0_cursor_reset(struct drm_crtc *crtc)
2354fb4d8502Sjsg {
2355fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2356fb4d8502Sjsg
2357fb4d8502Sjsg if (amdgpu_crtc->cursor_bo) {
2358fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, true);
2359fb4d8502Sjsg
2360fb4d8502Sjsg dce_v6_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
2361fb4d8502Sjsg amdgpu_crtc->cursor_y);
2362fb4d8502Sjsg
2363fb4d8502Sjsg dce_v6_0_show_cursor(crtc);
2364fb4d8502Sjsg dce_v6_0_lock_cursor(crtc, false);
2365fb4d8502Sjsg }
2366fb4d8502Sjsg }
2367fb4d8502Sjsg
dce_v6_0_crtc_gamma_set(struct drm_crtc * crtc,u16 * red,u16 * green,u16 * blue,uint32_t size,struct drm_modeset_acquire_ctx * ctx)2368fb4d8502Sjsg static int dce_v6_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
2369fb4d8502Sjsg u16 *blue, uint32_t size,
2370fb4d8502Sjsg struct drm_modeset_acquire_ctx *ctx)
2371fb4d8502Sjsg {
2372fb4d8502Sjsg dce_v6_0_crtc_load_lut(crtc);
2373fb4d8502Sjsg
2374fb4d8502Sjsg return 0;
2375fb4d8502Sjsg }
2376fb4d8502Sjsg
dce_v6_0_crtc_destroy(struct drm_crtc * crtc)2377fb4d8502Sjsg static void dce_v6_0_crtc_destroy(struct drm_crtc *crtc)
2378fb4d8502Sjsg {
2379fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2380fb4d8502Sjsg
2381fb4d8502Sjsg drm_crtc_cleanup(crtc);
2382fb4d8502Sjsg kfree(amdgpu_crtc);
2383fb4d8502Sjsg }
2384fb4d8502Sjsg
2385fb4d8502Sjsg static const struct drm_crtc_funcs dce_v6_0_crtc_funcs = {
2386fb4d8502Sjsg .cursor_set2 = dce_v6_0_crtc_cursor_set2,
2387fb4d8502Sjsg .cursor_move = dce_v6_0_crtc_cursor_move,
2388fb4d8502Sjsg .gamma_set = dce_v6_0_crtc_gamma_set,
2389fb4d8502Sjsg .set_config = amdgpu_display_crtc_set_config,
2390fb4d8502Sjsg .destroy = dce_v6_0_crtc_destroy,
2391fb4d8502Sjsg .page_flip_target = amdgpu_display_crtc_page_flip_target,
2392c349dbc7Sjsg .get_vblank_counter = amdgpu_get_vblank_counter_kms,
2393c349dbc7Sjsg .enable_vblank = amdgpu_enable_vblank_kms,
2394c349dbc7Sjsg .disable_vblank = amdgpu_disable_vblank_kms,
2395c349dbc7Sjsg .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
2396fb4d8502Sjsg };
2397fb4d8502Sjsg
dce_v6_0_crtc_dpms(struct drm_crtc * crtc,int mode)2398fb4d8502Sjsg static void dce_v6_0_crtc_dpms(struct drm_crtc *crtc, int mode)
2399fb4d8502Sjsg {
2400fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2401ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
2402fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2403fb4d8502Sjsg unsigned type;
2404fb4d8502Sjsg
2405fb4d8502Sjsg switch (mode) {
2406fb4d8502Sjsg case DRM_MODE_DPMS_ON:
2407fb4d8502Sjsg amdgpu_crtc->enabled = true;
2408fb4d8502Sjsg amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
2409fb4d8502Sjsg amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
2410fb4d8502Sjsg /* Make sure VBLANK and PFLIP interrupts are still enabled */
2411fb4d8502Sjsg type = amdgpu_display_crtc_idx_to_irq_type(adev,
2412fb4d8502Sjsg amdgpu_crtc->crtc_id);
2413fb4d8502Sjsg amdgpu_irq_update(adev, &adev->crtc_irq, type);
2414fb4d8502Sjsg amdgpu_irq_update(adev, &adev->pageflip_irq, type);
2415fb4d8502Sjsg drm_crtc_vblank_on(crtc);
2416fb4d8502Sjsg dce_v6_0_crtc_load_lut(crtc);
2417fb4d8502Sjsg break;
2418fb4d8502Sjsg case DRM_MODE_DPMS_STANDBY:
2419fb4d8502Sjsg case DRM_MODE_DPMS_SUSPEND:
2420fb4d8502Sjsg case DRM_MODE_DPMS_OFF:
2421fb4d8502Sjsg drm_crtc_vblank_off(crtc);
2422fb4d8502Sjsg if (amdgpu_crtc->enabled)
2423fb4d8502Sjsg amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
2424fb4d8502Sjsg amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
2425fb4d8502Sjsg amdgpu_crtc->enabled = false;
2426fb4d8502Sjsg break;
2427fb4d8502Sjsg }
2428fb4d8502Sjsg /* adjust pm to dpms */
24291bb76ff1Sjsg amdgpu_dpm_compute_clocks(adev);
2430fb4d8502Sjsg }
2431fb4d8502Sjsg
dce_v6_0_crtc_prepare(struct drm_crtc * crtc)2432fb4d8502Sjsg static void dce_v6_0_crtc_prepare(struct drm_crtc *crtc)
2433fb4d8502Sjsg {
2434fb4d8502Sjsg /* disable crtc pair power gating before programming */
2435fb4d8502Sjsg amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
2436fb4d8502Sjsg amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
2437fb4d8502Sjsg dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2438fb4d8502Sjsg }
2439fb4d8502Sjsg
dce_v6_0_crtc_commit(struct drm_crtc * crtc)2440fb4d8502Sjsg static void dce_v6_0_crtc_commit(struct drm_crtc *crtc)
2441fb4d8502Sjsg {
2442fb4d8502Sjsg dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2443fb4d8502Sjsg amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
2444fb4d8502Sjsg }
2445fb4d8502Sjsg
dce_v6_0_crtc_disable(struct drm_crtc * crtc)2446fb4d8502Sjsg static void dce_v6_0_crtc_disable(struct drm_crtc *crtc)
2447fb4d8502Sjsg {
2448fb4d8502Sjsg
2449fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2450fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2451ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
2452fb4d8502Sjsg struct amdgpu_atom_ss ss;
2453fb4d8502Sjsg int i;
2454fb4d8502Sjsg
2455fb4d8502Sjsg dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2456fb4d8502Sjsg if (crtc->primary->fb) {
2457fb4d8502Sjsg int r;
2458fb4d8502Sjsg struct amdgpu_bo *abo;
2459fb4d8502Sjsg
2460fb4d8502Sjsg abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
2461fb4d8502Sjsg r = amdgpu_bo_reserve(abo, true);
2462fb4d8502Sjsg if (unlikely(r))
2463fb4d8502Sjsg DRM_ERROR("failed to reserve abo before unpin\n");
2464fb4d8502Sjsg else {
2465fb4d8502Sjsg amdgpu_bo_unpin(abo);
2466fb4d8502Sjsg amdgpu_bo_unreserve(abo);
2467fb4d8502Sjsg }
2468fb4d8502Sjsg }
2469fb4d8502Sjsg /* disable the GRPH */
2470fb4d8502Sjsg dce_v6_0_grph_enable(crtc, false);
2471fb4d8502Sjsg
2472fb4d8502Sjsg amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
2473fb4d8502Sjsg
2474fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++) {
2475fb4d8502Sjsg if (adev->mode_info.crtcs[i] &&
2476fb4d8502Sjsg adev->mode_info.crtcs[i]->enabled &&
2477fb4d8502Sjsg i != amdgpu_crtc->crtc_id &&
2478fb4d8502Sjsg amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
2479fb4d8502Sjsg /* one other crtc is using this pll don't turn
2480fb4d8502Sjsg * off the pll
2481fb4d8502Sjsg */
2482fb4d8502Sjsg goto done;
2483fb4d8502Sjsg }
2484fb4d8502Sjsg }
2485fb4d8502Sjsg
2486fb4d8502Sjsg switch (amdgpu_crtc->pll_id) {
2487fb4d8502Sjsg case ATOM_PPLL1:
2488fb4d8502Sjsg case ATOM_PPLL2:
2489fb4d8502Sjsg /* disable the ppll */
2490fb4d8502Sjsg amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2491fb4d8502Sjsg 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2492fb4d8502Sjsg break;
2493fb4d8502Sjsg default:
2494fb4d8502Sjsg break;
2495fb4d8502Sjsg }
2496fb4d8502Sjsg done:
2497fb4d8502Sjsg amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2498fb4d8502Sjsg amdgpu_crtc->adjusted_clock = 0;
2499fb4d8502Sjsg amdgpu_crtc->encoder = NULL;
2500fb4d8502Sjsg amdgpu_crtc->connector = NULL;
2501fb4d8502Sjsg }
2502fb4d8502Sjsg
dce_v6_0_crtc_mode_set(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,int x,int y,struct drm_framebuffer * old_fb)2503fb4d8502Sjsg static int dce_v6_0_crtc_mode_set(struct drm_crtc *crtc,
2504fb4d8502Sjsg struct drm_display_mode *mode,
2505fb4d8502Sjsg struct drm_display_mode *adjusted_mode,
2506fb4d8502Sjsg int x, int y, struct drm_framebuffer *old_fb)
2507fb4d8502Sjsg {
2508fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2509fb4d8502Sjsg
2510fb4d8502Sjsg if (!amdgpu_crtc->adjusted_clock)
2511fb4d8502Sjsg return -EINVAL;
2512fb4d8502Sjsg
2513fb4d8502Sjsg amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
2514fb4d8502Sjsg amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
2515fb4d8502Sjsg dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2516fb4d8502Sjsg amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
2517fb4d8502Sjsg amdgpu_atombios_crtc_scaler_setup(crtc);
2518fb4d8502Sjsg dce_v6_0_cursor_reset(crtc);
2519fb4d8502Sjsg /* update the hw version fpr dpm */
2520fb4d8502Sjsg amdgpu_crtc->hw_mode = *adjusted_mode;
2521fb4d8502Sjsg
2522fb4d8502Sjsg return 0;
2523fb4d8502Sjsg }
2524fb4d8502Sjsg
dce_v6_0_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2525fb4d8502Sjsg static bool dce_v6_0_crtc_mode_fixup(struct drm_crtc *crtc,
2526fb4d8502Sjsg const struct drm_display_mode *mode,
2527fb4d8502Sjsg struct drm_display_mode *adjusted_mode)
2528fb4d8502Sjsg {
2529fb4d8502Sjsg
2530fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2531fb4d8502Sjsg struct drm_device *dev = crtc->dev;
2532fb4d8502Sjsg struct drm_encoder *encoder;
2533fb4d8502Sjsg
2534fb4d8502Sjsg /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2535fb4d8502Sjsg list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2536fb4d8502Sjsg if (encoder->crtc == crtc) {
2537fb4d8502Sjsg amdgpu_crtc->encoder = encoder;
2538fb4d8502Sjsg amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
2539fb4d8502Sjsg break;
2540fb4d8502Sjsg }
2541fb4d8502Sjsg }
2542fb4d8502Sjsg if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
2543fb4d8502Sjsg amdgpu_crtc->encoder = NULL;
2544fb4d8502Sjsg amdgpu_crtc->connector = NULL;
2545fb4d8502Sjsg return false;
2546fb4d8502Sjsg }
2547fb4d8502Sjsg if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2548fb4d8502Sjsg return false;
2549fb4d8502Sjsg if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
2550fb4d8502Sjsg return false;
2551fb4d8502Sjsg /* pick pll */
2552fb4d8502Sjsg amdgpu_crtc->pll_id = dce_v6_0_pick_pll(crtc);
2553fb4d8502Sjsg /* if we can't get a PPLL for a non-DP encoder, fail */
2554fb4d8502Sjsg if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
2555fb4d8502Sjsg !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
2556fb4d8502Sjsg return false;
2557fb4d8502Sjsg
2558fb4d8502Sjsg return true;
2559fb4d8502Sjsg }
2560fb4d8502Sjsg
dce_v6_0_crtc_set_base(struct drm_crtc * crtc,int x,int y,struct drm_framebuffer * old_fb)2561fb4d8502Sjsg static int dce_v6_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
2562fb4d8502Sjsg struct drm_framebuffer *old_fb)
2563fb4d8502Sjsg {
2564fb4d8502Sjsg return dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2565fb4d8502Sjsg }
2566fb4d8502Sjsg
dce_v6_0_crtc_set_base_atomic(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,enum mode_set_atomic state)2567fb4d8502Sjsg static int dce_v6_0_crtc_set_base_atomic(struct drm_crtc *crtc,
2568fb4d8502Sjsg struct drm_framebuffer *fb,
2569fb4d8502Sjsg int x, int y, enum mode_set_atomic state)
2570fb4d8502Sjsg {
2571fb4d8502Sjsg return dce_v6_0_crtc_do_set_base(crtc, fb, x, y, 1);
2572fb4d8502Sjsg }
2573fb4d8502Sjsg
2574fb4d8502Sjsg static const struct drm_crtc_helper_funcs dce_v6_0_crtc_helper_funcs = {
2575fb4d8502Sjsg .dpms = dce_v6_0_crtc_dpms,
2576fb4d8502Sjsg .mode_fixup = dce_v6_0_crtc_mode_fixup,
2577fb4d8502Sjsg .mode_set = dce_v6_0_crtc_mode_set,
2578fb4d8502Sjsg .mode_set_base = dce_v6_0_crtc_set_base,
2579fb4d8502Sjsg .mode_set_base_atomic = dce_v6_0_crtc_set_base_atomic,
2580fb4d8502Sjsg .prepare = dce_v6_0_crtc_prepare,
2581fb4d8502Sjsg .commit = dce_v6_0_crtc_commit,
2582fb4d8502Sjsg .disable = dce_v6_0_crtc_disable,
2583c349dbc7Sjsg .get_scanout_position = amdgpu_crtc_get_scanout_position,
2584fb4d8502Sjsg };
2585fb4d8502Sjsg
dce_v6_0_crtc_init(struct amdgpu_device * adev,int index)2586fb4d8502Sjsg static int dce_v6_0_crtc_init(struct amdgpu_device *adev, int index)
2587fb4d8502Sjsg {
2588fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc;
2589fb4d8502Sjsg
2590fb4d8502Sjsg amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
2591fb4d8502Sjsg (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
2592fb4d8502Sjsg if (amdgpu_crtc == NULL)
2593fb4d8502Sjsg return -ENOMEM;
2594fb4d8502Sjsg
2595ad8b1aafSjsg drm_crtc_init(adev_to_drm(adev), &amdgpu_crtc->base, &dce_v6_0_crtc_funcs);
2596fb4d8502Sjsg
2597fb4d8502Sjsg drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
2598fb4d8502Sjsg amdgpu_crtc->crtc_id = index;
2599fb4d8502Sjsg adev->mode_info.crtcs[index] = amdgpu_crtc;
2600fb4d8502Sjsg
2601fb4d8502Sjsg amdgpu_crtc->max_cursor_width = CURSOR_WIDTH;
2602fb4d8502Sjsg amdgpu_crtc->max_cursor_height = CURSOR_HEIGHT;
2603ad8b1aafSjsg adev_to_drm(adev)->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
2604ad8b1aafSjsg adev_to_drm(adev)->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
2605fb4d8502Sjsg
2606fb4d8502Sjsg amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
2607fb4d8502Sjsg
2608fb4d8502Sjsg amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2609fb4d8502Sjsg amdgpu_crtc->adjusted_clock = 0;
2610fb4d8502Sjsg amdgpu_crtc->encoder = NULL;
2611fb4d8502Sjsg amdgpu_crtc->connector = NULL;
2612fb4d8502Sjsg drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v6_0_crtc_helper_funcs);
2613fb4d8502Sjsg
2614fb4d8502Sjsg return 0;
2615fb4d8502Sjsg }
2616fb4d8502Sjsg
dce_v6_0_early_init(void * handle)2617fb4d8502Sjsg static int dce_v6_0_early_init(void *handle)
2618fb4d8502Sjsg {
2619fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2620fb4d8502Sjsg
2621fb4d8502Sjsg adev->audio_endpt_rreg = &dce_v6_0_audio_endpt_rreg;
2622fb4d8502Sjsg adev->audio_endpt_wreg = &dce_v6_0_audio_endpt_wreg;
2623fb4d8502Sjsg
2624fb4d8502Sjsg dce_v6_0_set_display_funcs(adev);
2625fb4d8502Sjsg
2626fb4d8502Sjsg adev->mode_info.num_crtc = dce_v6_0_get_num_crtc(adev);
2627fb4d8502Sjsg
2628fb4d8502Sjsg switch (adev->asic_type) {
2629fb4d8502Sjsg case CHIP_TAHITI:
2630fb4d8502Sjsg case CHIP_PITCAIRN:
2631fb4d8502Sjsg case CHIP_VERDE:
2632fb4d8502Sjsg adev->mode_info.num_hpd = 6;
2633fb4d8502Sjsg adev->mode_info.num_dig = 6;
2634fb4d8502Sjsg break;
2635fb4d8502Sjsg case CHIP_OLAND:
2636fb4d8502Sjsg adev->mode_info.num_hpd = 2;
2637fb4d8502Sjsg adev->mode_info.num_dig = 2;
2638fb4d8502Sjsg break;
2639fb4d8502Sjsg default:
2640fb4d8502Sjsg return -EINVAL;
2641fb4d8502Sjsg }
2642fb4d8502Sjsg
2643fb4d8502Sjsg dce_v6_0_set_irq_funcs(adev);
2644fb4d8502Sjsg
2645fb4d8502Sjsg return 0;
2646fb4d8502Sjsg }
2647fb4d8502Sjsg
dce_v6_0_sw_init(void * handle)2648fb4d8502Sjsg static int dce_v6_0_sw_init(void *handle)
2649fb4d8502Sjsg {
2650fb4d8502Sjsg int r, i;
2651fb4d8502Sjsg bool ret;
2652fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2653fb4d8502Sjsg
2654fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++) {
2655c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
2656fb4d8502Sjsg if (r)
2657fb4d8502Sjsg return r;
2658fb4d8502Sjsg }
2659fb4d8502Sjsg
2660fb4d8502Sjsg for (i = 8; i < 20; i += 2) {
2661c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
2662fb4d8502Sjsg if (r)
2663fb4d8502Sjsg return r;
2664fb4d8502Sjsg }
2665fb4d8502Sjsg
2666fb4d8502Sjsg /* HPD hotplug */
2667c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
2668fb4d8502Sjsg if (r)
2669fb4d8502Sjsg return r;
2670fb4d8502Sjsg
2671fb4d8502Sjsg adev->mode_info.mode_config_initialized = true;
2672fb4d8502Sjsg
2673ad8b1aafSjsg adev_to_drm(adev)->mode_config.funcs = &amdgpu_mode_funcs;
2674ad8b1aafSjsg adev_to_drm(adev)->mode_config.async_page_flip = true;
2675ad8b1aafSjsg adev_to_drm(adev)->mode_config.max_width = 16384;
2676ad8b1aafSjsg adev_to_drm(adev)->mode_config.max_height = 16384;
2677ad8b1aafSjsg adev_to_drm(adev)->mode_config.preferred_depth = 24;
2678ad8b1aafSjsg adev_to_drm(adev)->mode_config.prefer_shadow = 1;
26791bb76ff1Sjsg adev_to_drm(adev)->mode_config.fb_modifiers_not_supported = true;
2680fb4d8502Sjsg
2681fb4d8502Sjsg r = amdgpu_display_modeset_create_props(adev);
2682fb4d8502Sjsg if (r)
2683fb4d8502Sjsg return r;
2684fb4d8502Sjsg
2685ad8b1aafSjsg adev_to_drm(adev)->mode_config.max_width = 16384;
2686ad8b1aafSjsg adev_to_drm(adev)->mode_config.max_height = 16384;
2687fb4d8502Sjsg
2688fb4d8502Sjsg /* allocate crtcs */
2689fb4d8502Sjsg for (i = 0; i < adev->mode_info.num_crtc; i++) {
2690fb4d8502Sjsg r = dce_v6_0_crtc_init(adev, i);
2691fb4d8502Sjsg if (r)
2692fb4d8502Sjsg return r;
2693fb4d8502Sjsg }
2694fb4d8502Sjsg
2695fb4d8502Sjsg ret = amdgpu_atombios_get_connector_info_from_object_table(adev);
2696fb4d8502Sjsg if (ret)
2697ad8b1aafSjsg amdgpu_display_print_display_setup(adev_to_drm(adev));
2698fb4d8502Sjsg else
2699fb4d8502Sjsg return -EINVAL;
2700fb4d8502Sjsg
2701fb4d8502Sjsg /* setup afmt */
2702fb4d8502Sjsg r = dce_v6_0_afmt_init(adev);
2703fb4d8502Sjsg if (r)
2704fb4d8502Sjsg return r;
2705fb4d8502Sjsg
2706fb4d8502Sjsg r = dce_v6_0_audio_init(adev);
2707fb4d8502Sjsg if (r)
2708fb4d8502Sjsg return r;
2709fb4d8502Sjsg
2710*f005ef32Sjsg /* Disable vblank IRQs aggressively for power-saving */
2711*f005ef32Sjsg /* XXX: can this be enabled for DC? */
2712*f005ef32Sjsg adev_to_drm(adev)->vblank_disable_immediate = true;
2713*f005ef32Sjsg
2714*f005ef32Sjsg r = drm_vblank_init(adev_to_drm(adev), adev->mode_info.num_crtc);
2715*f005ef32Sjsg if (r)
2716*f005ef32Sjsg return r;
2717*f005ef32Sjsg
2718*f005ef32Sjsg /* Pre-DCE11 */
2719*f005ef32Sjsg INIT_DELAYED_WORK(&adev->hotplug_work,
2720*f005ef32Sjsg amdgpu_display_hotplug_work_func);
2721*f005ef32Sjsg
2722ad8b1aafSjsg drm_kms_helper_poll_init(adev_to_drm(adev));
2723fb4d8502Sjsg
2724fb4d8502Sjsg return r;
2725fb4d8502Sjsg }
2726fb4d8502Sjsg
dce_v6_0_sw_fini(void * handle)2727fb4d8502Sjsg static int dce_v6_0_sw_fini(void *handle)
2728fb4d8502Sjsg {
2729fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2730fb4d8502Sjsg
2731fb4d8502Sjsg kfree(adev->mode_info.bios_hardcoded_edid);
2732fb4d8502Sjsg
2733ad8b1aafSjsg drm_kms_helper_poll_fini(adev_to_drm(adev));
2734fb4d8502Sjsg
2735fb4d8502Sjsg dce_v6_0_audio_fini(adev);
2736fb4d8502Sjsg dce_v6_0_afmt_fini(adev);
2737fb4d8502Sjsg
2738ad8b1aafSjsg drm_mode_config_cleanup(adev_to_drm(adev));
2739fb4d8502Sjsg adev->mode_info.mode_config_initialized = false;
2740fb4d8502Sjsg
2741fb4d8502Sjsg return 0;
2742fb4d8502Sjsg }
2743fb4d8502Sjsg
dce_v6_0_hw_init(void * handle)2744fb4d8502Sjsg static int dce_v6_0_hw_init(void *handle)
2745fb4d8502Sjsg {
2746fb4d8502Sjsg int i;
2747fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2748fb4d8502Sjsg
2749fb4d8502Sjsg /* disable vga render */
2750fb4d8502Sjsg dce_v6_0_set_vga_render_state(adev, false);
2751fb4d8502Sjsg /* init dig PHYs, disp eng pll */
2752fb4d8502Sjsg amdgpu_atombios_encoder_init_dig(adev);
2753fb4d8502Sjsg amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
2754fb4d8502Sjsg
2755fb4d8502Sjsg /* initialize hpd */
2756fb4d8502Sjsg dce_v6_0_hpd_init(adev);
2757fb4d8502Sjsg
2758fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2759fb4d8502Sjsg dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2760fb4d8502Sjsg }
2761fb4d8502Sjsg
2762fb4d8502Sjsg dce_v6_0_pageflip_interrupt_init(adev);
2763fb4d8502Sjsg
2764fb4d8502Sjsg return 0;
2765fb4d8502Sjsg }
2766fb4d8502Sjsg
dce_v6_0_hw_fini(void * handle)2767fb4d8502Sjsg static int dce_v6_0_hw_fini(void *handle)
2768fb4d8502Sjsg {
2769fb4d8502Sjsg int i;
2770fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2771fb4d8502Sjsg
2772fb4d8502Sjsg dce_v6_0_hpd_fini(adev);
2773fb4d8502Sjsg
2774fb4d8502Sjsg for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2775fb4d8502Sjsg dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2776fb4d8502Sjsg }
2777fb4d8502Sjsg
2778fb4d8502Sjsg dce_v6_0_pageflip_interrupt_fini(adev);
2779fb4d8502Sjsg
2780*f005ef32Sjsg flush_delayed_work(&adev->hotplug_work);
2781*f005ef32Sjsg
2782fb4d8502Sjsg return 0;
2783fb4d8502Sjsg }
2784fb4d8502Sjsg
dce_v6_0_suspend(void * handle)2785fb4d8502Sjsg static int dce_v6_0_suspend(void *handle)
2786fb4d8502Sjsg {
2787fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
27885ca02815Sjsg int r;
2789fb4d8502Sjsg
27905ca02815Sjsg r = amdgpu_display_suspend_helper(adev);
27915ca02815Sjsg if (r)
27925ca02815Sjsg return r;
2793fb4d8502Sjsg adev->mode_info.bl_level =
2794fb4d8502Sjsg amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
2795fb4d8502Sjsg
2796fb4d8502Sjsg return dce_v6_0_hw_fini(handle);
2797fb4d8502Sjsg }
2798fb4d8502Sjsg
dce_v6_0_resume(void * handle)2799fb4d8502Sjsg static int dce_v6_0_resume(void *handle)
2800fb4d8502Sjsg {
2801fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2802fb4d8502Sjsg int ret;
2803fb4d8502Sjsg
2804fb4d8502Sjsg amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
2805fb4d8502Sjsg adev->mode_info.bl_level);
2806fb4d8502Sjsg
2807fb4d8502Sjsg ret = dce_v6_0_hw_init(handle);
2808fb4d8502Sjsg
2809fb4d8502Sjsg /* turn on the BL */
2810fb4d8502Sjsg if (adev->mode_info.bl_encoder) {
2811fb4d8502Sjsg u8 bl_level = amdgpu_display_backlight_get_level(adev,
2812fb4d8502Sjsg adev->mode_info.bl_encoder);
2813fb4d8502Sjsg amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
2814fb4d8502Sjsg bl_level);
2815fb4d8502Sjsg }
28165ca02815Sjsg if (ret)
2817fb4d8502Sjsg return ret;
28185ca02815Sjsg
28195ca02815Sjsg return amdgpu_display_resume_helper(adev);
2820fb4d8502Sjsg }
2821fb4d8502Sjsg
dce_v6_0_is_idle(void * handle)2822fb4d8502Sjsg static bool dce_v6_0_is_idle(void *handle)
2823fb4d8502Sjsg {
2824fb4d8502Sjsg return true;
2825fb4d8502Sjsg }
2826fb4d8502Sjsg
dce_v6_0_wait_for_idle(void * handle)2827fb4d8502Sjsg static int dce_v6_0_wait_for_idle(void *handle)
2828fb4d8502Sjsg {
2829fb4d8502Sjsg return 0;
2830fb4d8502Sjsg }
2831fb4d8502Sjsg
dce_v6_0_soft_reset(void * handle)2832fb4d8502Sjsg static int dce_v6_0_soft_reset(void *handle)
2833fb4d8502Sjsg {
2834fb4d8502Sjsg DRM_INFO("xxxx: dce_v6_0_soft_reset --- no impl!!\n");
2835fb4d8502Sjsg return 0;
2836fb4d8502Sjsg }
2837fb4d8502Sjsg
dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device * adev,int crtc,enum amdgpu_interrupt_state state)2838fb4d8502Sjsg static void dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
2839fb4d8502Sjsg int crtc,
2840fb4d8502Sjsg enum amdgpu_interrupt_state state)
2841fb4d8502Sjsg {
2842fb4d8502Sjsg u32 reg_block, interrupt_mask;
2843fb4d8502Sjsg
2844fb4d8502Sjsg if (crtc >= adev->mode_info.num_crtc) {
2845fb4d8502Sjsg DRM_DEBUG("invalid crtc %d\n", crtc);
2846fb4d8502Sjsg return;
2847fb4d8502Sjsg }
2848fb4d8502Sjsg
2849fb4d8502Sjsg switch (crtc) {
2850fb4d8502Sjsg case 0:
2851fb4d8502Sjsg reg_block = SI_CRTC0_REGISTER_OFFSET;
2852fb4d8502Sjsg break;
2853fb4d8502Sjsg case 1:
2854fb4d8502Sjsg reg_block = SI_CRTC1_REGISTER_OFFSET;
2855fb4d8502Sjsg break;
2856fb4d8502Sjsg case 2:
2857fb4d8502Sjsg reg_block = SI_CRTC2_REGISTER_OFFSET;
2858fb4d8502Sjsg break;
2859fb4d8502Sjsg case 3:
2860fb4d8502Sjsg reg_block = SI_CRTC3_REGISTER_OFFSET;
2861fb4d8502Sjsg break;
2862fb4d8502Sjsg case 4:
2863fb4d8502Sjsg reg_block = SI_CRTC4_REGISTER_OFFSET;
2864fb4d8502Sjsg break;
2865fb4d8502Sjsg case 5:
2866fb4d8502Sjsg reg_block = SI_CRTC5_REGISTER_OFFSET;
2867fb4d8502Sjsg break;
2868fb4d8502Sjsg default:
2869fb4d8502Sjsg DRM_DEBUG("invalid crtc %d\n", crtc);
2870fb4d8502Sjsg return;
2871fb4d8502Sjsg }
2872fb4d8502Sjsg
2873fb4d8502Sjsg switch (state) {
2874fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
2875fb4d8502Sjsg interrupt_mask = RREG32(mmINT_MASK + reg_block);
2876fb4d8502Sjsg interrupt_mask &= ~VBLANK_INT_MASK;
2877fb4d8502Sjsg WREG32(mmINT_MASK + reg_block, interrupt_mask);
2878fb4d8502Sjsg break;
2879fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
2880fb4d8502Sjsg interrupt_mask = RREG32(mmINT_MASK + reg_block);
2881fb4d8502Sjsg interrupt_mask |= VBLANK_INT_MASK;
2882fb4d8502Sjsg WREG32(mmINT_MASK + reg_block, interrupt_mask);
2883fb4d8502Sjsg break;
2884fb4d8502Sjsg default:
2885fb4d8502Sjsg break;
2886fb4d8502Sjsg }
2887fb4d8502Sjsg }
2888fb4d8502Sjsg
dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device * adev,int crtc,enum amdgpu_interrupt_state state)2889fb4d8502Sjsg static void dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
2890fb4d8502Sjsg int crtc,
2891fb4d8502Sjsg enum amdgpu_interrupt_state state)
2892fb4d8502Sjsg {
2893fb4d8502Sjsg
2894fb4d8502Sjsg }
2895fb4d8502Sjsg
dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)2896fb4d8502Sjsg static int dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
2897fb4d8502Sjsg struct amdgpu_irq_src *src,
2898fb4d8502Sjsg unsigned type,
2899fb4d8502Sjsg enum amdgpu_interrupt_state state)
2900fb4d8502Sjsg {
2901fb4d8502Sjsg u32 dc_hpd_int_cntl;
2902fb4d8502Sjsg
2903fb4d8502Sjsg if (type >= adev->mode_info.num_hpd) {
2904fb4d8502Sjsg DRM_DEBUG("invalid hdp %d\n", type);
2905fb4d8502Sjsg return 0;
2906fb4d8502Sjsg }
2907fb4d8502Sjsg
2908fb4d8502Sjsg switch (state) {
2909fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
2910fb4d8502Sjsg dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
2911fb4d8502Sjsg dc_hpd_int_cntl &= ~DC_HPDx_INT_EN;
2912fb4d8502Sjsg WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
2913fb4d8502Sjsg break;
2914fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
2915fb4d8502Sjsg dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
2916fb4d8502Sjsg dc_hpd_int_cntl |= DC_HPDx_INT_EN;
2917fb4d8502Sjsg WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
2918fb4d8502Sjsg break;
2919fb4d8502Sjsg default:
2920fb4d8502Sjsg break;
2921fb4d8502Sjsg }
2922fb4d8502Sjsg
2923fb4d8502Sjsg return 0;
2924fb4d8502Sjsg }
2925fb4d8502Sjsg
dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)2926fb4d8502Sjsg static int dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
2927fb4d8502Sjsg struct amdgpu_irq_src *src,
2928fb4d8502Sjsg unsigned type,
2929fb4d8502Sjsg enum amdgpu_interrupt_state state)
2930fb4d8502Sjsg {
2931fb4d8502Sjsg switch (type) {
2932fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK1:
2933fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 0, state);
2934fb4d8502Sjsg break;
2935fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK2:
2936fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 1, state);
2937fb4d8502Sjsg break;
2938fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK3:
2939fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 2, state);
2940fb4d8502Sjsg break;
2941fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK4:
2942fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 3, state);
2943fb4d8502Sjsg break;
2944fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK5:
2945fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 4, state);
2946fb4d8502Sjsg break;
2947fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VBLANK6:
2948fb4d8502Sjsg dce_v6_0_set_crtc_vblank_interrupt_state(adev, 5, state);
2949fb4d8502Sjsg break;
2950fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE1:
2951fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 0, state);
2952fb4d8502Sjsg break;
2953fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE2:
2954fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 1, state);
2955fb4d8502Sjsg break;
2956fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE3:
2957fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 2, state);
2958fb4d8502Sjsg break;
2959fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE4:
2960fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 3, state);
2961fb4d8502Sjsg break;
2962fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE5:
2963fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 4, state);
2964fb4d8502Sjsg break;
2965fb4d8502Sjsg case AMDGPU_CRTC_IRQ_VLINE6:
2966fb4d8502Sjsg dce_v6_0_set_crtc_vline_interrupt_state(adev, 5, state);
2967fb4d8502Sjsg break;
2968fb4d8502Sjsg default:
2969fb4d8502Sjsg break;
2970fb4d8502Sjsg }
2971fb4d8502Sjsg return 0;
2972fb4d8502Sjsg }
2973fb4d8502Sjsg
dce_v6_0_crtc_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)2974fb4d8502Sjsg static int dce_v6_0_crtc_irq(struct amdgpu_device *adev,
2975fb4d8502Sjsg struct amdgpu_irq_src *source,
2976fb4d8502Sjsg struct amdgpu_iv_entry *entry)
2977fb4d8502Sjsg {
2978fb4d8502Sjsg unsigned crtc = entry->src_id - 1;
2979fb4d8502Sjsg uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
2980fb4d8502Sjsg unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
2981fb4d8502Sjsg crtc);
2982fb4d8502Sjsg
2983fb4d8502Sjsg switch (entry->src_data[0]) {
2984fb4d8502Sjsg case 0: /* vblank */
2985fb4d8502Sjsg if (disp_int & interrupt_status_offsets[crtc].vblank)
2986fb4d8502Sjsg WREG32(mmVBLANK_STATUS + crtc_offsets[crtc], VBLANK_ACK);
2987fb4d8502Sjsg else
2988fb4d8502Sjsg DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
2989fb4d8502Sjsg
2990fb4d8502Sjsg if (amdgpu_irq_enabled(adev, source, irq_type)) {
2991ad8b1aafSjsg drm_handle_vblank(adev_to_drm(adev), crtc);
2992fb4d8502Sjsg }
2993fb4d8502Sjsg DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
2994fb4d8502Sjsg break;
2995fb4d8502Sjsg case 1: /* vline */
2996fb4d8502Sjsg if (disp_int & interrupt_status_offsets[crtc].vline)
2997fb4d8502Sjsg WREG32(mmVLINE_STATUS + crtc_offsets[crtc], VLINE_ACK);
2998fb4d8502Sjsg else
2999fb4d8502Sjsg DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3000fb4d8502Sjsg
3001fb4d8502Sjsg DRM_DEBUG("IH: D%d vline\n", crtc + 1);
3002fb4d8502Sjsg break;
3003fb4d8502Sjsg default:
3004fb4d8502Sjsg DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3005fb4d8502Sjsg break;
3006fb4d8502Sjsg }
3007fb4d8502Sjsg
3008fb4d8502Sjsg return 0;
3009fb4d8502Sjsg }
3010fb4d8502Sjsg
dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3011fb4d8502Sjsg static int dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
3012fb4d8502Sjsg struct amdgpu_irq_src *src,
3013fb4d8502Sjsg unsigned type,
3014fb4d8502Sjsg enum amdgpu_interrupt_state state)
3015fb4d8502Sjsg {
3016fb4d8502Sjsg u32 reg;
3017fb4d8502Sjsg
3018fb4d8502Sjsg if (type >= adev->mode_info.num_crtc) {
3019fb4d8502Sjsg DRM_ERROR("invalid pageflip crtc %d\n", type);
3020fb4d8502Sjsg return -EINVAL;
3021fb4d8502Sjsg }
3022fb4d8502Sjsg
3023fb4d8502Sjsg reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
3024fb4d8502Sjsg if (state == AMDGPU_IRQ_STATE_DISABLE)
3025fb4d8502Sjsg WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3026fb4d8502Sjsg reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3027fb4d8502Sjsg else
3028fb4d8502Sjsg WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3029fb4d8502Sjsg reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3030fb4d8502Sjsg
3031fb4d8502Sjsg return 0;
3032fb4d8502Sjsg }
3033fb4d8502Sjsg
dce_v6_0_pageflip_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3034fb4d8502Sjsg static int dce_v6_0_pageflip_irq(struct amdgpu_device *adev,
3035fb4d8502Sjsg struct amdgpu_irq_src *source,
3036fb4d8502Sjsg struct amdgpu_iv_entry *entry)
3037fb4d8502Sjsg {
3038fb4d8502Sjsg unsigned long flags;
3039fb4d8502Sjsg unsigned crtc_id;
3040fb4d8502Sjsg struct amdgpu_crtc *amdgpu_crtc;
3041fb4d8502Sjsg struct amdgpu_flip_work *works;
3042fb4d8502Sjsg
3043fb4d8502Sjsg crtc_id = (entry->src_id - 8) >> 1;
3044fb4d8502Sjsg amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
3045fb4d8502Sjsg
3046fb4d8502Sjsg if (crtc_id >= adev->mode_info.num_crtc) {
3047fb4d8502Sjsg DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
3048fb4d8502Sjsg return -EINVAL;
3049fb4d8502Sjsg }
3050fb4d8502Sjsg
3051fb4d8502Sjsg if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
3052fb4d8502Sjsg GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
3053fb4d8502Sjsg WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
3054fb4d8502Sjsg GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
3055fb4d8502Sjsg
3056fb4d8502Sjsg /* IRQ could occur when in initial stage */
3057fb4d8502Sjsg if (amdgpu_crtc == NULL)
3058fb4d8502Sjsg return 0;
3059fb4d8502Sjsg
3060ad8b1aafSjsg spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
3061fb4d8502Sjsg works = amdgpu_crtc->pflip_works;
3062fb4d8502Sjsg if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
3063fb4d8502Sjsg DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3064fb4d8502Sjsg "AMDGPU_FLIP_SUBMITTED(%d)\n",
3065fb4d8502Sjsg amdgpu_crtc->pflip_status,
3066fb4d8502Sjsg AMDGPU_FLIP_SUBMITTED);
3067ad8b1aafSjsg spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3068fb4d8502Sjsg return 0;
3069fb4d8502Sjsg }
3070fb4d8502Sjsg
3071fb4d8502Sjsg /* page flip completed. clean up */
3072fb4d8502Sjsg amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
3073fb4d8502Sjsg amdgpu_crtc->pflip_works = NULL;
3074fb4d8502Sjsg
3075fb4d8502Sjsg /* wakeup usersapce */
3076fb4d8502Sjsg if (works->event)
3077fb4d8502Sjsg drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
3078fb4d8502Sjsg
3079ad8b1aafSjsg spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3080fb4d8502Sjsg
3081fb4d8502Sjsg drm_crtc_vblank_put(&amdgpu_crtc->base);
3082fb4d8502Sjsg schedule_work(&works->unpin_work);
3083fb4d8502Sjsg
3084fb4d8502Sjsg return 0;
3085fb4d8502Sjsg }
3086fb4d8502Sjsg
dce_v6_0_hpd_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3087fb4d8502Sjsg static int dce_v6_0_hpd_irq(struct amdgpu_device *adev,
3088fb4d8502Sjsg struct amdgpu_irq_src *source,
3089fb4d8502Sjsg struct amdgpu_iv_entry *entry)
3090fb4d8502Sjsg {
3091fb4d8502Sjsg uint32_t disp_int, mask, tmp;
3092fb4d8502Sjsg unsigned hpd;
3093fb4d8502Sjsg
3094fb4d8502Sjsg if (entry->src_data[0] >= adev->mode_info.num_hpd) {
3095fb4d8502Sjsg DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3096fb4d8502Sjsg return 0;
3097fb4d8502Sjsg }
3098fb4d8502Sjsg
3099fb4d8502Sjsg hpd = entry->src_data[0];
3100fb4d8502Sjsg disp_int = RREG32(interrupt_status_offsets[hpd].reg);
3101fb4d8502Sjsg mask = interrupt_status_offsets[hpd].hpd;
3102fb4d8502Sjsg
3103fb4d8502Sjsg if (disp_int & mask) {
3104fb4d8502Sjsg tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
3105fb4d8502Sjsg tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
3106fb4d8502Sjsg WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
3107*f005ef32Sjsg schedule_delayed_work(&adev->hotplug_work, 0);
3108fb4d8502Sjsg DRM_DEBUG("IH: HPD%d\n", hpd + 1);
3109fb4d8502Sjsg }
3110fb4d8502Sjsg
3111fb4d8502Sjsg return 0;
3112fb4d8502Sjsg
3113fb4d8502Sjsg }
3114fb4d8502Sjsg
dce_v6_0_set_clockgating_state(void * handle,enum amd_clockgating_state state)3115fb4d8502Sjsg static int dce_v6_0_set_clockgating_state(void *handle,
3116fb4d8502Sjsg enum amd_clockgating_state state)
3117fb4d8502Sjsg {
3118fb4d8502Sjsg return 0;
3119fb4d8502Sjsg }
3120fb4d8502Sjsg
dce_v6_0_set_powergating_state(void * handle,enum amd_powergating_state state)3121fb4d8502Sjsg static int dce_v6_0_set_powergating_state(void *handle,
3122fb4d8502Sjsg enum amd_powergating_state state)
3123fb4d8502Sjsg {
3124fb4d8502Sjsg return 0;
3125fb4d8502Sjsg }
3126fb4d8502Sjsg
3127fb4d8502Sjsg static const struct amd_ip_funcs dce_v6_0_ip_funcs = {
3128fb4d8502Sjsg .name = "dce_v6_0",
3129fb4d8502Sjsg .early_init = dce_v6_0_early_init,
3130fb4d8502Sjsg .late_init = NULL,
3131fb4d8502Sjsg .sw_init = dce_v6_0_sw_init,
3132fb4d8502Sjsg .sw_fini = dce_v6_0_sw_fini,
3133fb4d8502Sjsg .hw_init = dce_v6_0_hw_init,
3134fb4d8502Sjsg .hw_fini = dce_v6_0_hw_fini,
3135fb4d8502Sjsg .suspend = dce_v6_0_suspend,
3136fb4d8502Sjsg .resume = dce_v6_0_resume,
3137fb4d8502Sjsg .is_idle = dce_v6_0_is_idle,
3138fb4d8502Sjsg .wait_for_idle = dce_v6_0_wait_for_idle,
3139fb4d8502Sjsg .soft_reset = dce_v6_0_soft_reset,
3140fb4d8502Sjsg .set_clockgating_state = dce_v6_0_set_clockgating_state,
3141fb4d8502Sjsg .set_powergating_state = dce_v6_0_set_powergating_state,
3142fb4d8502Sjsg };
3143fb4d8502Sjsg
3144fb4d8502Sjsg static void
dce_v6_0_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)3145fb4d8502Sjsg dce_v6_0_encoder_mode_set(struct drm_encoder *encoder,
3146fb4d8502Sjsg struct drm_display_mode *mode,
3147fb4d8502Sjsg struct drm_display_mode *adjusted_mode)
3148fb4d8502Sjsg {
3149fb4d8502Sjsg
3150fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3151fb4d8502Sjsg int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
3152fb4d8502Sjsg
3153fb4d8502Sjsg amdgpu_encoder->pixel_clock = adjusted_mode->clock;
3154fb4d8502Sjsg
3155fb4d8502Sjsg /* need to call this here rather than in prepare() since we need some crtc info */
3156fb4d8502Sjsg amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3157fb4d8502Sjsg
3158fb4d8502Sjsg /* set scaler clears this on some chips */
3159fb4d8502Sjsg dce_v6_0_set_interleave(encoder->crtc, mode);
3160fb4d8502Sjsg
3161fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em)) {
3162fb4d8502Sjsg dce_v6_0_afmt_enable(encoder, true);
3163fb4d8502Sjsg dce_v6_0_afmt_setmode(encoder, adjusted_mode);
3164fb4d8502Sjsg }
3165fb4d8502Sjsg }
3166fb4d8502Sjsg
dce_v6_0_encoder_prepare(struct drm_encoder * encoder)3167fb4d8502Sjsg static void dce_v6_0_encoder_prepare(struct drm_encoder *encoder)
3168fb4d8502Sjsg {
3169fb4d8502Sjsg
3170ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(encoder->dev);
3171fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3172fb4d8502Sjsg struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
3173fb4d8502Sjsg
3174fb4d8502Sjsg if ((amdgpu_encoder->active_device &
3175fb4d8502Sjsg (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
3176fb4d8502Sjsg (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
3177fb4d8502Sjsg ENCODER_OBJECT_ID_NONE)) {
3178fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
3179fb4d8502Sjsg if (dig) {
3180fb4d8502Sjsg dig->dig_encoder = dce_v6_0_pick_dig_encoder(encoder);
3181fb4d8502Sjsg if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
3182fb4d8502Sjsg dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
3183fb4d8502Sjsg }
3184fb4d8502Sjsg }
3185fb4d8502Sjsg
3186fb4d8502Sjsg amdgpu_atombios_scratch_regs_lock(adev, true);
3187fb4d8502Sjsg
3188fb4d8502Sjsg if (connector) {
3189fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
3190fb4d8502Sjsg
3191fb4d8502Sjsg /* select the clock/data port if it uses a router */
3192fb4d8502Sjsg if (amdgpu_connector->router.cd_valid)
3193fb4d8502Sjsg amdgpu_i2c_router_select_cd_port(amdgpu_connector);
3194fb4d8502Sjsg
3195fb4d8502Sjsg /* turn eDP panel on for mode set */
3196fb4d8502Sjsg if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3197fb4d8502Sjsg amdgpu_atombios_encoder_set_edp_panel_power(connector,
3198fb4d8502Sjsg ATOM_TRANSMITTER_ACTION_POWER_ON);
3199fb4d8502Sjsg }
3200fb4d8502Sjsg
3201fb4d8502Sjsg /* this is needed for the pll/ss setup to work correctly in some cases */
3202fb4d8502Sjsg amdgpu_atombios_encoder_set_crtc_source(encoder);
3203fb4d8502Sjsg /* set up the FMT blocks */
3204fb4d8502Sjsg dce_v6_0_program_fmt(encoder);
3205fb4d8502Sjsg }
3206fb4d8502Sjsg
dce_v6_0_encoder_commit(struct drm_encoder * encoder)3207fb4d8502Sjsg static void dce_v6_0_encoder_commit(struct drm_encoder *encoder)
3208fb4d8502Sjsg {
3209fb4d8502Sjsg
3210fb4d8502Sjsg struct drm_device *dev = encoder->dev;
3211ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
3212fb4d8502Sjsg
3213fb4d8502Sjsg /* need to call this here as we need the crtc set up */
3214fb4d8502Sjsg amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
3215fb4d8502Sjsg amdgpu_atombios_scratch_regs_lock(adev, false);
3216fb4d8502Sjsg }
3217fb4d8502Sjsg
dce_v6_0_encoder_disable(struct drm_encoder * encoder)3218fb4d8502Sjsg static void dce_v6_0_encoder_disable(struct drm_encoder *encoder)
3219fb4d8502Sjsg {
3220fb4d8502Sjsg
3221fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3222fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig;
3223fb4d8502Sjsg int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
3224fb4d8502Sjsg
3225fb4d8502Sjsg amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3226fb4d8502Sjsg
3227fb4d8502Sjsg if (amdgpu_atombios_encoder_is_digital(encoder)) {
3228fb4d8502Sjsg if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em))
3229fb4d8502Sjsg dce_v6_0_afmt_enable(encoder, false);
3230fb4d8502Sjsg dig = amdgpu_encoder->enc_priv;
3231fb4d8502Sjsg dig->dig_encoder = -1;
3232fb4d8502Sjsg }
3233fb4d8502Sjsg amdgpu_encoder->active_device = 0;
3234fb4d8502Sjsg }
3235fb4d8502Sjsg
3236fb4d8502Sjsg /* these are handled by the primary encoders */
dce_v6_0_ext_prepare(struct drm_encoder * encoder)3237fb4d8502Sjsg static void dce_v6_0_ext_prepare(struct drm_encoder *encoder)
3238fb4d8502Sjsg {
3239fb4d8502Sjsg
3240fb4d8502Sjsg }
3241fb4d8502Sjsg
dce_v6_0_ext_commit(struct drm_encoder * encoder)3242fb4d8502Sjsg static void dce_v6_0_ext_commit(struct drm_encoder *encoder)
3243fb4d8502Sjsg {
3244fb4d8502Sjsg
3245fb4d8502Sjsg }
3246fb4d8502Sjsg
3247fb4d8502Sjsg static void
dce_v6_0_ext_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)3248fb4d8502Sjsg dce_v6_0_ext_mode_set(struct drm_encoder *encoder,
3249fb4d8502Sjsg struct drm_display_mode *mode,
3250fb4d8502Sjsg struct drm_display_mode *adjusted_mode)
3251fb4d8502Sjsg {
3252fb4d8502Sjsg
3253fb4d8502Sjsg }
3254fb4d8502Sjsg
dce_v6_0_ext_disable(struct drm_encoder * encoder)3255fb4d8502Sjsg static void dce_v6_0_ext_disable(struct drm_encoder *encoder)
3256fb4d8502Sjsg {
3257fb4d8502Sjsg
3258fb4d8502Sjsg }
3259fb4d8502Sjsg
3260fb4d8502Sjsg static void
dce_v6_0_ext_dpms(struct drm_encoder * encoder,int mode)3261fb4d8502Sjsg dce_v6_0_ext_dpms(struct drm_encoder *encoder, int mode)
3262fb4d8502Sjsg {
3263fb4d8502Sjsg
3264fb4d8502Sjsg }
3265fb4d8502Sjsg
dce_v6_0_ext_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)3266fb4d8502Sjsg static bool dce_v6_0_ext_mode_fixup(struct drm_encoder *encoder,
3267fb4d8502Sjsg const struct drm_display_mode *mode,
3268fb4d8502Sjsg struct drm_display_mode *adjusted_mode)
3269fb4d8502Sjsg {
3270fb4d8502Sjsg return true;
3271fb4d8502Sjsg }
3272fb4d8502Sjsg
3273fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v6_0_ext_helper_funcs = {
3274fb4d8502Sjsg .dpms = dce_v6_0_ext_dpms,
3275fb4d8502Sjsg .mode_fixup = dce_v6_0_ext_mode_fixup,
3276fb4d8502Sjsg .prepare = dce_v6_0_ext_prepare,
3277fb4d8502Sjsg .mode_set = dce_v6_0_ext_mode_set,
3278fb4d8502Sjsg .commit = dce_v6_0_ext_commit,
3279fb4d8502Sjsg .disable = dce_v6_0_ext_disable,
3280fb4d8502Sjsg /* no detect for TMDS/LVDS yet */
3281fb4d8502Sjsg };
3282fb4d8502Sjsg
3283fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v6_0_dig_helper_funcs = {
3284fb4d8502Sjsg .dpms = amdgpu_atombios_encoder_dpms,
3285fb4d8502Sjsg .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3286fb4d8502Sjsg .prepare = dce_v6_0_encoder_prepare,
3287fb4d8502Sjsg .mode_set = dce_v6_0_encoder_mode_set,
3288fb4d8502Sjsg .commit = dce_v6_0_encoder_commit,
3289fb4d8502Sjsg .disable = dce_v6_0_encoder_disable,
3290fb4d8502Sjsg .detect = amdgpu_atombios_encoder_dig_detect,
3291fb4d8502Sjsg };
3292fb4d8502Sjsg
3293fb4d8502Sjsg static const struct drm_encoder_helper_funcs dce_v6_0_dac_helper_funcs = {
3294fb4d8502Sjsg .dpms = amdgpu_atombios_encoder_dpms,
3295fb4d8502Sjsg .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3296fb4d8502Sjsg .prepare = dce_v6_0_encoder_prepare,
3297fb4d8502Sjsg .mode_set = dce_v6_0_encoder_mode_set,
3298fb4d8502Sjsg .commit = dce_v6_0_encoder_commit,
3299fb4d8502Sjsg .detect = amdgpu_atombios_encoder_dac_detect,
3300fb4d8502Sjsg };
3301fb4d8502Sjsg
dce_v6_0_encoder_destroy(struct drm_encoder * encoder)3302fb4d8502Sjsg static void dce_v6_0_encoder_destroy(struct drm_encoder *encoder)
3303fb4d8502Sjsg {
3304fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3305fb4d8502Sjsg if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3306fb4d8502Sjsg amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
3307fb4d8502Sjsg kfree(amdgpu_encoder->enc_priv);
3308fb4d8502Sjsg drm_encoder_cleanup(encoder);
3309fb4d8502Sjsg kfree(amdgpu_encoder);
3310fb4d8502Sjsg }
3311fb4d8502Sjsg
3312fb4d8502Sjsg static const struct drm_encoder_funcs dce_v6_0_encoder_funcs = {
3313fb4d8502Sjsg .destroy = dce_v6_0_encoder_destroy,
3314fb4d8502Sjsg };
3315fb4d8502Sjsg
dce_v6_0_encoder_add(struct amdgpu_device * adev,uint32_t encoder_enum,uint32_t supported_device,u16 caps)3316fb4d8502Sjsg static void dce_v6_0_encoder_add(struct amdgpu_device *adev,
3317fb4d8502Sjsg uint32_t encoder_enum,
3318fb4d8502Sjsg uint32_t supported_device,
3319fb4d8502Sjsg u16 caps)
3320fb4d8502Sjsg {
3321ad8b1aafSjsg struct drm_device *dev = adev_to_drm(adev);
3322fb4d8502Sjsg struct drm_encoder *encoder;
3323fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
3324fb4d8502Sjsg
3325fb4d8502Sjsg /* see if we already added it */
3326fb4d8502Sjsg list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3327fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
3328fb4d8502Sjsg if (amdgpu_encoder->encoder_enum == encoder_enum) {
3329fb4d8502Sjsg amdgpu_encoder->devices |= supported_device;
3330fb4d8502Sjsg return;
3331fb4d8502Sjsg }
3332fb4d8502Sjsg
3333fb4d8502Sjsg }
3334fb4d8502Sjsg
3335fb4d8502Sjsg /* add a new one */
3336fb4d8502Sjsg amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
3337fb4d8502Sjsg if (!amdgpu_encoder)
3338fb4d8502Sjsg return;
3339fb4d8502Sjsg
3340fb4d8502Sjsg encoder = &amdgpu_encoder->base;
3341fb4d8502Sjsg switch (adev->mode_info.num_crtc) {
3342fb4d8502Sjsg case 1:
3343fb4d8502Sjsg encoder->possible_crtcs = 0x1;
3344fb4d8502Sjsg break;
3345fb4d8502Sjsg case 2:
3346fb4d8502Sjsg default:
3347fb4d8502Sjsg encoder->possible_crtcs = 0x3;
3348fb4d8502Sjsg break;
3349fb4d8502Sjsg case 4:
3350fb4d8502Sjsg encoder->possible_crtcs = 0xf;
3351fb4d8502Sjsg break;
3352fb4d8502Sjsg case 6:
3353fb4d8502Sjsg encoder->possible_crtcs = 0x3f;
3354fb4d8502Sjsg break;
3355fb4d8502Sjsg }
3356fb4d8502Sjsg
3357fb4d8502Sjsg amdgpu_encoder->enc_priv = NULL;
3358fb4d8502Sjsg amdgpu_encoder->encoder_enum = encoder_enum;
3359fb4d8502Sjsg amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
3360fb4d8502Sjsg amdgpu_encoder->devices = supported_device;
3361fb4d8502Sjsg amdgpu_encoder->rmx_type = RMX_OFF;
3362fb4d8502Sjsg amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
3363fb4d8502Sjsg amdgpu_encoder->is_ext_encoder = false;
3364fb4d8502Sjsg amdgpu_encoder->caps = caps;
3365fb4d8502Sjsg
3366fb4d8502Sjsg switch (amdgpu_encoder->encoder_id) {
3367fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
3368fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
3369fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3370fb4d8502Sjsg DRM_MODE_ENCODER_DAC, NULL);
3371fb4d8502Sjsg drm_encoder_helper_add(encoder, &dce_v6_0_dac_helper_funcs);
3372fb4d8502Sjsg break;
3373fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
3374fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
3375fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
3376fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
3377fb4d8502Sjsg case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
3378fb4d8502Sjsg if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3379fb4d8502Sjsg amdgpu_encoder->rmx_type = RMX_FULL;
3380fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3381fb4d8502Sjsg DRM_MODE_ENCODER_LVDS, NULL);
3382fb4d8502Sjsg amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
3383fb4d8502Sjsg } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3384fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3385fb4d8502Sjsg DRM_MODE_ENCODER_DAC, NULL);
3386fb4d8502Sjsg amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3387fb4d8502Sjsg } else {
3388fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3389fb4d8502Sjsg DRM_MODE_ENCODER_TMDS, NULL);
3390fb4d8502Sjsg amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3391fb4d8502Sjsg }
3392fb4d8502Sjsg drm_encoder_helper_add(encoder, &dce_v6_0_dig_helper_funcs);
3393fb4d8502Sjsg break;
3394fb4d8502Sjsg case ENCODER_OBJECT_ID_SI170B:
3395fb4d8502Sjsg case ENCODER_OBJECT_ID_CH7303:
3396fb4d8502Sjsg case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
3397fb4d8502Sjsg case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
3398fb4d8502Sjsg case ENCODER_OBJECT_ID_TITFP513:
3399fb4d8502Sjsg case ENCODER_OBJECT_ID_VT1623:
3400fb4d8502Sjsg case ENCODER_OBJECT_ID_HDMI_SI1930:
3401fb4d8502Sjsg case ENCODER_OBJECT_ID_TRAVIS:
3402fb4d8502Sjsg case ENCODER_OBJECT_ID_NUTMEG:
3403fb4d8502Sjsg /* these are handled by the primary encoders */
3404fb4d8502Sjsg amdgpu_encoder->is_ext_encoder = true;
3405fb4d8502Sjsg if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3406fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3407fb4d8502Sjsg DRM_MODE_ENCODER_LVDS, NULL);
3408fb4d8502Sjsg else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
3409fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3410fb4d8502Sjsg DRM_MODE_ENCODER_DAC, NULL);
3411fb4d8502Sjsg else
3412fb4d8502Sjsg drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
3413fb4d8502Sjsg DRM_MODE_ENCODER_TMDS, NULL);
3414fb4d8502Sjsg drm_encoder_helper_add(encoder, &dce_v6_0_ext_helper_funcs);
3415fb4d8502Sjsg break;
3416fb4d8502Sjsg }
3417fb4d8502Sjsg }
3418fb4d8502Sjsg
3419fb4d8502Sjsg static const struct amdgpu_display_funcs dce_v6_0_display_funcs = {
3420fb4d8502Sjsg .bandwidth_update = &dce_v6_0_bandwidth_update,
3421fb4d8502Sjsg .vblank_get_counter = &dce_v6_0_vblank_get_counter,
3422fb4d8502Sjsg .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
3423fb4d8502Sjsg .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
3424fb4d8502Sjsg .hpd_sense = &dce_v6_0_hpd_sense,
3425fb4d8502Sjsg .hpd_set_polarity = &dce_v6_0_hpd_set_polarity,
3426fb4d8502Sjsg .hpd_get_gpio_reg = &dce_v6_0_hpd_get_gpio_reg,
3427fb4d8502Sjsg .page_flip = &dce_v6_0_page_flip,
3428fb4d8502Sjsg .page_flip_get_scanoutpos = &dce_v6_0_crtc_get_scanoutpos,
3429fb4d8502Sjsg .add_encoder = &dce_v6_0_encoder_add,
3430fb4d8502Sjsg .add_connector = &amdgpu_connector_add,
3431fb4d8502Sjsg };
3432fb4d8502Sjsg
dce_v6_0_set_display_funcs(struct amdgpu_device * adev)3433fb4d8502Sjsg static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev)
3434fb4d8502Sjsg {
3435fb4d8502Sjsg adev->mode_info.funcs = &dce_v6_0_display_funcs;
3436fb4d8502Sjsg }
3437fb4d8502Sjsg
3438fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v6_0_crtc_irq_funcs = {
3439fb4d8502Sjsg .set = dce_v6_0_set_crtc_interrupt_state,
3440fb4d8502Sjsg .process = dce_v6_0_crtc_irq,
3441fb4d8502Sjsg };
3442fb4d8502Sjsg
3443fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v6_0_pageflip_irq_funcs = {
3444fb4d8502Sjsg .set = dce_v6_0_set_pageflip_interrupt_state,
3445fb4d8502Sjsg .process = dce_v6_0_pageflip_irq,
3446fb4d8502Sjsg };
3447fb4d8502Sjsg
3448fb4d8502Sjsg static const struct amdgpu_irq_src_funcs dce_v6_0_hpd_irq_funcs = {
3449fb4d8502Sjsg .set = dce_v6_0_set_hpd_interrupt_state,
3450fb4d8502Sjsg .process = dce_v6_0_hpd_irq,
3451fb4d8502Sjsg };
3452fb4d8502Sjsg
dce_v6_0_set_irq_funcs(struct amdgpu_device * adev)3453fb4d8502Sjsg static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3454fb4d8502Sjsg {
3455fb4d8502Sjsg if (adev->mode_info.num_crtc > 0)
3456fb4d8502Sjsg adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
3457fb4d8502Sjsg else
3458fb4d8502Sjsg adev->crtc_irq.num_types = 0;
3459fb4d8502Sjsg adev->crtc_irq.funcs = &dce_v6_0_crtc_irq_funcs;
3460fb4d8502Sjsg
3461fb4d8502Sjsg adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
3462fb4d8502Sjsg adev->pageflip_irq.funcs = &dce_v6_0_pageflip_irq_funcs;
3463fb4d8502Sjsg
3464fb4d8502Sjsg adev->hpd_irq.num_types = adev->mode_info.num_hpd;
3465fb4d8502Sjsg adev->hpd_irq.funcs = &dce_v6_0_hpd_irq_funcs;
3466fb4d8502Sjsg }
3467fb4d8502Sjsg
3468fb4d8502Sjsg const struct amdgpu_ip_block_version dce_v6_0_ip_block =
3469fb4d8502Sjsg {
3470fb4d8502Sjsg .type = AMD_IP_BLOCK_TYPE_DCE,
3471fb4d8502Sjsg .major = 6,
3472fb4d8502Sjsg .minor = 0,
3473fb4d8502Sjsg .rev = 0,
3474fb4d8502Sjsg .funcs = &dce_v6_0_ip_funcs,
3475fb4d8502Sjsg };
3476fb4d8502Sjsg
3477fb4d8502Sjsg const struct amdgpu_ip_block_version dce_v6_4_ip_block =
3478fb4d8502Sjsg {
3479fb4d8502Sjsg .type = AMD_IP_BLOCK_TYPE_DCE,
3480fb4d8502Sjsg .major = 6,
3481fb4d8502Sjsg .minor = 4,
3482fb4d8502Sjsg .rev = 0,
3483fb4d8502Sjsg .funcs = &dce_v6_0_ip_funcs,
3484fb4d8502Sjsg };
3485