1fb4d8502Sjsg /* 2fb4d8502Sjsg * Copyright 2012 Advanced Micro Devices, Inc. 3fb4d8502Sjsg * 4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"), 6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation 7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the 9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions: 10fb4d8502Sjsg * 11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in 12fb4d8502Sjsg * all copies or substantial portions of the Software. 13fb4d8502Sjsg * 14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE. 21fb4d8502Sjsg * 22fb4d8502Sjsg * Authors: Alex Deucher 23fb4d8502Sjsg */ 24fb4d8502Sjsg #ifndef CIK_H 25fb4d8502Sjsg #define CIK_H 26fb4d8502Sjsg 27fb4d8502Sjsg #define MC_SEQ_MISC0__MT__MASK 0xf0000000 28fb4d8502Sjsg #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 29fb4d8502Sjsg #define MC_SEQ_MISC0__MT__DDR2 0x20000000 30fb4d8502Sjsg #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 31fb4d8502Sjsg #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 32fb4d8502Sjsg #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 33fb4d8502Sjsg #define MC_SEQ_MISC0__MT__HBM 0x60000000 34fb4d8502Sjsg #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 35fb4d8502Sjsg 36fb4d8502Sjsg #define CP_ME_TABLE_SIZE 96 37fb4d8502Sjsg 38fb4d8502Sjsg /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 39fb4d8502Sjsg #define CRTC0_REGISTER_OFFSET (0x1b7c - 0x1b7c) 40fb4d8502Sjsg #define CRTC1_REGISTER_OFFSET (0x1e7c - 0x1b7c) 41fb4d8502Sjsg #define CRTC2_REGISTER_OFFSET (0x417c - 0x1b7c) 42fb4d8502Sjsg #define CRTC3_REGISTER_OFFSET (0x447c - 0x1b7c) 43fb4d8502Sjsg #define CRTC4_REGISTER_OFFSET (0x477c - 0x1b7c) 44fb4d8502Sjsg #define CRTC5_REGISTER_OFFSET (0x4a7c - 0x1b7c) 45fb4d8502Sjsg 46fb4d8502Sjsg /* hpd instance offsets */ 47fb4d8502Sjsg #define HPD0_REGISTER_OFFSET (0x1807 - 0x1807) 48fb4d8502Sjsg #define HPD1_REGISTER_OFFSET (0x180a - 0x1807) 49fb4d8502Sjsg #define HPD2_REGISTER_OFFSET (0x180d - 0x1807) 50fb4d8502Sjsg #define HPD3_REGISTER_OFFSET (0x1810 - 0x1807) 51fb4d8502Sjsg #define HPD4_REGISTER_OFFSET (0x1813 - 0x1807) 52fb4d8502Sjsg #define HPD5_REGISTER_OFFSET (0x1816 - 0x1807) 53fb4d8502Sjsg 54fb4d8502Sjsg #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001 55fb4d8502Sjsg #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003 56fb4d8502Sjsg 57fb4d8502Sjsg #define PIPEID(x) ((x) << 0) 58fb4d8502Sjsg #define MEID(x) ((x) << 2) 59fb4d8502Sjsg #define VMID(x) ((x) << 4) 60fb4d8502Sjsg #define QUEUEID(x) ((x) << 8) 61fb4d8502Sjsg 62fb4d8502Sjsg #define mmCC_DRM_ID_STRAPS 0x1559 63fb4d8502Sjsg #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000 64fb4d8502Sjsg 65fb4d8502Sjsg #define mmCHUB_CONTROL 0x619 66fb4d8502Sjsg #define BYPASS_VM (1 << 0) 67fb4d8502Sjsg 68fb4d8502Sjsg #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 69fb4d8502Sjsg 70fb4d8502Sjsg #define mmGRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02 71fb4d8502Sjsg #define LUT_10BIT_BYPASS_EN (1 << 8) 72fb4d8502Sjsg 73fb4d8502Sjsg # define CURSOR_MONO 0 74fb4d8502Sjsg # define CURSOR_24_1 1 75fb4d8502Sjsg # define CURSOR_24_8_PRE_MULT 2 76fb4d8502Sjsg # define CURSOR_24_8_UNPRE_MULT 3 77fb4d8502Sjsg # define CURSOR_URGENT_ALWAYS 0 78fb4d8502Sjsg # define CURSOR_URGENT_1_8 1 79fb4d8502Sjsg # define CURSOR_URGENT_1_4 2 80fb4d8502Sjsg # define CURSOR_URGENT_3_8 3 81fb4d8502Sjsg # define CURSOR_URGENT_1_2 4 82fb4d8502Sjsg 83fb4d8502Sjsg # define GRPH_DEPTH_8BPP 0 84fb4d8502Sjsg # define GRPH_DEPTH_16BPP 1 85fb4d8502Sjsg # define GRPH_DEPTH_32BPP 2 86fb4d8502Sjsg /* 8 BPP */ 87fb4d8502Sjsg # define GRPH_FORMAT_INDEXED 0 88fb4d8502Sjsg /* 16 BPP */ 89fb4d8502Sjsg # define GRPH_FORMAT_ARGB1555 0 90fb4d8502Sjsg # define GRPH_FORMAT_ARGB565 1 91fb4d8502Sjsg # define GRPH_FORMAT_ARGB4444 2 92fb4d8502Sjsg # define GRPH_FORMAT_AI88 3 93fb4d8502Sjsg # define GRPH_FORMAT_MONO16 4 94fb4d8502Sjsg # define GRPH_FORMAT_BGRA5551 5 95fb4d8502Sjsg /* 32 BPP */ 96fb4d8502Sjsg # define GRPH_FORMAT_ARGB8888 0 97fb4d8502Sjsg # define GRPH_FORMAT_ARGB2101010 1 98fb4d8502Sjsg # define GRPH_FORMAT_32BPP_DIG 2 99fb4d8502Sjsg # define GRPH_FORMAT_8B_ARGB2101010 3 100fb4d8502Sjsg # define GRPH_FORMAT_BGRA1010102 4 101fb4d8502Sjsg # define GRPH_FORMAT_8B_BGRA1010102 5 102fb4d8502Sjsg # define GRPH_FORMAT_RGB111110 6 103fb4d8502Sjsg # define GRPH_FORMAT_BGR101111 7 104fb4d8502Sjsg # define ADDR_SURF_MACRO_TILE_ASPECT_1 0 105fb4d8502Sjsg # define ADDR_SURF_MACRO_TILE_ASPECT_2 1 106fb4d8502Sjsg # define ADDR_SURF_MACRO_TILE_ASPECT_4 2 107fb4d8502Sjsg # define ADDR_SURF_MACRO_TILE_ASPECT_8 3 108fb4d8502Sjsg # define GRPH_ARRAY_LINEAR_GENERAL 0 109fb4d8502Sjsg # define GRPH_ARRAY_LINEAR_ALIGNED 1 110fb4d8502Sjsg # define GRPH_ARRAY_1D_TILED_THIN1 2 111fb4d8502Sjsg # define GRPH_ARRAY_2D_TILED_THIN1 4 112fb4d8502Sjsg # define DISPLAY_MICRO_TILING 0 113fb4d8502Sjsg # define THIN_MICRO_TILING 1 114fb4d8502Sjsg # define DEPTH_MICRO_TILING 2 115fb4d8502Sjsg # define ROTATED_MICRO_TILING 4 116fb4d8502Sjsg # define GRPH_ENDIAN_NONE 0 117fb4d8502Sjsg # define GRPH_ENDIAN_8IN16 1 118fb4d8502Sjsg # define GRPH_ENDIAN_8IN32 2 119fb4d8502Sjsg # define GRPH_ENDIAN_8IN64 3 120fb4d8502Sjsg # define GRPH_RED_SEL_R 0 121fb4d8502Sjsg # define GRPH_RED_SEL_G 1 122fb4d8502Sjsg # define GRPH_RED_SEL_B 2 123fb4d8502Sjsg # define GRPH_RED_SEL_A 3 124fb4d8502Sjsg # define GRPH_GREEN_SEL_G 0 125fb4d8502Sjsg # define GRPH_GREEN_SEL_B 1 126fb4d8502Sjsg # define GRPH_GREEN_SEL_A 2 127fb4d8502Sjsg # define GRPH_GREEN_SEL_R 3 128fb4d8502Sjsg # define GRPH_BLUE_SEL_B 0 129fb4d8502Sjsg # define GRPH_BLUE_SEL_A 1 130fb4d8502Sjsg # define GRPH_BLUE_SEL_R 2 131fb4d8502Sjsg # define GRPH_BLUE_SEL_G 3 132fb4d8502Sjsg # define GRPH_ALPHA_SEL_A 0 133fb4d8502Sjsg # define GRPH_ALPHA_SEL_R 1 134fb4d8502Sjsg # define GRPH_ALPHA_SEL_G 2 135fb4d8502Sjsg # define GRPH_ALPHA_SEL_B 3 136fb4d8502Sjsg # define INPUT_GAMMA_USE_LUT 0 137fb4d8502Sjsg # define INPUT_GAMMA_BYPASS 1 138fb4d8502Sjsg # define INPUT_GAMMA_SRGB_24 2 139fb4d8502Sjsg # define INPUT_GAMMA_XVYCC_222 3 140fb4d8502Sjsg 141fb4d8502Sjsg # define INPUT_CSC_BYPASS 0 142fb4d8502Sjsg # define INPUT_CSC_PROG_COEFF 1 143fb4d8502Sjsg # define INPUT_CSC_PROG_SHARED_MATRIXA 2 144fb4d8502Sjsg 145fb4d8502Sjsg # define OUTPUT_CSC_BYPASS 0 146fb4d8502Sjsg # define OUTPUT_CSC_TV_RGB 1 147fb4d8502Sjsg # define OUTPUT_CSC_YCBCR_601 2 148fb4d8502Sjsg # define OUTPUT_CSC_YCBCR_709 3 149fb4d8502Sjsg # define OUTPUT_CSC_PROG_COEFF 4 150fb4d8502Sjsg # define OUTPUT_CSC_PROG_SHARED_MATRIXB 5 151fb4d8502Sjsg 152fb4d8502Sjsg # define DEGAMMA_BYPASS 0 153fb4d8502Sjsg # define DEGAMMA_SRGB_24 1 154fb4d8502Sjsg # define DEGAMMA_XVYCC_222 2 155fb4d8502Sjsg # define GAMUT_REMAP_BYPASS 0 156fb4d8502Sjsg # define GAMUT_REMAP_PROG_COEFF 1 157fb4d8502Sjsg # define GAMUT_REMAP_PROG_SHARED_MATRIXA 2 158fb4d8502Sjsg # define GAMUT_REMAP_PROG_SHARED_MATRIXB 3 159fb4d8502Sjsg 160fb4d8502Sjsg # define REGAMMA_BYPASS 0 161fb4d8502Sjsg # define REGAMMA_SRGB_24 1 162fb4d8502Sjsg # define REGAMMA_XVYCC_222 2 163fb4d8502Sjsg # define REGAMMA_PROG_A 3 164fb4d8502Sjsg # define REGAMMA_PROG_B 4 165fb4d8502Sjsg 166fb4d8502Sjsg # define FMT_CLAMP_6BPC 0 167fb4d8502Sjsg # define FMT_CLAMP_8BPC 1 168fb4d8502Sjsg # define FMT_CLAMP_10BPC 2 169fb4d8502Sjsg 170fb4d8502Sjsg # define HDMI_24BIT_DEEP_COLOR 0 171fb4d8502Sjsg # define HDMI_30BIT_DEEP_COLOR 1 172fb4d8502Sjsg # define HDMI_36BIT_DEEP_COLOR 2 173fb4d8502Sjsg # define HDMI_ACR_HW 0 174fb4d8502Sjsg # define HDMI_ACR_32 1 175fb4d8502Sjsg # define HDMI_ACR_44 2 176fb4d8502Sjsg # define HDMI_ACR_48 3 177fb4d8502Sjsg # define HDMI_ACR_X1 1 178fb4d8502Sjsg # define HDMI_ACR_X2 2 179fb4d8502Sjsg # define HDMI_ACR_X4 4 180fb4d8502Sjsg # define AFMT_AVI_INFO_Y_RGB 0 181fb4d8502Sjsg # define AFMT_AVI_INFO_Y_YCBCR422 1 182fb4d8502Sjsg # define AFMT_AVI_INFO_Y_YCBCR444 2 183fb4d8502Sjsg 184fb4d8502Sjsg #define NO_AUTO 0 185fb4d8502Sjsg #define ES_AUTO 1 186fb4d8502Sjsg #define GS_AUTO 2 187fb4d8502Sjsg #define ES_AND_GS_AUTO 3 188fb4d8502Sjsg 189fb4d8502Sjsg # define ARRAY_MODE(x) ((x) << 2) 190fb4d8502Sjsg # define PIPE_CONFIG(x) ((x) << 6) 191fb4d8502Sjsg # define TILE_SPLIT(x) ((x) << 11) 192fb4d8502Sjsg # define MICRO_TILE_MODE_NEW(x) ((x) << 22) 193fb4d8502Sjsg # define SAMPLE_SPLIT(x) ((x) << 25) 194fb4d8502Sjsg # define BANK_WIDTH(x) ((x) << 0) 195fb4d8502Sjsg # define BANK_HEIGHT(x) ((x) << 2) 196fb4d8502Sjsg # define MACRO_TILE_ASPECT(x) ((x) << 4) 197fb4d8502Sjsg # define NUM_BANKS(x) ((x) << 6) 198fb4d8502Sjsg 199fb4d8502Sjsg #define MSG_ENTER_RLC_SAFE_MODE 1 200fb4d8502Sjsg #define MSG_EXIT_RLC_SAFE_MODE 0 201fb4d8502Sjsg 202fb4d8502Sjsg /* 203fb4d8502Sjsg * PM4 204fb4d8502Sjsg */ 205fb4d8502Sjsg #define PACKET_TYPE0 0 206fb4d8502Sjsg #define PACKET_TYPE1 1 207fb4d8502Sjsg #define PACKET_TYPE2 2 208fb4d8502Sjsg #define PACKET_TYPE3 3 209fb4d8502Sjsg 210fb4d8502Sjsg #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 211fb4d8502Sjsg #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 212fb4d8502Sjsg #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 213fb4d8502Sjsg #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 214fb4d8502Sjsg #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 215fb4d8502Sjsg ((reg) & 0xFFFF) | \ 216fb4d8502Sjsg ((n) & 0x3FFF) << 16) 217fb4d8502Sjsg #define CP_PACKET2 0x80000000 218fb4d8502Sjsg #define PACKET2_PAD_SHIFT 0 219fb4d8502Sjsg #define PACKET2_PAD_MASK (0x3fffffff << 0) 220fb4d8502Sjsg 221fb4d8502Sjsg #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 222fb4d8502Sjsg 223fb4d8502Sjsg #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 224fb4d8502Sjsg (((op) & 0xFF) << 8) | \ 225fb4d8502Sjsg ((n) & 0x3FFF) << 16) 226fb4d8502Sjsg 227fb4d8502Sjsg #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 228fb4d8502Sjsg 229fb4d8502Sjsg /* Packet 3 types */ 230fb4d8502Sjsg #define PACKET3_NOP 0x10 231fb4d8502Sjsg #define PACKET3_SET_BASE 0x11 232fb4d8502Sjsg #define PACKET3_BASE_INDEX(x) ((x) << 0) 233fb4d8502Sjsg #define CE_PARTITION_BASE 3 234fb4d8502Sjsg #define PACKET3_CLEAR_STATE 0x12 235fb4d8502Sjsg #define PACKET3_INDEX_BUFFER_SIZE 0x13 236fb4d8502Sjsg #define PACKET3_DISPATCH_DIRECT 0x15 237fb4d8502Sjsg #define PACKET3_DISPATCH_INDIRECT 0x16 238fb4d8502Sjsg #define PACKET3_ATOMIC_GDS 0x1D 239fb4d8502Sjsg #define PACKET3_ATOMIC_MEM 0x1E 240fb4d8502Sjsg #define PACKET3_OCCLUSION_QUERY 0x1F 241fb4d8502Sjsg #define PACKET3_SET_PREDICATION 0x20 242fb4d8502Sjsg #define PACKET3_REG_RMW 0x21 243fb4d8502Sjsg #define PACKET3_COND_EXEC 0x22 244fb4d8502Sjsg #define PACKET3_PRED_EXEC 0x23 245fb4d8502Sjsg #define PACKET3_DRAW_INDIRECT 0x24 246fb4d8502Sjsg #define PACKET3_DRAW_INDEX_INDIRECT 0x25 247fb4d8502Sjsg #define PACKET3_INDEX_BASE 0x26 248fb4d8502Sjsg #define PACKET3_DRAW_INDEX_2 0x27 249fb4d8502Sjsg #define PACKET3_CONTEXT_CONTROL 0x28 250fb4d8502Sjsg #define PACKET3_INDEX_TYPE 0x2A 251fb4d8502Sjsg #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 252fb4d8502Sjsg #define PACKET3_DRAW_INDEX_AUTO 0x2D 253fb4d8502Sjsg #define PACKET3_NUM_INSTANCES 0x2F 254fb4d8502Sjsg #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 255fb4d8502Sjsg #define PACKET3_INDIRECT_BUFFER_CONST 0x33 256fb4d8502Sjsg #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 257fb4d8502Sjsg #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 258fb4d8502Sjsg #define PACKET3_DRAW_PREAMBLE 0x36 259fb4d8502Sjsg #define PACKET3_WRITE_DATA 0x37 260fb4d8502Sjsg #define WRITE_DATA_DST_SEL(x) ((x) << 8) 261fb4d8502Sjsg /* 0 - register 262fb4d8502Sjsg * 1 - memory (sync - via GRBM) 263fb4d8502Sjsg * 2 - gl2 264fb4d8502Sjsg * 3 - gds 265fb4d8502Sjsg * 4 - reserved 266fb4d8502Sjsg * 5 - memory (async - direct) 267fb4d8502Sjsg */ 268fb4d8502Sjsg #define WR_ONE_ADDR (1 << 16) 269fb4d8502Sjsg #define WR_CONFIRM (1 << 20) 270fb4d8502Sjsg #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 271fb4d8502Sjsg /* 0 - LRU 272fb4d8502Sjsg * 1 - Stream 273fb4d8502Sjsg */ 274fb4d8502Sjsg #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 275fb4d8502Sjsg /* 0 - me 276fb4d8502Sjsg * 1 - pfp 277fb4d8502Sjsg * 2 - ce 278fb4d8502Sjsg */ 279fb4d8502Sjsg #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 280fb4d8502Sjsg #define PACKET3_MEM_SEMAPHORE 0x39 281fb4d8502Sjsg # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 282fb4d8502Sjsg # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 283fb4d8502Sjsg # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 284fb4d8502Sjsg # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 285fb4d8502Sjsg # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 286fb4d8502Sjsg #define PACKET3_COPY_DW 0x3B 287fb4d8502Sjsg #define PACKET3_WAIT_REG_MEM 0x3C 288fb4d8502Sjsg #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 289fb4d8502Sjsg /* 0 - always 290fb4d8502Sjsg * 1 - < 291fb4d8502Sjsg * 2 - <= 292fb4d8502Sjsg * 3 - == 293fb4d8502Sjsg * 4 - != 294fb4d8502Sjsg * 5 - >= 295fb4d8502Sjsg * 6 - > 296fb4d8502Sjsg */ 297fb4d8502Sjsg #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 298fb4d8502Sjsg /* 0 - reg 299fb4d8502Sjsg * 1 - mem 300fb4d8502Sjsg */ 301fb4d8502Sjsg #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 302fb4d8502Sjsg /* 0 - wait_reg_mem 303fb4d8502Sjsg * 1 - wr_wait_wr_reg 304fb4d8502Sjsg */ 305fb4d8502Sjsg #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 306fb4d8502Sjsg /* 0 - me 307fb4d8502Sjsg * 1 - pfp 308fb4d8502Sjsg */ 309fb4d8502Sjsg #define PACKET3_INDIRECT_BUFFER 0x3F 310fb4d8502Sjsg #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 311fb4d8502Sjsg #define INDIRECT_BUFFER_VALID (1 << 23) 312fb4d8502Sjsg #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 313fb4d8502Sjsg /* 0 - LRU 314fb4d8502Sjsg * 1 - Stream 315fb4d8502Sjsg * 2 - Bypass 316fb4d8502Sjsg */ 317fb4d8502Sjsg #define PACKET3_COPY_DATA 0x40 318fb4d8502Sjsg #define PACKET3_PFP_SYNC_ME 0x42 319fb4d8502Sjsg #define PACKET3_SURFACE_SYNC 0x43 320fb4d8502Sjsg # define PACKET3_DEST_BASE_0_ENA (1 << 0) 321fb4d8502Sjsg # define PACKET3_DEST_BASE_1_ENA (1 << 1) 322fb4d8502Sjsg # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 323fb4d8502Sjsg # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 324fb4d8502Sjsg # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 325fb4d8502Sjsg # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 326fb4d8502Sjsg # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 327fb4d8502Sjsg # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 328fb4d8502Sjsg # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 329fb4d8502Sjsg # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 330fb4d8502Sjsg # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 331fb4d8502Sjsg # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 332fb4d8502Sjsg # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 333fb4d8502Sjsg # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 334fb4d8502Sjsg # define PACKET3_DEST_BASE_2_ENA (1 << 19) 335fb4d8502Sjsg # define PACKET3_DEST_BASE_3_ENA (1 << 21) 336fb4d8502Sjsg # define PACKET3_TCL1_ACTION_ENA (1 << 22) 337fb4d8502Sjsg # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 338fb4d8502Sjsg # define PACKET3_CB_ACTION_ENA (1 << 25) 339fb4d8502Sjsg # define PACKET3_DB_ACTION_ENA (1 << 26) 340fb4d8502Sjsg # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 341fb4d8502Sjsg # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 342fb4d8502Sjsg # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 343fb4d8502Sjsg #define PACKET3_COND_WRITE 0x45 344fb4d8502Sjsg #define PACKET3_EVENT_WRITE 0x46 345fb4d8502Sjsg #define EVENT_TYPE(x) ((x) << 0) 346fb4d8502Sjsg #define EVENT_INDEX(x) ((x) << 8) 347fb4d8502Sjsg /* 0 - any non-TS event 348fb4d8502Sjsg * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 349fb4d8502Sjsg * 2 - SAMPLE_PIPELINESTAT 350fb4d8502Sjsg * 3 - SAMPLE_STREAMOUTSTAT* 351fb4d8502Sjsg * 4 - *S_PARTIAL_FLUSH 352fb4d8502Sjsg * 5 - EOP events 353fb4d8502Sjsg * 6 - EOS events 354fb4d8502Sjsg */ 355fb4d8502Sjsg #define PACKET3_EVENT_WRITE_EOP 0x47 356fb4d8502Sjsg #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 357fb4d8502Sjsg #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 358fb4d8502Sjsg #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 359fb4d8502Sjsg #define EOP_TCL1_ACTION_EN (1 << 16) 360fb4d8502Sjsg #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 361fb4d8502Sjsg #define EOP_TCL2_VOLATILE (1 << 24) 362fb4d8502Sjsg #define EOP_CACHE_POLICY(x) ((x) << 25) 363fb4d8502Sjsg /* 0 - LRU 364fb4d8502Sjsg * 1 - Stream 365fb4d8502Sjsg * 2 - Bypass 366fb4d8502Sjsg */ 367fb4d8502Sjsg #define DATA_SEL(x) ((x) << 29) 368fb4d8502Sjsg /* 0 - discard 369fb4d8502Sjsg * 1 - send low 32bit data 370fb4d8502Sjsg * 2 - send 64bit data 371fb4d8502Sjsg * 3 - send 64bit GPU counter value 372fb4d8502Sjsg * 4 - send 64bit sys counter value 373fb4d8502Sjsg */ 374fb4d8502Sjsg #define INT_SEL(x) ((x) << 24) 375fb4d8502Sjsg /* 0 - none 376fb4d8502Sjsg * 1 - interrupt only (DATA_SEL = 0) 377fb4d8502Sjsg * 2 - interrupt when data write is confirmed 378fb4d8502Sjsg */ 379fb4d8502Sjsg #define DST_SEL(x) ((x) << 16) 380fb4d8502Sjsg /* 0 - MC 381fb4d8502Sjsg * 1 - TC/L2 382fb4d8502Sjsg */ 383fb4d8502Sjsg #define PACKET3_EVENT_WRITE_EOS 0x48 384fb4d8502Sjsg #define PACKET3_RELEASE_MEM 0x49 385fb4d8502Sjsg #define PACKET3_PREAMBLE_CNTL 0x4A 386fb4d8502Sjsg # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 387fb4d8502Sjsg # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 388fb4d8502Sjsg #define PACKET3_DMA_DATA 0x50 389fb4d8502Sjsg /* 1. header 390fb4d8502Sjsg * 2. CONTROL 391fb4d8502Sjsg * 3. SRC_ADDR_LO or DATA [31:0] 392fb4d8502Sjsg * 4. SRC_ADDR_HI [31:0] 393fb4d8502Sjsg * 5. DST_ADDR_LO [31:0] 394fb4d8502Sjsg * 6. DST_ADDR_HI [7:0] 395fb4d8502Sjsg * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 396fb4d8502Sjsg */ 397fb4d8502Sjsg /* CONTROL */ 398fb4d8502Sjsg # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 399fb4d8502Sjsg /* 0 - ME 400fb4d8502Sjsg * 1 - PFP 401fb4d8502Sjsg */ 402fb4d8502Sjsg # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 403fb4d8502Sjsg /* 0 - LRU 404fb4d8502Sjsg * 1 - Stream 405fb4d8502Sjsg * 2 - Bypass 406fb4d8502Sjsg */ 407fb4d8502Sjsg # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 408fb4d8502Sjsg # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 409fb4d8502Sjsg /* 0 - DST_ADDR using DAS 410fb4d8502Sjsg * 1 - GDS 411fb4d8502Sjsg * 3 - DST_ADDR using L2 412fb4d8502Sjsg */ 413fb4d8502Sjsg # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 414fb4d8502Sjsg /* 0 - LRU 415fb4d8502Sjsg * 1 - Stream 416fb4d8502Sjsg * 2 - Bypass 417fb4d8502Sjsg */ 418fb4d8502Sjsg # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 419fb4d8502Sjsg # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 420fb4d8502Sjsg /* 0 - SRC_ADDR using SAS 421fb4d8502Sjsg * 1 - GDS 422fb4d8502Sjsg * 2 - DATA 423fb4d8502Sjsg * 3 - SRC_ADDR using L2 424fb4d8502Sjsg */ 425fb4d8502Sjsg # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 426fb4d8502Sjsg /* COMMAND */ 427fb4d8502Sjsg # define PACKET3_DMA_DATA_DIS_WC (1 << 21) 428fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 429fb4d8502Sjsg /* 0 - none 430fb4d8502Sjsg * 1 - 8 in 16 431fb4d8502Sjsg * 2 - 8 in 32 432fb4d8502Sjsg * 3 - 8 in 64 433fb4d8502Sjsg */ 434fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 435fb4d8502Sjsg /* 0 - none 436fb4d8502Sjsg * 1 - 8 in 16 437fb4d8502Sjsg * 2 - 8 in 32 438fb4d8502Sjsg * 3 - 8 in 64 439fb4d8502Sjsg */ 440fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 441fb4d8502Sjsg /* 0 - memory 442fb4d8502Sjsg * 1 - register 443fb4d8502Sjsg */ 444fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 445fb4d8502Sjsg /* 0 - memory 446fb4d8502Sjsg * 1 - register 447fb4d8502Sjsg */ 448fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 449fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 450fb4d8502Sjsg # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 451*ad8b1aafSjsg #define PACKET3_ACQUIRE_MEM 0x58 452fb4d8502Sjsg #define PACKET3_REWIND 0x59 453fb4d8502Sjsg #define PACKET3_LOAD_UCONFIG_REG 0x5E 454fb4d8502Sjsg #define PACKET3_LOAD_SH_REG 0x5F 455fb4d8502Sjsg #define PACKET3_LOAD_CONFIG_REG 0x60 456fb4d8502Sjsg #define PACKET3_LOAD_CONTEXT_REG 0x61 457fb4d8502Sjsg #define PACKET3_SET_CONFIG_REG 0x68 458fb4d8502Sjsg #define PACKET3_SET_CONFIG_REG_START 0x00002000 459fb4d8502Sjsg #define PACKET3_SET_CONFIG_REG_END 0x00002c00 460fb4d8502Sjsg #define PACKET3_SET_CONTEXT_REG 0x69 461fb4d8502Sjsg #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 462fb4d8502Sjsg #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 463fb4d8502Sjsg #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 464fb4d8502Sjsg #define PACKET3_SET_SH_REG 0x76 465fb4d8502Sjsg #define PACKET3_SET_SH_REG_START 0x00002c00 466fb4d8502Sjsg #define PACKET3_SET_SH_REG_END 0x00003000 467fb4d8502Sjsg #define PACKET3_SET_SH_REG_OFFSET 0x77 468fb4d8502Sjsg #define PACKET3_SET_QUEUE_REG 0x78 469fb4d8502Sjsg #define PACKET3_SET_UCONFIG_REG 0x79 470fb4d8502Sjsg #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 471fb4d8502Sjsg #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 472fb4d8502Sjsg #define PACKET3_SCRATCH_RAM_WRITE 0x7D 473fb4d8502Sjsg #define PACKET3_SCRATCH_RAM_READ 0x7E 474fb4d8502Sjsg #define PACKET3_LOAD_CONST_RAM 0x80 475fb4d8502Sjsg #define PACKET3_WRITE_CONST_RAM 0x81 476fb4d8502Sjsg #define PACKET3_DUMP_CONST_RAM 0x83 477fb4d8502Sjsg #define PACKET3_INCREMENT_CE_COUNTER 0x84 478fb4d8502Sjsg #define PACKET3_INCREMENT_DE_COUNTER 0x85 479fb4d8502Sjsg #define PACKET3_WAIT_ON_CE_COUNTER 0x86 480fb4d8502Sjsg #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 481fb4d8502Sjsg #define PACKET3_SWITCH_BUFFER 0x8B 482fb4d8502Sjsg 483fb4d8502Sjsg /* SDMA - first instance at 0xd000, second at 0xd800 */ 484fb4d8502Sjsg #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 485fb4d8502Sjsg #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */ 486fb4d8502Sjsg #define SDMA_MAX_INSTANCE 2 487fb4d8502Sjsg 488fb4d8502Sjsg #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \ 489fb4d8502Sjsg (((sub_op) & 0xFF) << 8) | \ 490fb4d8502Sjsg (((op) & 0xFF) << 0)) 491fb4d8502Sjsg /* sDMA opcodes */ 492fb4d8502Sjsg #define SDMA_OPCODE_NOP 0 493fb4d8502Sjsg # define SDMA_NOP_COUNT(x) (((x) & 0x3FFF) << 16) 494fb4d8502Sjsg #define SDMA_OPCODE_COPY 1 495fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_LINEAR 0 496fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_TILED 1 497fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_SOA 3 498fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4 499fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5 500fb4d8502Sjsg # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6 501fb4d8502Sjsg #define SDMA_OPCODE_WRITE 2 502fb4d8502Sjsg # define SDMA_WRITE_SUB_OPCODE_LINEAR 0 503fb4d8502Sjsg # define SDMA_WRITE_SUB_OPCODE_TILED 1 504fb4d8502Sjsg #define SDMA_OPCODE_INDIRECT_BUFFER 4 505fb4d8502Sjsg #define SDMA_OPCODE_FENCE 5 506fb4d8502Sjsg #define SDMA_OPCODE_TRAP 6 507fb4d8502Sjsg #define SDMA_OPCODE_SEMAPHORE 7 508fb4d8502Sjsg # define SDMA_SEMAPHORE_EXTRA_O (1 << 13) 509fb4d8502Sjsg /* 0 - increment 510fb4d8502Sjsg * 1 - write 1 511fb4d8502Sjsg */ 512fb4d8502Sjsg # define SDMA_SEMAPHORE_EXTRA_S (1 << 14) 513fb4d8502Sjsg /* 0 - wait 514fb4d8502Sjsg * 1 - signal 515fb4d8502Sjsg */ 516fb4d8502Sjsg # define SDMA_SEMAPHORE_EXTRA_M (1 << 15) 517fb4d8502Sjsg /* mailbox */ 518fb4d8502Sjsg #define SDMA_OPCODE_POLL_REG_MEM 8 519fb4d8502Sjsg # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10) 520fb4d8502Sjsg /* 0 - wait_reg_mem 521fb4d8502Sjsg * 1 - wr_wait_wr_reg 522fb4d8502Sjsg */ 523fb4d8502Sjsg # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12) 524fb4d8502Sjsg /* 0 - always 525fb4d8502Sjsg * 1 - < 526fb4d8502Sjsg * 2 - <= 527fb4d8502Sjsg * 3 - == 528fb4d8502Sjsg * 4 - != 529fb4d8502Sjsg * 5 - >= 530fb4d8502Sjsg * 6 - > 531fb4d8502Sjsg */ 532fb4d8502Sjsg # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15) 533fb4d8502Sjsg /* 0 = register 534fb4d8502Sjsg * 1 = memory 535fb4d8502Sjsg */ 536fb4d8502Sjsg #define SDMA_OPCODE_COND_EXEC 9 537fb4d8502Sjsg #define SDMA_OPCODE_CONSTANT_FILL 11 538fb4d8502Sjsg # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14) 539fb4d8502Sjsg /* 0 = byte fill 540fb4d8502Sjsg * 2 = DW fill 541fb4d8502Sjsg */ 542fb4d8502Sjsg #define SDMA_OPCODE_GENERATE_PTE_PDE 12 543fb4d8502Sjsg #define SDMA_OPCODE_TIMESTAMP 13 544fb4d8502Sjsg # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0 545fb4d8502Sjsg # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1 546fb4d8502Sjsg # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2 547fb4d8502Sjsg #define SDMA_OPCODE_SRBM_WRITE 14 548fb4d8502Sjsg # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12) 549fb4d8502Sjsg /* byte mask */ 550fb4d8502Sjsg 551fb4d8502Sjsg #define VCE_CMD_NO_OP 0x00000000 552fb4d8502Sjsg #define VCE_CMD_END 0x00000001 553fb4d8502Sjsg #define VCE_CMD_IB 0x00000002 554fb4d8502Sjsg #define VCE_CMD_FENCE 0x00000003 555fb4d8502Sjsg #define VCE_CMD_TRAP 0x00000004 556fb4d8502Sjsg #define VCE_CMD_IB_AUTO 0x00000005 557fb4d8502Sjsg #define VCE_CMD_SEMAPHORE 0x00000006 558fb4d8502Sjsg 559fb4d8502Sjsg /* if PTR32, these are the bases for scratch and lds */ 560fb4d8502Sjsg #define PRIVATE_BASE(x) ((x) << 0) /* scratch */ 561fb4d8502Sjsg #define SHARED_BASE(x) ((x) << 16) /* LDS */ 562fb4d8502Sjsg 563fb4d8502Sjsg #define KFD_CIK_SDMA_QUEUE_OFFSET (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL) 564fb4d8502Sjsg 565fb4d8502Sjsg /* valid for both DEFAULT_MTYPE and APE1_MTYPE */ 566fb4d8502Sjsg enum { 567fb4d8502Sjsg MTYPE_CACHED = 0, 568fb4d8502Sjsg MTYPE_NONCACHED = 3 569fb4d8502Sjsg }; 570fb4d8502Sjsg 571fb4d8502Sjsg /* mmPA_SC_RASTER_CONFIG mask */ 572fb4d8502Sjsg #define RB_MAP_PKR0(x) ((x) << 0) 573fb4d8502Sjsg #define RB_MAP_PKR0_MASK (0x3 << 0) 574fb4d8502Sjsg #define RB_MAP_PKR1(x) ((x) << 2) 575fb4d8502Sjsg #define RB_MAP_PKR1_MASK (0x3 << 2) 576fb4d8502Sjsg #define RB_XSEL2(x) ((x) << 4) 577fb4d8502Sjsg #define RB_XSEL2_MASK (0x3 << 4) 578fb4d8502Sjsg #define RB_XSEL (1 << 6) 579fb4d8502Sjsg #define RB_YSEL (1 << 7) 580fb4d8502Sjsg #define PKR_MAP(x) ((x) << 8) 581fb4d8502Sjsg #define PKR_MAP_MASK (0x3 << 8) 582fb4d8502Sjsg #define PKR_XSEL(x) ((x) << 10) 583fb4d8502Sjsg #define PKR_XSEL_MASK (0x3 << 10) 584fb4d8502Sjsg #define PKR_YSEL(x) ((x) << 12) 585fb4d8502Sjsg #define PKR_YSEL_MASK (0x3 << 12) 586fb4d8502Sjsg #define SC_MAP(x) ((x) << 16) 587fb4d8502Sjsg #define SC_MAP_MASK (0x3 << 16) 588fb4d8502Sjsg #define SC_XSEL(x) ((x) << 18) 589fb4d8502Sjsg #define SC_XSEL_MASK (0x3 << 18) 590fb4d8502Sjsg #define SC_YSEL(x) ((x) << 20) 591fb4d8502Sjsg #define SC_YSEL_MASK (0x3 << 20) 592fb4d8502Sjsg #define SE_MAP(x) ((x) << 24) 593fb4d8502Sjsg #define SE_MAP_MASK (0x3 << 24) 594fb4d8502Sjsg #define SE_XSEL(x) ((x) << 26) 595fb4d8502Sjsg #define SE_XSEL_MASK (0x3 << 26) 596fb4d8502Sjsg #define SE_YSEL(x) ((x) << 28) 597fb4d8502Sjsg #define SE_YSEL_MASK (0x3 << 28) 598fb4d8502Sjsg 599fb4d8502Sjsg /* mmPA_SC_RASTER_CONFIG_1 mask */ 600fb4d8502Sjsg #define SE_PAIR_MAP(x) ((x) << 0) 601fb4d8502Sjsg #define SE_PAIR_MAP_MASK (0x3 << 0) 602fb4d8502Sjsg #define SE_PAIR_XSEL(x) ((x) << 2) 603fb4d8502Sjsg #define SE_PAIR_XSEL_MASK (0x3 << 2) 604fb4d8502Sjsg #define SE_PAIR_YSEL(x) ((x) << 4) 605fb4d8502Sjsg #define SE_PAIR_YSEL_MASK (0x3 << 4) 606fb4d8502Sjsg 607fb4d8502Sjsg #endif 608