1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright 2018 Advanced Micro Devices, Inc.
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg * all copies or substantial portions of the Software.
13c349dbc7Sjsg *
14c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c349dbc7Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg *
22c349dbc7Sjsg *
23c349dbc7Sjsg */
24c349dbc7Sjsg #include <linux/list.h>
25c349dbc7Sjsg #include "amdgpu.h"
26c349dbc7Sjsg #include "amdgpu_xgmi.h"
27c349dbc7Sjsg #include "amdgpu_ras.h"
28c349dbc7Sjsg #include "soc15.h"
29c349dbc7Sjsg #include "df/df_3_6_offset.h"
30c349dbc7Sjsg #include "xgmi/xgmi_4_0_0_smn.h"
31c349dbc7Sjsg #include "xgmi/xgmi_4_0_0_sh_mask.h"
32*f005ef32Sjsg #include "xgmi/xgmi_6_1_0_sh_mask.h"
33c349dbc7Sjsg #include "wafl/wafl2_4_0_0_smn.h"
34c349dbc7Sjsg #include "wafl/wafl2_4_0_0_sh_mask.h"
35c349dbc7Sjsg
361bb76ff1Sjsg #include "amdgpu_reset.h"
371bb76ff1Sjsg
385ca02815Sjsg #define smnPCS_XGMI3X16_PCS_ERROR_STATUS 0x11a0020c
39*f005ef32Sjsg #define smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK 0x11a00218
405ca02815Sjsg #define smnPCS_GOPX1_PCS_ERROR_STATUS 0x12200210
41*f005ef32Sjsg #define smnPCS_GOPX1_PCS_ERROR_NONCORRECTABLE_MASK 0x12200218
425ca02815Sjsg
43c349dbc7Sjsg static DEFINE_MUTEX(xgmi_mutex);
44c349dbc7Sjsg
45c349dbc7Sjsg #define AMDGPU_MAX_XGMI_DEVICE_PER_HIVE 4
46c349dbc7Sjsg
47ad8b1aafSjsg static DRM_LIST_HEAD(xgmi_hive_list);
48c349dbc7Sjsg
49c349dbc7Sjsg static const int xgmi_pcs_err_status_reg_vg20[] = {
50c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS,
51c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x100000,
52c349dbc7Sjsg };
53c349dbc7Sjsg
54c349dbc7Sjsg static const int wafl_pcs_err_status_reg_vg20[] = {
55c349dbc7Sjsg smnPCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS,
56c349dbc7Sjsg smnPCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS + 0x100000,
57c349dbc7Sjsg };
58c349dbc7Sjsg
59c349dbc7Sjsg static const int xgmi_pcs_err_status_reg_arct[] = {
60c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS,
61c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x100000,
62c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x500000,
63c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x600000,
64c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x700000,
65c349dbc7Sjsg smnXGMI0_PCS_GOPX16_PCS_ERROR_STATUS + 0x800000,
66c349dbc7Sjsg };
67c349dbc7Sjsg
68c349dbc7Sjsg /* same as vg20*/
69c349dbc7Sjsg static const int wafl_pcs_err_status_reg_arct[] = {
70c349dbc7Sjsg smnPCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS,
71c349dbc7Sjsg smnPCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS + 0x100000,
72c349dbc7Sjsg };
73c349dbc7Sjsg
745ca02815Sjsg static const int xgmi3x16_pcs_err_status_reg_aldebaran[] = {
755ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS,
765ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x100000,
775ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x200000,
785ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x300000,
795ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x400000,
805ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x500000,
815ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x600000,
825ca02815Sjsg smnPCS_XGMI3X16_PCS_ERROR_STATUS + 0x700000
835ca02815Sjsg };
845ca02815Sjsg
85*f005ef32Sjsg static const int xgmi3x16_pcs_err_noncorrectable_mask_reg_aldebaran[] = {
86*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK,
87*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x100000,
88*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x200000,
89*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x300000,
90*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x400000,
91*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x500000,
92*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x600000,
93*f005ef32Sjsg smnPCS_XGMI3X16_PCS_ERROR_NONCORRECTABLE_MASK + 0x700000
94*f005ef32Sjsg };
95*f005ef32Sjsg
965ca02815Sjsg static const int walf_pcs_err_status_reg_aldebaran[] = {
975ca02815Sjsg smnPCS_GOPX1_PCS_ERROR_STATUS,
985ca02815Sjsg smnPCS_GOPX1_PCS_ERROR_STATUS + 0x100000
995ca02815Sjsg };
1005ca02815Sjsg
101*f005ef32Sjsg static const int walf_pcs_err_noncorrectable_mask_reg_aldebaran[] = {
102*f005ef32Sjsg smnPCS_GOPX1_PCS_ERROR_NONCORRECTABLE_MASK,
103*f005ef32Sjsg smnPCS_GOPX1_PCS_ERROR_NONCORRECTABLE_MASK + 0x100000
104*f005ef32Sjsg };
105*f005ef32Sjsg
106c349dbc7Sjsg static const struct amdgpu_pcs_ras_field xgmi_pcs_ras_fields[] = {
107c349dbc7Sjsg {"XGMI PCS DataLossErr",
108c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, DataLossErr)},
109c349dbc7Sjsg {"XGMI PCS TrainingErr",
110c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, TrainingErr)},
111c349dbc7Sjsg {"XGMI PCS CRCErr",
112c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, CRCErr)},
113c349dbc7Sjsg {"XGMI PCS BERExceededErr",
114c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, BERExceededErr)},
115c349dbc7Sjsg {"XGMI PCS TxMetaDataErr",
116c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, TxMetaDataErr)},
117c349dbc7Sjsg {"XGMI PCS ReplayBufParityErr",
118c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ReplayBufParityErr)},
119c349dbc7Sjsg {"XGMI PCS DataParityErr",
120c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, DataParityErr)},
121c349dbc7Sjsg {"XGMI PCS ReplayFifoOverflowErr",
122c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ReplayFifoOverflowErr)},
123c349dbc7Sjsg {"XGMI PCS ReplayFifoUnderflowErr",
124c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ReplayFifoUnderflowErr)},
125c349dbc7Sjsg {"XGMI PCS ElasticFifoOverflowErr",
126c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ElasticFifoOverflowErr)},
127c349dbc7Sjsg {"XGMI PCS DeskewErr",
128c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, DeskewErr)},
129c349dbc7Sjsg {"XGMI PCS DataStartupLimitErr",
130c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, DataStartupLimitErr)},
131c349dbc7Sjsg {"XGMI PCS FCInitTimeoutErr",
132c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, FCInitTimeoutErr)},
133c349dbc7Sjsg {"XGMI PCS RecoveryTimeoutErr",
134c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, RecoveryTimeoutErr)},
135c349dbc7Sjsg {"XGMI PCS ReadySerialTimeoutErr",
136c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ReadySerialTimeoutErr)},
137c349dbc7Sjsg {"XGMI PCS ReadySerialAttemptErr",
138c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, ReadySerialAttemptErr)},
139c349dbc7Sjsg {"XGMI PCS RecoveryAttemptErr",
140c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, RecoveryAttemptErr)},
141c349dbc7Sjsg {"XGMI PCS RecoveryRelockAttemptErr",
142c349dbc7Sjsg SOC15_REG_FIELD(XGMI0_PCS_GOPX16_PCS_ERROR_STATUS, RecoveryRelockAttemptErr)},
143c349dbc7Sjsg };
144c349dbc7Sjsg
145c349dbc7Sjsg static const struct amdgpu_pcs_ras_field wafl_pcs_ras_fields[] = {
146c349dbc7Sjsg {"WAFL PCS DataLossErr",
147c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, DataLossErr)},
148c349dbc7Sjsg {"WAFL PCS TrainingErr",
149c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, TrainingErr)},
150c349dbc7Sjsg {"WAFL PCS CRCErr",
151c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, CRCErr)},
152c349dbc7Sjsg {"WAFL PCS BERExceededErr",
153c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, BERExceededErr)},
154c349dbc7Sjsg {"WAFL PCS TxMetaDataErr",
155c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, TxMetaDataErr)},
156c349dbc7Sjsg {"WAFL PCS ReplayBufParityErr",
157c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ReplayBufParityErr)},
158c349dbc7Sjsg {"WAFL PCS DataParityErr",
159c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, DataParityErr)},
160c349dbc7Sjsg {"WAFL PCS ReplayFifoOverflowErr",
161c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ReplayFifoOverflowErr)},
162c349dbc7Sjsg {"WAFL PCS ReplayFifoUnderflowErr",
163c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ReplayFifoUnderflowErr)},
164c349dbc7Sjsg {"WAFL PCS ElasticFifoOverflowErr",
165c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ElasticFifoOverflowErr)},
166c349dbc7Sjsg {"WAFL PCS DeskewErr",
167c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, DeskewErr)},
168c349dbc7Sjsg {"WAFL PCS DataStartupLimitErr",
169c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, DataStartupLimitErr)},
170c349dbc7Sjsg {"WAFL PCS FCInitTimeoutErr",
171c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, FCInitTimeoutErr)},
172c349dbc7Sjsg {"WAFL PCS RecoveryTimeoutErr",
173c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, RecoveryTimeoutErr)},
174c349dbc7Sjsg {"WAFL PCS ReadySerialTimeoutErr",
175c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ReadySerialTimeoutErr)},
176c349dbc7Sjsg {"WAFL PCS ReadySerialAttemptErr",
177c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, ReadySerialAttemptErr)},
178c349dbc7Sjsg {"WAFL PCS RecoveryAttemptErr",
179c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, RecoveryAttemptErr)},
180c349dbc7Sjsg {"WAFL PCS RecoveryRelockAttemptErr",
181c349dbc7Sjsg SOC15_REG_FIELD(PCS_GOPX1_0_PCS_GOPX1_PCS_ERROR_STATUS, RecoveryRelockAttemptErr)},
182c349dbc7Sjsg };
183c349dbc7Sjsg
184*f005ef32Sjsg static const struct amdgpu_pcs_ras_field xgmi3x16_pcs_ras_fields[] = {
185*f005ef32Sjsg {"XGMI3X16 PCS DataLossErr",
186*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, DataLossErr)},
187*f005ef32Sjsg {"XGMI3X16 PCS TrainingErr",
188*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, TrainingErr)},
189*f005ef32Sjsg {"XGMI3X16 PCS FlowCtrlAckErr",
190*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, FlowCtrlAckErr)},
191*f005ef32Sjsg {"XGMI3X16 PCS RxFifoUnderflowErr",
192*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RxFifoUnderflowErr)},
193*f005ef32Sjsg {"XGMI3X16 PCS RxFifoOverflowErr",
194*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RxFifoOverflowErr)},
195*f005ef32Sjsg {"XGMI3X16 PCS CRCErr",
196*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, CRCErr)},
197*f005ef32Sjsg {"XGMI3X16 PCS BERExceededErr",
198*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, BERExceededErr)},
199*f005ef32Sjsg {"XGMI3X16 PCS TxVcidDataErr",
200*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, TxVcidDataErr)},
201*f005ef32Sjsg {"XGMI3X16 PCS ReplayBufParityErr",
202*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReplayBufParityErr)},
203*f005ef32Sjsg {"XGMI3X16 PCS DataParityErr",
204*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, DataParityErr)},
205*f005ef32Sjsg {"XGMI3X16 PCS ReplayFifoOverflowErr",
206*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReplayFifoOverflowErr)},
207*f005ef32Sjsg {"XGMI3X16 PCS ReplayFifoUnderflowErr",
208*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReplayFifoUnderflowErr)},
209*f005ef32Sjsg {"XGMI3X16 PCS ElasticFifoOverflowErr",
210*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ElasticFifoOverflowErr)},
211*f005ef32Sjsg {"XGMI3X16 PCS DeskewErr",
212*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, DeskewErr)},
213*f005ef32Sjsg {"XGMI3X16 PCS FlowCtrlCRCErr",
214*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, FlowCtrlCRCErr)},
215*f005ef32Sjsg {"XGMI3X16 PCS DataStartupLimitErr",
216*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, DataStartupLimitErr)},
217*f005ef32Sjsg {"XGMI3X16 PCS FCInitTimeoutErr",
218*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, FCInitTimeoutErr)},
219*f005ef32Sjsg {"XGMI3X16 PCS RecoveryTimeoutErr",
220*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RecoveryTimeoutErr)},
221*f005ef32Sjsg {"XGMI3X16 PCS ReadySerialTimeoutErr",
222*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReadySerialTimeoutErr)},
223*f005ef32Sjsg {"XGMI3X16 PCS ReadySerialAttemptErr",
224*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReadySerialAttemptErr)},
225*f005ef32Sjsg {"XGMI3X16 PCS RecoveryAttemptErr",
226*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RecoveryAttemptErr)},
227*f005ef32Sjsg {"XGMI3X16 PCS RecoveryRelockAttemptErr",
228*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RecoveryRelockAttemptErr)},
229*f005ef32Sjsg {"XGMI3X16 PCS ReplayAttemptErr",
230*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, ReplayAttemptErr)},
231*f005ef32Sjsg {"XGMI3X16 PCS SyncHdrErr",
232*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, SyncHdrErr)},
233*f005ef32Sjsg {"XGMI3X16 PCS TxReplayTimeoutErr",
234*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, TxReplayTimeoutErr)},
235*f005ef32Sjsg {"XGMI3X16 PCS RxReplayTimeoutErr",
236*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RxReplayTimeoutErr)},
237*f005ef32Sjsg {"XGMI3X16 PCS LinkSubTxTimeoutErr",
238*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, LinkSubTxTimeoutErr)},
239*f005ef32Sjsg {"XGMI3X16 PCS LinkSubRxTimeoutErr",
240*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, LinkSubRxTimeoutErr)},
241*f005ef32Sjsg {"XGMI3X16 PCS RxCMDPktErr",
242*f005ef32Sjsg SOC15_REG_FIELD(PCS_XGMI3X16_PCS_ERROR_STATUS, RxCMDPktErr)},
243*f005ef32Sjsg };
244*f005ef32Sjsg
245c349dbc7Sjsg /**
246c349dbc7Sjsg * DOC: AMDGPU XGMI Support
247c349dbc7Sjsg *
248c349dbc7Sjsg * XGMI is a high speed interconnect that joins multiple GPU cards
249c349dbc7Sjsg * into a homogeneous memory space that is organized by a collective
250c349dbc7Sjsg * hive ID and individual node IDs, both of which are 64-bit numbers.
251c349dbc7Sjsg *
252c349dbc7Sjsg * The file xgmi_device_id contains the unique per GPU device ID and
253c349dbc7Sjsg * is stored in the /sys/class/drm/card${cardno}/device/ directory.
254c349dbc7Sjsg *
255c349dbc7Sjsg * Inside the device directory a sub-directory 'xgmi_hive_info' is
256c349dbc7Sjsg * created which contains the hive ID and the list of nodes.
257c349dbc7Sjsg *
258c349dbc7Sjsg * The hive ID is stored in:
259c349dbc7Sjsg * /sys/class/drm/card${cardno}/device/xgmi_hive_info/xgmi_hive_id
260c349dbc7Sjsg *
261c349dbc7Sjsg * The node information is stored in numbered directories:
262c349dbc7Sjsg * /sys/class/drm/card${cardno}/device/xgmi_hive_info/node${nodeno}/xgmi_device_id
263c349dbc7Sjsg *
264c349dbc7Sjsg * Each device has their own xgmi_hive_info direction with a mirror
265c349dbc7Sjsg * set of node sub-directories.
266c349dbc7Sjsg *
267c349dbc7Sjsg * The XGMI memory space is built by contiguously adding the power of
268c349dbc7Sjsg * two padded VRAM space from each node to each other.
269c349dbc7Sjsg *
270c349dbc7Sjsg */
271c349dbc7Sjsg
272ad8b1aafSjsg static struct attribute amdgpu_xgmi_hive_id = {
273c349dbc7Sjsg .name = "xgmi_hive_id",
274ad8b1aafSjsg #ifdef notyet
275ad8b1aafSjsg .mode = S_IRUGO
276ad8b1aafSjsg #endif
277c349dbc7Sjsg };
278c349dbc7Sjsg
279ad8b1aafSjsg static struct attribute *amdgpu_xgmi_hive_attrs[] = {
280ad8b1aafSjsg &amdgpu_xgmi_hive_id,
281ad8b1aafSjsg NULL
282ad8b1aafSjsg };
2831bb76ff1Sjsg ATTRIBUTE_GROUPS(amdgpu_xgmi_hive);
284c349dbc7Sjsg
amdgpu_xgmi_show_attrs(struct kobject * kobj,struct attribute * attr,char * buf)285ad8b1aafSjsg static ssize_t amdgpu_xgmi_show_attrs(struct kobject *kobj,
286ad8b1aafSjsg struct attribute *attr, char *buf)
287c349dbc7Sjsg {
288ad8b1aafSjsg struct amdgpu_hive_info *hive = container_of(
289ad8b1aafSjsg kobj, struct amdgpu_hive_info, kobj);
290ad8b1aafSjsg
291ad8b1aafSjsg if (attr == &amdgpu_xgmi_hive_id)
292ad8b1aafSjsg return snprintf(buf, PAGE_SIZE, "%llu\n", hive->hive_id);
293ad8b1aafSjsg
294ad8b1aafSjsg return 0;
295c349dbc7Sjsg }
296c349dbc7Sjsg
amdgpu_xgmi_hive_release(struct kobject * kobj)297ad8b1aafSjsg static void amdgpu_xgmi_hive_release(struct kobject *kobj)
298ad8b1aafSjsg {
299ad8b1aafSjsg struct amdgpu_hive_info *hive = container_of(
300ad8b1aafSjsg kobj, struct amdgpu_hive_info, kobj);
301ad8b1aafSjsg
3021bb76ff1Sjsg amdgpu_reset_put_reset_domain(hive->reset_domain);
3031bb76ff1Sjsg hive->reset_domain = NULL;
3041bb76ff1Sjsg
305ad8b1aafSjsg mutex_destroy(&hive->hive_lock);
306ad8b1aafSjsg kfree(hive);
307ad8b1aafSjsg }
308ad8b1aafSjsg
309ad8b1aafSjsg #ifdef notyet
310ad8b1aafSjsg static const struct sysfs_ops amdgpu_xgmi_hive_ops = {
311ad8b1aafSjsg .show = amdgpu_xgmi_show_attrs,
312ad8b1aafSjsg };
313ad8b1aafSjsg #endif
314ad8b1aafSjsg
315*f005ef32Sjsg static const struct kobj_type amdgpu_xgmi_hive_type = {
316ad8b1aafSjsg .release = amdgpu_xgmi_hive_release,
317ad8b1aafSjsg #ifdef notyet
318ad8b1aafSjsg .sysfs_ops = &amdgpu_xgmi_hive_ops,
3191bb76ff1Sjsg .default_groups = amdgpu_xgmi_hive_groups,
320ad8b1aafSjsg #endif
321ad8b1aafSjsg };
322ad8b1aafSjsg
amdgpu_xgmi_show_device_id(struct device * dev,struct device_attribute * attr,char * buf)323c349dbc7Sjsg static ssize_t amdgpu_xgmi_show_device_id(struct device *dev,
324c349dbc7Sjsg struct device_attribute *attr,
325c349dbc7Sjsg char *buf)
326c349dbc7Sjsg {
327c349dbc7Sjsg struct drm_device *ddev = dev_get_drvdata(dev);
328ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(ddev);
329c349dbc7Sjsg
3305ca02815Sjsg return sysfs_emit(buf, "%llu\n", adev->gmc.xgmi.node_id);
331c349dbc7Sjsg
332c349dbc7Sjsg }
333c349dbc7Sjsg
amdgpu_xgmi_show_num_hops(struct device * dev,struct device_attribute * attr,char * buf)334*f005ef32Sjsg static ssize_t amdgpu_xgmi_show_num_hops(struct device *dev,
335*f005ef32Sjsg struct device_attribute *attr,
336*f005ef32Sjsg char *buf)
337*f005ef32Sjsg {
338*f005ef32Sjsg STUB();
339*f005ef32Sjsg return -ENOSYS;
340*f005ef32Sjsg #ifdef __linux__
341*f005ef32Sjsg struct drm_device *ddev = dev_get_drvdata(dev);
342*f005ef32Sjsg struct amdgpu_device *adev = drm_to_adev(ddev);
343*f005ef32Sjsg struct psp_xgmi_topology_info *top = &adev->psp.xgmi_context.top_info;
344*f005ef32Sjsg int i;
345*f005ef32Sjsg
346*f005ef32Sjsg for (i = 0; i < top->num_nodes; i++)
347*f005ef32Sjsg sprintf(buf + 3 * i, "%02x ", top->nodes[i].num_hops);
348*f005ef32Sjsg
349*f005ef32Sjsg return sysfs_emit(buf, "%s\n", buf);
350*f005ef32Sjsg #endif
351*f005ef32Sjsg }
352*f005ef32Sjsg
amdgpu_xgmi_show_num_links(struct device * dev,struct device_attribute * attr,char * buf)353*f005ef32Sjsg static ssize_t amdgpu_xgmi_show_num_links(struct device *dev,
354*f005ef32Sjsg struct device_attribute *attr,
355*f005ef32Sjsg char *buf)
356*f005ef32Sjsg {
357*f005ef32Sjsg STUB();
358*f005ef32Sjsg return -ENOSYS;
359*f005ef32Sjsg #ifdef __linux__
360*f005ef32Sjsg struct drm_device *ddev = dev_get_drvdata(dev);
361*f005ef32Sjsg struct amdgpu_device *adev = drm_to_adev(ddev);
362*f005ef32Sjsg struct psp_xgmi_topology_info *top = &adev->psp.xgmi_context.top_info;
363*f005ef32Sjsg int i;
364*f005ef32Sjsg
365*f005ef32Sjsg for (i = 0; i < top->num_nodes; i++)
366*f005ef32Sjsg sprintf(buf + 3 * i, "%02x ", top->nodes[i].num_links);
367*f005ef32Sjsg
368*f005ef32Sjsg return sysfs_emit(buf, "%s\n", buf);
369*f005ef32Sjsg #endif
370*f005ef32Sjsg }
371*f005ef32Sjsg
372c349dbc7Sjsg #define AMDGPU_XGMI_SET_FICAA(o) ((o) | 0x456801)
amdgpu_xgmi_show_error(struct device * dev,struct device_attribute * attr,char * buf)373c349dbc7Sjsg static ssize_t amdgpu_xgmi_show_error(struct device *dev,
374c349dbc7Sjsg struct device_attribute *attr,
375c349dbc7Sjsg char *buf)
376c349dbc7Sjsg {
377c349dbc7Sjsg struct drm_device *ddev = dev_get_drvdata(dev);
378ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(ddev);
379c349dbc7Sjsg uint32_t ficaa_pie_ctl_in, ficaa_pie_status_in;
380c349dbc7Sjsg uint64_t fica_out;
381c349dbc7Sjsg unsigned int error_count = 0;
382c349dbc7Sjsg
383c349dbc7Sjsg ficaa_pie_ctl_in = AMDGPU_XGMI_SET_FICAA(0x200);
384c349dbc7Sjsg ficaa_pie_status_in = AMDGPU_XGMI_SET_FICAA(0x208);
385c349dbc7Sjsg
3861bb76ff1Sjsg if ((!adev->df.funcs) ||
3871bb76ff1Sjsg (!adev->df.funcs->get_fica) ||
3881bb76ff1Sjsg (!adev->df.funcs->set_fica))
3891bb76ff1Sjsg return -EINVAL;
3901bb76ff1Sjsg
391c349dbc7Sjsg fica_out = adev->df.funcs->get_fica(adev, ficaa_pie_ctl_in);
392c349dbc7Sjsg if (fica_out != 0x1f)
393c349dbc7Sjsg pr_err("xGMI error counters not enabled!\n");
394c349dbc7Sjsg
395c349dbc7Sjsg fica_out = adev->df.funcs->get_fica(adev, ficaa_pie_status_in);
396c349dbc7Sjsg
397c349dbc7Sjsg if ((fica_out & 0xffff) == 2)
398c349dbc7Sjsg error_count = ((fica_out >> 62) & 0x1) + (fica_out >> 63);
399c349dbc7Sjsg
400c349dbc7Sjsg adev->df.funcs->set_fica(adev, ficaa_pie_status_in, 0, 0);
401c349dbc7Sjsg
4025ca02815Sjsg return sysfs_emit(buf, "%u\n", error_count);
403c349dbc7Sjsg }
404c349dbc7Sjsg
405c349dbc7Sjsg
406c349dbc7Sjsg static DEVICE_ATTR(xgmi_device_id, S_IRUGO, amdgpu_xgmi_show_device_id, NULL);
407c349dbc7Sjsg static DEVICE_ATTR(xgmi_error, S_IRUGO, amdgpu_xgmi_show_error, NULL);
408*f005ef32Sjsg static DEVICE_ATTR(xgmi_num_hops, S_IRUGO, amdgpu_xgmi_show_num_hops, NULL);
409*f005ef32Sjsg static DEVICE_ATTR(xgmi_num_links, S_IRUGO, amdgpu_xgmi_show_num_links, NULL);
410c349dbc7Sjsg
amdgpu_xgmi_sysfs_add_dev_info(struct amdgpu_device * adev,struct amdgpu_hive_info * hive)411c349dbc7Sjsg static int amdgpu_xgmi_sysfs_add_dev_info(struct amdgpu_device *adev,
412c349dbc7Sjsg struct amdgpu_hive_info *hive)
413c349dbc7Sjsg {
414ad8b1aafSjsg STUB();
415ad8b1aafSjsg return -ENOSYS;
416ad8b1aafSjsg #ifdef notyet
417c349dbc7Sjsg int ret = 0;
418c349dbc7Sjsg char node[10] = { 0 };
419c349dbc7Sjsg
420c349dbc7Sjsg /* Create xgmi device id file */
421c349dbc7Sjsg ret = device_create_file(adev->dev, &dev_attr_xgmi_device_id);
422c349dbc7Sjsg if (ret) {
423c349dbc7Sjsg dev_err(adev->dev, "XGMI: Failed to create device file xgmi_device_id\n");
424c349dbc7Sjsg return ret;
425c349dbc7Sjsg }
426c349dbc7Sjsg
427c349dbc7Sjsg /* Create xgmi error file */
428c349dbc7Sjsg ret = device_create_file(adev->dev, &dev_attr_xgmi_error);
429c349dbc7Sjsg if (ret)
430c349dbc7Sjsg pr_err("failed to create xgmi_error\n");
431c349dbc7Sjsg
432*f005ef32Sjsg /* Create xgmi num hops file */
433*f005ef32Sjsg ret = device_create_file(adev->dev, &dev_attr_xgmi_num_hops);
434*f005ef32Sjsg if (ret)
435*f005ef32Sjsg pr_err("failed to create xgmi_num_hops\n");
436*f005ef32Sjsg
437*f005ef32Sjsg /* Create xgmi num links file */
438*f005ef32Sjsg ret = device_create_file(adev->dev, &dev_attr_xgmi_num_links);
439*f005ef32Sjsg if (ret)
440*f005ef32Sjsg pr_err("failed to create xgmi_num_links\n");
441c349dbc7Sjsg
442c349dbc7Sjsg /* Create sysfs link to hive info folder on the first device */
443ad8b1aafSjsg if (hive->kobj.parent != (&adev->dev->kobj)) {
444ad8b1aafSjsg ret = sysfs_create_link(&adev->dev->kobj, &hive->kobj,
445c349dbc7Sjsg "xgmi_hive_info");
446c349dbc7Sjsg if (ret) {
447c349dbc7Sjsg dev_err(adev->dev, "XGMI: Failed to create link to hive info");
448c349dbc7Sjsg goto remove_file;
449c349dbc7Sjsg }
450c349dbc7Sjsg }
451c349dbc7Sjsg
452ad8b1aafSjsg snprintf(node, sizeof(node), "node%d", atomic_read(&hive->number_devices));
453c349dbc7Sjsg /* Create sysfs link form the hive folder to yourself */
454ad8b1aafSjsg ret = sysfs_create_link(&hive->kobj, &adev->dev->kobj, node);
455c349dbc7Sjsg if (ret) {
456c349dbc7Sjsg dev_err(adev->dev, "XGMI: Failed to create link from hive info");
457c349dbc7Sjsg goto remove_link;
458c349dbc7Sjsg }
459c349dbc7Sjsg
460c349dbc7Sjsg goto success;
461c349dbc7Sjsg
462c349dbc7Sjsg
463c349dbc7Sjsg remove_link:
464ad8b1aafSjsg sysfs_remove_link(&adev->dev->kobj, adev_to_drm(adev)->unique);
465c349dbc7Sjsg
466c349dbc7Sjsg remove_file:
467c349dbc7Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_device_id);
468*f005ef32Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_error);
469*f005ef32Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_num_hops);
470*f005ef32Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_num_links);
471c349dbc7Sjsg
472c349dbc7Sjsg success:
473c349dbc7Sjsg return ret;
474ad8b1aafSjsg #endif
475c349dbc7Sjsg }
476c349dbc7Sjsg
amdgpu_xgmi_sysfs_rem_dev_info(struct amdgpu_device * adev,struct amdgpu_hive_info * hive)477c349dbc7Sjsg static void amdgpu_xgmi_sysfs_rem_dev_info(struct amdgpu_device *adev,
478c349dbc7Sjsg struct amdgpu_hive_info *hive)
479c349dbc7Sjsg {
480ad8b1aafSjsg #ifdef __linux__
481ad8b1aafSjsg char node[10];
482ad8b1aafSjsg memset(node, 0, sizeof(node));
483ad8b1aafSjsg
484c349dbc7Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_device_id);
485ad8b1aafSjsg device_remove_file(adev->dev, &dev_attr_xgmi_error);
486*f005ef32Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_num_hops);
487*f005ef32Sjsg device_remove_file(adev->dev, &dev_attr_xgmi_num_links);
488ad8b1aafSjsg
489ad8b1aafSjsg if (hive->kobj.parent != (&adev->dev->kobj))
490ad8b1aafSjsg sysfs_remove_link(&adev->dev->kobj,"xgmi_hive_info");
491ad8b1aafSjsg
492ad8b1aafSjsg sprintf(node, "node%d", atomic_read(&hive->number_devices));
493ad8b1aafSjsg sysfs_remove_link(&hive->kobj, node);
494ad8b1aafSjsg #endif
495c349dbc7Sjsg }
496c349dbc7Sjsg
497c349dbc7Sjsg
498c349dbc7Sjsg
amdgpu_get_xgmi_hive(struct amdgpu_device * adev)499ad8b1aafSjsg struct amdgpu_hive_info *amdgpu_get_xgmi_hive(struct amdgpu_device *adev)
500c349dbc7Sjsg {
5015ca02815Sjsg struct amdgpu_hive_info *hive = NULL;
502ad8b1aafSjsg int ret;
503c349dbc7Sjsg
504c349dbc7Sjsg if (!adev->gmc.xgmi.hive_id)
505c349dbc7Sjsg return NULL;
506c349dbc7Sjsg
507ad8b1aafSjsg STUB();
508ad8b1aafSjsg return NULL;
509ad8b1aafSjsg #ifdef notyet
510ad8b1aafSjsg
511ad8b1aafSjsg if (adev->hive) {
512ad8b1aafSjsg kobject_get(&adev->hive->kobj);
513ad8b1aafSjsg return adev->hive;
514ad8b1aafSjsg }
515ad8b1aafSjsg
516c349dbc7Sjsg mutex_lock(&xgmi_mutex);
517c349dbc7Sjsg
5185ca02815Sjsg list_for_each_entry(hive, &xgmi_hive_list, node) {
519ad8b1aafSjsg if (hive->hive_id == adev->gmc.xgmi.hive_id)
520ad8b1aafSjsg goto pro_end;
521c349dbc7Sjsg }
522ad8b1aafSjsg
523ad8b1aafSjsg hive = kzalloc(sizeof(*hive), GFP_KERNEL);
524ad8b1aafSjsg if (!hive) {
525ad8b1aafSjsg dev_err(adev->dev, "XGMI: allocation failed\n");
526*f005ef32Sjsg ret = -ENOMEM;
527ad8b1aafSjsg hive = NULL;
528ad8b1aafSjsg goto pro_end;
529c349dbc7Sjsg }
530c349dbc7Sjsg
531c349dbc7Sjsg /* initialize new hive if not exist */
532ad8b1aafSjsg ret = kobject_init_and_add(&hive->kobj,
533ad8b1aafSjsg &amdgpu_xgmi_hive_type,
534ad8b1aafSjsg &adev->dev->kobj,
535ad8b1aafSjsg "%s", "xgmi_hive_info");
536ad8b1aafSjsg if (ret) {
537ad8b1aafSjsg dev_err(adev->dev, "XGMI: failed initializing kobject for xgmi hive\n");
53818bc2961Sjsg kobject_put(&hive->kobj);
539ad8b1aafSjsg hive = NULL;
540ad8b1aafSjsg goto pro_end;
541c349dbc7Sjsg }
542c349dbc7Sjsg
5431bb76ff1Sjsg /**
5441bb76ff1Sjsg * Only init hive->reset_domain for none SRIOV configuration. For SRIOV,
5451bb76ff1Sjsg * Host driver decide how to reset the GPU either through FLR or chain reset.
5461bb76ff1Sjsg * Guest side will get individual notifications from the host for the FLR
5471bb76ff1Sjsg * if necessary.
5481bb76ff1Sjsg */
5491bb76ff1Sjsg if (!amdgpu_sriov_vf(adev)) {
5501bb76ff1Sjsg /**
5511bb76ff1Sjsg * Avoid recreating reset domain when hive is reconstructed for the case
5521bb76ff1Sjsg * of reset the devices in the XGMI hive during probe for passthrough GPU
5531bb76ff1Sjsg * See https://www.spinics.net/lists/amd-gfx/msg58836.html
5541bb76ff1Sjsg */
5551bb76ff1Sjsg if (adev->reset_domain->type != XGMI_HIVE) {
5561bb76ff1Sjsg hive->reset_domain =
5571bb76ff1Sjsg amdgpu_reset_create_reset_domain(XGMI_HIVE, "amdgpu-reset-hive");
5581bb76ff1Sjsg if (!hive->reset_domain) {
5591bb76ff1Sjsg dev_err(adev->dev, "XGMI: failed initializing reset domain for xgmi hive\n");
5601bb76ff1Sjsg ret = -ENOMEM;
5611bb76ff1Sjsg kobject_put(&hive->kobj);
5621bb76ff1Sjsg hive = NULL;
5631bb76ff1Sjsg goto pro_end;
5641bb76ff1Sjsg }
5651bb76ff1Sjsg } else {
5661bb76ff1Sjsg amdgpu_reset_get_reset_domain(adev->reset_domain);
5671bb76ff1Sjsg hive->reset_domain = adev->reset_domain;
5681bb76ff1Sjsg }
5691bb76ff1Sjsg }
5701bb76ff1Sjsg
571ad8b1aafSjsg hive->hive_id = adev->gmc.xgmi.hive_id;
572ad8b1aafSjsg INIT_LIST_HEAD(&hive->device_list);
573ad8b1aafSjsg INIT_LIST_HEAD(&hive->node);
574ad8b1aafSjsg rw_init(&hive->hive_lock, "aghive");
575ad8b1aafSjsg atomic_set(&hive->number_devices, 0);
576ad8b1aafSjsg task_barrier_init(&hive->tb);
577ad8b1aafSjsg hive->pstate = AMDGPU_XGMI_PSTATE_UNKNOWN;
578ad8b1aafSjsg hive->hi_req_gpu = NULL;
5791bb76ff1Sjsg
580ad8b1aafSjsg /*
581ad8b1aafSjsg * hive pstate on boot is high in vega20 so we have to go to low
582ad8b1aafSjsg * pstate on after boot.
583ad8b1aafSjsg */
584ad8b1aafSjsg hive->hi_req_count = AMDGPU_MAX_XGMI_DEVICE_PER_HIVE;
585ad8b1aafSjsg list_add_tail(&hive->node, &xgmi_hive_list);
586c349dbc7Sjsg
587ad8b1aafSjsg pro_end:
588ad8b1aafSjsg if (hive)
589ad8b1aafSjsg kobject_get(&hive->kobj);
590c349dbc7Sjsg mutex_unlock(&xgmi_mutex);
591ad8b1aafSjsg return hive;
592ad8b1aafSjsg #endif
593ad8b1aafSjsg }
594c349dbc7Sjsg
amdgpu_put_xgmi_hive(struct amdgpu_hive_info * hive)595ad8b1aafSjsg void amdgpu_put_xgmi_hive(struct amdgpu_hive_info *hive)
596ad8b1aafSjsg {
597ad8b1aafSjsg if (hive)
598ad8b1aafSjsg kobject_put(&hive->kobj);
599c349dbc7Sjsg }
600c349dbc7Sjsg
amdgpu_xgmi_set_pstate(struct amdgpu_device * adev,int pstate)601c349dbc7Sjsg int amdgpu_xgmi_set_pstate(struct amdgpu_device *adev, int pstate)
602c349dbc7Sjsg {
603c349dbc7Sjsg int ret = 0;
6045ca02815Sjsg struct amdgpu_hive_info *hive;
6055ca02815Sjsg struct amdgpu_device *request_adev;
606ad8b1aafSjsg bool is_hi_req = pstate == AMDGPU_XGMI_PSTATE_MAX_VEGA20;
6075ca02815Sjsg bool init_low;
608c349dbc7Sjsg
6095ca02815Sjsg hive = amdgpu_get_xgmi_hive(adev);
6105ca02815Sjsg if (!hive)
6115ca02815Sjsg return 0;
6125ca02815Sjsg
6135ca02815Sjsg request_adev = hive->hi_req_gpu ? hive->hi_req_gpu : adev;
6145ca02815Sjsg init_low = hive->pstate == AMDGPU_XGMI_PSTATE_UNKNOWN;
615ad8b1aafSjsg amdgpu_put_xgmi_hive(hive);
616ad8b1aafSjsg /* fw bug so temporarily disable pstate switching */
617ad8b1aafSjsg return 0;
618ad8b1aafSjsg
619ad8b1aafSjsg if (!hive || adev->asic_type != CHIP_VEGA20)
620c349dbc7Sjsg return 0;
621c349dbc7Sjsg
622c349dbc7Sjsg mutex_lock(&hive->hive_lock);
623c349dbc7Sjsg
624ad8b1aafSjsg if (is_hi_req)
625ad8b1aafSjsg hive->hi_req_count++;
626ad8b1aafSjsg else
627ad8b1aafSjsg hive->hi_req_count--;
628c349dbc7Sjsg
629c349dbc7Sjsg /*
630ad8b1aafSjsg * Vega20 only needs single peer to request pstate high for the hive to
631ad8b1aafSjsg * go high but all peers must request pstate low for the hive to go low
632c349dbc7Sjsg */
633ad8b1aafSjsg if (hive->pstate == pstate ||
634ad8b1aafSjsg (!is_hi_req && hive->hi_req_count && !init_low))
635ad8b1aafSjsg goto out;
636c349dbc7Sjsg
637ad8b1aafSjsg dev_dbg(request_adev->dev, "Set xgmi pstate %d.\n", pstate);
638ad8b1aafSjsg
639ad8b1aafSjsg ret = amdgpu_dpm_set_xgmi_pstate(request_adev, pstate);
640ad8b1aafSjsg if (ret) {
641ad8b1aafSjsg dev_err(request_adev->dev,
642ad8b1aafSjsg "XGMI: Set pstate failure on device %llx, hive %llx, ret %d",
643ad8b1aafSjsg request_adev->gmc.xgmi.node_id,
644ad8b1aafSjsg request_adev->gmc.xgmi.hive_id, ret);
645ad8b1aafSjsg goto out;
646ad8b1aafSjsg }
647ad8b1aafSjsg
648ad8b1aafSjsg if (init_low)
649ad8b1aafSjsg hive->pstate = hive->hi_req_count ?
650ad8b1aafSjsg hive->pstate : AMDGPU_XGMI_PSTATE_MIN;
651ad8b1aafSjsg else {
652ad8b1aafSjsg hive->pstate = pstate;
653ad8b1aafSjsg hive->hi_req_gpu = pstate != AMDGPU_XGMI_PSTATE_MIN ?
654ad8b1aafSjsg adev : NULL;
655ad8b1aafSjsg }
656c349dbc7Sjsg out:
657c349dbc7Sjsg mutex_unlock(&hive->hive_lock);
658c349dbc7Sjsg return ret;
659c349dbc7Sjsg }
660c349dbc7Sjsg
amdgpu_xgmi_update_topology(struct amdgpu_hive_info * hive,struct amdgpu_device * adev)661c349dbc7Sjsg int amdgpu_xgmi_update_topology(struct amdgpu_hive_info *hive, struct amdgpu_device *adev)
662c349dbc7Sjsg {
663ad8b1aafSjsg int ret;
664c349dbc7Sjsg
6651bb76ff1Sjsg if (amdgpu_sriov_vf(adev))
6661bb76ff1Sjsg return 0;
6671bb76ff1Sjsg
668c349dbc7Sjsg /* Each psp need to set the latest topology */
669c349dbc7Sjsg ret = psp_xgmi_set_topology_info(&adev->psp,
670ad8b1aafSjsg atomic_read(&hive->number_devices),
671c349dbc7Sjsg &adev->psp.xgmi_context.top_info);
672c349dbc7Sjsg if (ret)
673c349dbc7Sjsg dev_err(adev->dev,
674c349dbc7Sjsg "XGMI: Set topology failure on device %llx, hive %llx, ret %d",
675c349dbc7Sjsg adev->gmc.xgmi.node_id,
676c349dbc7Sjsg adev->gmc.xgmi.hive_id, ret);
677c349dbc7Sjsg
678c349dbc7Sjsg return ret;
679c349dbc7Sjsg }
680c349dbc7Sjsg
681c349dbc7Sjsg
682ad8b1aafSjsg /*
683ad8b1aafSjsg * NOTE psp_xgmi_node_info.num_hops layout is as follows:
684ad8b1aafSjsg * num_hops[7:6] = link type (0 = xGMI2, 1 = xGMI3, 2/3 = reserved)
685ad8b1aafSjsg * num_hops[5:3] = reserved
686ad8b1aafSjsg * num_hops[2:0] = number of hops
687ad8b1aafSjsg */
amdgpu_xgmi_get_hops_count(struct amdgpu_device * adev,struct amdgpu_device * peer_adev)688c349dbc7Sjsg int amdgpu_xgmi_get_hops_count(struct amdgpu_device *adev,
689c349dbc7Sjsg struct amdgpu_device *peer_adev)
690c349dbc7Sjsg {
691c349dbc7Sjsg struct psp_xgmi_topology_info *top = &adev->psp.xgmi_context.top_info;
692ad8b1aafSjsg uint8_t num_hops_mask = 0x7;
693c349dbc7Sjsg int i;
694c349dbc7Sjsg
695c349dbc7Sjsg for (i = 0 ; i < top->num_nodes; ++i)
696c349dbc7Sjsg if (top->nodes[i].node_id == peer_adev->gmc.xgmi.node_id)
697ad8b1aafSjsg return top->nodes[i].num_hops & num_hops_mask;
698c349dbc7Sjsg return -EINVAL;
699c349dbc7Sjsg }
700c349dbc7Sjsg
amdgpu_xgmi_get_num_links(struct amdgpu_device * adev,struct amdgpu_device * peer_adev)7015ca02815Sjsg int amdgpu_xgmi_get_num_links(struct amdgpu_device *adev,
7025ca02815Sjsg struct amdgpu_device *peer_adev)
7035ca02815Sjsg {
7045ca02815Sjsg struct psp_xgmi_topology_info *top = &adev->psp.xgmi_context.top_info;
7055ca02815Sjsg int i;
7065ca02815Sjsg
7075ca02815Sjsg for (i = 0 ; i < top->num_nodes; ++i)
7085ca02815Sjsg if (top->nodes[i].node_id == peer_adev->gmc.xgmi.node_id)
7095ca02815Sjsg return top->nodes[i].num_links;
7105ca02815Sjsg return -EINVAL;
7115ca02815Sjsg }
7125ca02815Sjsg
7135ca02815Sjsg /*
7145ca02815Sjsg * Devices that support extended data require the entire hive to initialize with
7155ca02815Sjsg * the shared memory buffer flag set.
7165ca02815Sjsg *
7175ca02815Sjsg * Hive locks and conditions apply - see amdgpu_xgmi_add_device
7185ca02815Sjsg */
amdgpu_xgmi_initialize_hive_get_data_partition(struct amdgpu_hive_info * hive,bool set_extended_data)7195ca02815Sjsg static int amdgpu_xgmi_initialize_hive_get_data_partition(struct amdgpu_hive_info *hive,
7205ca02815Sjsg bool set_extended_data)
7215ca02815Sjsg {
7225ca02815Sjsg struct amdgpu_device *tmp_adev;
7235ca02815Sjsg int ret;
7245ca02815Sjsg
7255ca02815Sjsg list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
7265ca02815Sjsg ret = psp_xgmi_initialize(&tmp_adev->psp, set_extended_data, false);
7275ca02815Sjsg if (ret) {
7285ca02815Sjsg dev_err(tmp_adev->dev,
7295ca02815Sjsg "XGMI: Failed to initialize xgmi session for data partition %i\n",
7305ca02815Sjsg set_extended_data);
7315ca02815Sjsg return ret;
7325ca02815Sjsg }
7335ca02815Sjsg
7345ca02815Sjsg }
7355ca02815Sjsg
7365ca02815Sjsg return 0;
7375ca02815Sjsg }
7385ca02815Sjsg
amdgpu_xgmi_add_device(struct amdgpu_device * adev)739c349dbc7Sjsg int amdgpu_xgmi_add_device(struct amdgpu_device *adev)
740c349dbc7Sjsg {
741c349dbc7Sjsg struct psp_xgmi_topology_info *top_info;
742c349dbc7Sjsg struct amdgpu_hive_info *hive;
743c349dbc7Sjsg struct amdgpu_xgmi *entry;
744c349dbc7Sjsg struct amdgpu_device *tmp_adev = NULL;
745c349dbc7Sjsg
746c349dbc7Sjsg int count = 0, ret = 0;
747c349dbc7Sjsg
748c349dbc7Sjsg if (!adev->gmc.xgmi.supported)
749c349dbc7Sjsg return 0;
750c349dbc7Sjsg
7515ca02815Sjsg if (!adev->gmc.xgmi.pending_reset &&
7525ca02815Sjsg amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP)) {
7535ca02815Sjsg ret = psp_xgmi_initialize(&adev->psp, false, true);
754c349dbc7Sjsg if (ret) {
755c349dbc7Sjsg dev_err(adev->dev,
756c349dbc7Sjsg "XGMI: Failed to initialize xgmi session\n");
757c349dbc7Sjsg return ret;
758c349dbc7Sjsg }
759c349dbc7Sjsg
760c349dbc7Sjsg ret = psp_xgmi_get_hive_id(&adev->psp, &adev->gmc.xgmi.hive_id);
761c349dbc7Sjsg if (ret) {
762c349dbc7Sjsg dev_err(adev->dev,
763c349dbc7Sjsg "XGMI: Failed to get hive id\n");
764c349dbc7Sjsg return ret;
765c349dbc7Sjsg }
766c349dbc7Sjsg
767c349dbc7Sjsg ret = psp_xgmi_get_node_id(&adev->psp, &adev->gmc.xgmi.node_id);
768c349dbc7Sjsg if (ret) {
769c349dbc7Sjsg dev_err(adev->dev,
770c349dbc7Sjsg "XGMI: Failed to get node id\n");
771c349dbc7Sjsg return ret;
772c349dbc7Sjsg }
773c349dbc7Sjsg } else {
774c349dbc7Sjsg adev->gmc.xgmi.hive_id = 16;
775c349dbc7Sjsg adev->gmc.xgmi.node_id = adev->gmc.xgmi.physical_node_id + 16;
776c349dbc7Sjsg }
777c349dbc7Sjsg
778ad8b1aafSjsg hive = amdgpu_get_xgmi_hive(adev);
779c349dbc7Sjsg if (!hive) {
780c349dbc7Sjsg ret = -EINVAL;
781c349dbc7Sjsg dev_err(adev->dev,
782c349dbc7Sjsg "XGMI: node 0x%llx, can not match hive 0x%llx in the hive list.\n",
783c349dbc7Sjsg adev->gmc.xgmi.node_id, adev->gmc.xgmi.hive_id);
784c349dbc7Sjsg goto exit;
785c349dbc7Sjsg }
786ad8b1aafSjsg mutex_lock(&hive->hive_lock);
787c349dbc7Sjsg
788c349dbc7Sjsg top_info = &adev->psp.xgmi_context.top_info;
789c349dbc7Sjsg
790c349dbc7Sjsg list_add_tail(&adev->gmc.xgmi.head, &hive->device_list);
791c349dbc7Sjsg list_for_each_entry(entry, &hive->device_list, head)
792c349dbc7Sjsg top_info->nodes[count++].node_id = entry->node_id;
793c349dbc7Sjsg top_info->num_nodes = count;
794ad8b1aafSjsg atomic_set(&hive->number_devices, count);
795c349dbc7Sjsg
796c349dbc7Sjsg task_barrier_add_task(&hive->tb);
797c349dbc7Sjsg
7985ca02815Sjsg if (!adev->gmc.xgmi.pending_reset &&
7995ca02815Sjsg amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP)) {
800c349dbc7Sjsg list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
801c349dbc7Sjsg /* update node list for other device in the hive */
802c349dbc7Sjsg if (tmp_adev != adev) {
803c349dbc7Sjsg top_info = &tmp_adev->psp.xgmi_context.top_info;
804c349dbc7Sjsg top_info->nodes[count - 1].node_id =
805c349dbc7Sjsg adev->gmc.xgmi.node_id;
806c349dbc7Sjsg top_info->num_nodes = count;
807c349dbc7Sjsg }
808c349dbc7Sjsg ret = amdgpu_xgmi_update_topology(hive, tmp_adev);
809c349dbc7Sjsg if (ret)
810ad8b1aafSjsg goto exit_unlock;
811c349dbc7Sjsg }
812c349dbc7Sjsg
813c349dbc7Sjsg /* get latest topology info for each device from psp */
814c349dbc7Sjsg list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
815c349dbc7Sjsg ret = psp_xgmi_get_topology_info(&tmp_adev->psp, count,
8165ca02815Sjsg &tmp_adev->psp.xgmi_context.top_info, false);
817c349dbc7Sjsg if (ret) {
818c349dbc7Sjsg dev_err(tmp_adev->dev,
819c349dbc7Sjsg "XGMI: Get topology failure on device %llx, hive %llx, ret %d",
820c349dbc7Sjsg tmp_adev->gmc.xgmi.node_id,
821c349dbc7Sjsg tmp_adev->gmc.xgmi.hive_id, ret);
822c349dbc7Sjsg /* To do : continue with some node failed or disable the whole hive */
823ad8b1aafSjsg goto exit_unlock;
824c349dbc7Sjsg }
825c349dbc7Sjsg }
8265ca02815Sjsg
8275ca02815Sjsg /* get topology again for hives that support extended data */
8285ca02815Sjsg if (adev->psp.xgmi_context.supports_extended_data) {
8295ca02815Sjsg
8305ca02815Sjsg /* initialize the hive to get extended data. */
8315ca02815Sjsg ret = amdgpu_xgmi_initialize_hive_get_data_partition(hive, true);
8325ca02815Sjsg if (ret)
8335ca02815Sjsg goto exit_unlock;
8345ca02815Sjsg
8355ca02815Sjsg /* get the extended data. */
8365ca02815Sjsg list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
8375ca02815Sjsg ret = psp_xgmi_get_topology_info(&tmp_adev->psp, count,
8385ca02815Sjsg &tmp_adev->psp.xgmi_context.top_info, true);
8395ca02815Sjsg if (ret) {
8405ca02815Sjsg dev_err(tmp_adev->dev,
8415ca02815Sjsg "XGMI: Get topology for extended data failure on device %llx, hive %llx, ret %d",
8425ca02815Sjsg tmp_adev->gmc.xgmi.node_id,
8435ca02815Sjsg tmp_adev->gmc.xgmi.hive_id, ret);
8445ca02815Sjsg goto exit_unlock;
8455ca02815Sjsg }
846c349dbc7Sjsg }
847c349dbc7Sjsg
8485ca02815Sjsg /* initialize the hive to get non-extended data for the next round. */
8495ca02815Sjsg ret = amdgpu_xgmi_initialize_hive_get_data_partition(hive, false);
8505ca02815Sjsg if (ret)
8515ca02815Sjsg goto exit_unlock;
8525ca02815Sjsg
8535ca02815Sjsg }
8545ca02815Sjsg }
8555ca02815Sjsg
8565ca02815Sjsg if (!ret && !adev->gmc.xgmi.pending_reset)
857c349dbc7Sjsg ret = amdgpu_xgmi_sysfs_add_dev_info(adev, hive);
858c349dbc7Sjsg
859ad8b1aafSjsg exit_unlock:
860c349dbc7Sjsg mutex_unlock(&hive->hive_lock);
861c349dbc7Sjsg exit:
862ad8b1aafSjsg if (!ret) {
863ad8b1aafSjsg adev->hive = hive;
864c349dbc7Sjsg dev_info(adev->dev, "XGMI: Add node %d, hive 0x%llx.\n",
865c349dbc7Sjsg adev->gmc.xgmi.physical_node_id, adev->gmc.xgmi.hive_id);
866ad8b1aafSjsg } else {
867ad8b1aafSjsg amdgpu_put_xgmi_hive(hive);
868c349dbc7Sjsg dev_err(adev->dev, "XGMI: Failed to add node %d, hive 0x%llx ret: %d\n",
869c349dbc7Sjsg adev->gmc.xgmi.physical_node_id, adev->gmc.xgmi.hive_id,
870c349dbc7Sjsg ret);
871ad8b1aafSjsg }
872c349dbc7Sjsg
873c349dbc7Sjsg return ret;
874c349dbc7Sjsg }
875c349dbc7Sjsg
amdgpu_xgmi_remove_device(struct amdgpu_device * adev)876c349dbc7Sjsg int amdgpu_xgmi_remove_device(struct amdgpu_device *adev)
877c349dbc7Sjsg {
878ad8b1aafSjsg struct amdgpu_hive_info *hive = adev->hive;
879c349dbc7Sjsg
880c349dbc7Sjsg if (!adev->gmc.xgmi.supported)
881c349dbc7Sjsg return -EINVAL;
882c349dbc7Sjsg
883c349dbc7Sjsg if (!hive)
884c349dbc7Sjsg return -EINVAL;
885c349dbc7Sjsg
886ad8b1aafSjsg mutex_lock(&hive->hive_lock);
887c349dbc7Sjsg task_barrier_rem_task(&hive->tb);
888c349dbc7Sjsg amdgpu_xgmi_sysfs_rem_dev_info(adev, hive);
889ad8b1aafSjsg if (hive->hi_req_gpu == adev)
890ad8b1aafSjsg hive->hi_req_gpu = NULL;
891ad8b1aafSjsg list_del(&adev->gmc.xgmi.head);
892c349dbc7Sjsg mutex_unlock(&hive->hive_lock);
893ad8b1aafSjsg
894ad8b1aafSjsg amdgpu_put_xgmi_hive(hive);
895ad8b1aafSjsg adev->hive = NULL;
896ad8b1aafSjsg
897ad8b1aafSjsg if (atomic_dec_return(&hive->number_devices) == 0) {
898ad8b1aafSjsg /* Remove the hive from global hive list */
899ad8b1aafSjsg mutex_lock(&xgmi_mutex);
900ad8b1aafSjsg list_del(&hive->node);
901ad8b1aafSjsg mutex_unlock(&xgmi_mutex);
902ad8b1aafSjsg
903ad8b1aafSjsg amdgpu_put_xgmi_hive(hive);
904c349dbc7Sjsg }
905c349dbc7Sjsg
906f8d078a0Sjsg return 0;
907c349dbc7Sjsg }
908c349dbc7Sjsg
amdgpu_xgmi_ras_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block)9091bb76ff1Sjsg static int amdgpu_xgmi_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
910c349dbc7Sjsg {
911c349dbc7Sjsg if (!adev->gmc.xgmi.supported ||
912c349dbc7Sjsg adev->gmc.xgmi.num_physical_nodes == 0)
913c349dbc7Sjsg return 0;
914c349dbc7Sjsg
9151bb76ff1Sjsg adev->gmc.xgmi.ras->ras_block.hw_ops->reset_ras_error_count(adev);
916ad8b1aafSjsg
9171bb76ff1Sjsg return amdgpu_ras_block_late_init(adev, ras_block);
918c349dbc7Sjsg }
919c349dbc7Sjsg
amdgpu_xgmi_get_relative_phy_addr(struct amdgpu_device * adev,uint64_t addr)920c349dbc7Sjsg uint64_t amdgpu_xgmi_get_relative_phy_addr(struct amdgpu_device *adev,
921c349dbc7Sjsg uint64_t addr)
922c349dbc7Sjsg {
923ad8b1aafSjsg struct amdgpu_xgmi *xgmi = &adev->gmc.xgmi;
924ad8b1aafSjsg return (addr + xgmi->physical_node_id * xgmi->node_segment_size);
925c349dbc7Sjsg }
926c349dbc7Sjsg
pcs_clear_status(struct amdgpu_device * adev,uint32_t pcs_status_reg)927ad8b1aafSjsg static void pcs_clear_status(struct amdgpu_device *adev, uint32_t pcs_status_reg)
928ad8b1aafSjsg {
929ad8b1aafSjsg WREG32_PCIE(pcs_status_reg, 0xFFFFFFFF);
930ad8b1aafSjsg WREG32_PCIE(pcs_status_reg, 0);
931c349dbc7Sjsg }
932c349dbc7Sjsg
amdgpu_xgmi_reset_ras_error_count(struct amdgpu_device * adev)9335ca02815Sjsg static void amdgpu_xgmi_reset_ras_error_count(struct amdgpu_device *adev)
934ad8b1aafSjsg {
935ad8b1aafSjsg uint32_t i;
936c349dbc7Sjsg
937ad8b1aafSjsg switch (adev->asic_type) {
938ad8b1aafSjsg case CHIP_ARCTURUS:
939ad8b1aafSjsg for (i = 0; i < ARRAY_SIZE(xgmi_pcs_err_status_reg_arct); i++)
940ad8b1aafSjsg pcs_clear_status(adev,
941ad8b1aafSjsg xgmi_pcs_err_status_reg_arct[i]);
942ad8b1aafSjsg break;
943ad8b1aafSjsg case CHIP_VEGA20:
944ad8b1aafSjsg for (i = 0; i < ARRAY_SIZE(xgmi_pcs_err_status_reg_vg20); i++)
945ad8b1aafSjsg pcs_clear_status(adev,
946ad8b1aafSjsg xgmi_pcs_err_status_reg_vg20[i]);
947ad8b1aafSjsg break;
9485ca02815Sjsg case CHIP_ALDEBARAN:
9491bb76ff1Sjsg for (i = 0; i < ARRAY_SIZE(xgmi3x16_pcs_err_status_reg_aldebaran); i++)
9505ca02815Sjsg pcs_clear_status(adev,
9511bb76ff1Sjsg xgmi3x16_pcs_err_status_reg_aldebaran[i]);
9525ca02815Sjsg for (i = 0; i < ARRAY_SIZE(walf_pcs_err_status_reg_aldebaran); i++)
9535ca02815Sjsg pcs_clear_status(adev,
9545ca02815Sjsg walf_pcs_err_status_reg_aldebaran[i]);
9555ca02815Sjsg break;
956ad8b1aafSjsg default:
957ad8b1aafSjsg break;
958ad8b1aafSjsg }
959c349dbc7Sjsg }
960c349dbc7Sjsg
amdgpu_xgmi_query_pcs_error_status(struct amdgpu_device * adev,uint32_t value,uint32_t mask_value,uint32_t * ue_count,uint32_t * ce_count,bool is_xgmi_pcs,bool check_mask)961c349dbc7Sjsg static int amdgpu_xgmi_query_pcs_error_status(struct amdgpu_device *adev,
962c349dbc7Sjsg uint32_t value,
963*f005ef32Sjsg uint32_t mask_value,
964c349dbc7Sjsg uint32_t *ue_count,
965c349dbc7Sjsg uint32_t *ce_count,
966*f005ef32Sjsg bool is_xgmi_pcs,
967*f005ef32Sjsg bool check_mask)
968c349dbc7Sjsg {
969c349dbc7Sjsg int i;
970*f005ef32Sjsg int ue_cnt = 0;
971*f005ef32Sjsg const struct amdgpu_pcs_ras_field *pcs_ras_fields = NULL;
972*f005ef32Sjsg uint32_t field_array_size = 0;
973c349dbc7Sjsg
974c349dbc7Sjsg if (is_xgmi_pcs) {
975*f005ef32Sjsg if (adev->ip_versions[XGMI_HWIP][0] == IP_VERSION(6, 1, 0)) {
976*f005ef32Sjsg pcs_ras_fields = &xgmi3x16_pcs_ras_fields[0];
977*f005ef32Sjsg field_array_size = ARRAY_SIZE(xgmi3x16_pcs_ras_fields);
978*f005ef32Sjsg } else {
979*f005ef32Sjsg pcs_ras_fields = &xgmi_pcs_ras_fields[0];
980*f005ef32Sjsg field_array_size = ARRAY_SIZE(xgmi_pcs_ras_fields);
981c349dbc7Sjsg }
982c349dbc7Sjsg } else {
983*f005ef32Sjsg pcs_ras_fields = &wafl_pcs_ras_fields[0];
984*f005ef32Sjsg field_array_size = ARRAY_SIZE(wafl_pcs_ras_fields);
985*f005ef32Sjsg }
986*f005ef32Sjsg
987*f005ef32Sjsg if (check_mask)
988*f005ef32Sjsg value = value & ~mask_value;
989*f005ef32Sjsg
990*f005ef32Sjsg /* query xgmi/walf pcs error status,
991c349dbc7Sjsg * only ue is supported */
992*f005ef32Sjsg for (i = 0; value && i < field_array_size; i++) {
993c349dbc7Sjsg ue_cnt = (value &
994*f005ef32Sjsg pcs_ras_fields[i].pcs_err_mask) >>
995*f005ef32Sjsg pcs_ras_fields[i].pcs_err_shift;
996c349dbc7Sjsg if (ue_cnt) {
997c349dbc7Sjsg dev_info(adev->dev, "%s detected\n",
998*f005ef32Sjsg pcs_ras_fields[i].err_name);
999c349dbc7Sjsg *ue_count += ue_cnt;
1000c349dbc7Sjsg }
1001*f005ef32Sjsg
1002*f005ef32Sjsg /* reset bit value if the bit is checked */
1003*f005ef32Sjsg value &= ~(pcs_ras_fields[i].pcs_err_mask);
1004c349dbc7Sjsg }
1005c349dbc7Sjsg
1006c349dbc7Sjsg return 0;
1007c349dbc7Sjsg }
1008c349dbc7Sjsg
amdgpu_xgmi_query_ras_error_count(struct amdgpu_device * adev,void * ras_error_status)10091bb76ff1Sjsg static void amdgpu_xgmi_query_ras_error_count(struct amdgpu_device *adev,
1010c349dbc7Sjsg void *ras_error_status)
1011c349dbc7Sjsg {
1012c349dbc7Sjsg struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
1013c349dbc7Sjsg int i;
1014*f005ef32Sjsg uint32_t data, mask_data = 0;
1015c349dbc7Sjsg uint32_t ue_cnt = 0, ce_cnt = 0;
1016c349dbc7Sjsg
1017c349dbc7Sjsg if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__XGMI_WAFL))
10181bb76ff1Sjsg return ;
1019c349dbc7Sjsg
1020c349dbc7Sjsg err_data->ue_count = 0;
1021c349dbc7Sjsg err_data->ce_count = 0;
1022c349dbc7Sjsg
1023c349dbc7Sjsg switch (adev->asic_type) {
1024c349dbc7Sjsg case CHIP_ARCTURUS:
1025c349dbc7Sjsg /* check xgmi pcs error */
1026c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(xgmi_pcs_err_status_reg_arct); i++) {
1027c349dbc7Sjsg data = RREG32_PCIE(xgmi_pcs_err_status_reg_arct[i]);
1028c349dbc7Sjsg if (data)
1029*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1030*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, true, false);
1031c349dbc7Sjsg }
1032c349dbc7Sjsg /* check wafl pcs error */
1033c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(wafl_pcs_err_status_reg_arct); i++) {
1034c349dbc7Sjsg data = RREG32_PCIE(wafl_pcs_err_status_reg_arct[i]);
1035c349dbc7Sjsg if (data)
1036*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1037*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, false, false);
1038c349dbc7Sjsg }
1039c349dbc7Sjsg break;
1040c349dbc7Sjsg case CHIP_VEGA20:
1041c349dbc7Sjsg /* check xgmi pcs error */
1042c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(xgmi_pcs_err_status_reg_vg20); i++) {
1043c349dbc7Sjsg data = RREG32_PCIE(xgmi_pcs_err_status_reg_vg20[i]);
1044c349dbc7Sjsg if (data)
1045*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1046*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, true, false);
1047c349dbc7Sjsg }
1048c349dbc7Sjsg /* check wafl pcs error */
1049c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(wafl_pcs_err_status_reg_vg20); i++) {
1050c349dbc7Sjsg data = RREG32_PCIE(wafl_pcs_err_status_reg_vg20[i]);
1051c349dbc7Sjsg if (data)
1052*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1053*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, false, false);
1054c349dbc7Sjsg }
1055c349dbc7Sjsg break;
10565ca02815Sjsg case CHIP_ALDEBARAN:
10575ca02815Sjsg /* check xgmi3x16 pcs error */
10585ca02815Sjsg for (i = 0; i < ARRAY_SIZE(xgmi3x16_pcs_err_status_reg_aldebaran); i++) {
10595ca02815Sjsg data = RREG32_PCIE(xgmi3x16_pcs_err_status_reg_aldebaran[i]);
1060*f005ef32Sjsg mask_data =
1061*f005ef32Sjsg RREG32_PCIE(xgmi3x16_pcs_err_noncorrectable_mask_reg_aldebaran[i]);
10625ca02815Sjsg if (data)
1063*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1064*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, true, true);
10655ca02815Sjsg }
10665ca02815Sjsg /* check wafl pcs error */
10675ca02815Sjsg for (i = 0; i < ARRAY_SIZE(walf_pcs_err_status_reg_aldebaran); i++) {
10685ca02815Sjsg data = RREG32_PCIE(walf_pcs_err_status_reg_aldebaran[i]);
1069*f005ef32Sjsg mask_data =
1070*f005ef32Sjsg RREG32_PCIE(walf_pcs_err_noncorrectable_mask_reg_aldebaran[i]);
10715ca02815Sjsg if (data)
1072*f005ef32Sjsg amdgpu_xgmi_query_pcs_error_status(adev, data,
1073*f005ef32Sjsg mask_data, &ue_cnt, &ce_cnt, false, true);
10745ca02815Sjsg }
10755ca02815Sjsg break;
10765ca02815Sjsg default:
10775ca02815Sjsg dev_warn(adev->dev, "XGMI RAS error query not supported");
10785ca02815Sjsg break;
1079c349dbc7Sjsg }
1080c349dbc7Sjsg
10811bb76ff1Sjsg adev->gmc.xgmi.ras->ras_block.hw_ops->reset_ras_error_count(adev);
1082ad8b1aafSjsg
1083c349dbc7Sjsg err_data->ue_count += ue_cnt;
1084c349dbc7Sjsg err_data->ce_count += ce_cnt;
1085c349dbc7Sjsg }
10865ca02815Sjsg
10871bb76ff1Sjsg /* Trigger XGMI/WAFL error */
amdgpu_ras_error_inject_xgmi(struct amdgpu_device * adev,void * inject_if,uint32_t instance_mask)1088*f005ef32Sjsg static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
1089*f005ef32Sjsg void *inject_if, uint32_t instance_mask)
10901bb76ff1Sjsg {
10911bb76ff1Sjsg int ret = 0;
10921bb76ff1Sjsg struct ta_ras_trigger_error_input *block_info =
10931bb76ff1Sjsg (struct ta_ras_trigger_error_input *)inject_if;
10941bb76ff1Sjsg
10951bb76ff1Sjsg if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
10961bb76ff1Sjsg dev_warn(adev->dev, "Failed to disallow df cstate");
10971bb76ff1Sjsg
10981bb76ff1Sjsg if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
10991bb76ff1Sjsg dev_warn(adev->dev, "Failed to disallow XGMI power down");
11001bb76ff1Sjsg
1101*f005ef32Sjsg ret = psp_ras_trigger_error(&adev->psp, block_info, instance_mask);
11021bb76ff1Sjsg
11031bb76ff1Sjsg if (amdgpu_ras_intr_triggered())
11041bb76ff1Sjsg return ret;
11051bb76ff1Sjsg
11061bb76ff1Sjsg if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
11071bb76ff1Sjsg dev_warn(adev->dev, "Failed to allow XGMI power down");
11081bb76ff1Sjsg
11091bb76ff1Sjsg if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
11101bb76ff1Sjsg dev_warn(adev->dev, "Failed to allow df cstate");
11111bb76ff1Sjsg
11121bb76ff1Sjsg return ret;
11131bb76ff1Sjsg }
11141bb76ff1Sjsg
11151bb76ff1Sjsg struct amdgpu_ras_block_hw_ops xgmi_ras_hw_ops = {
11165ca02815Sjsg .query_ras_error_count = amdgpu_xgmi_query_ras_error_count,
11175ca02815Sjsg .reset_ras_error_count = amdgpu_xgmi_reset_ras_error_count,
11181bb76ff1Sjsg .ras_error_inject = amdgpu_ras_error_inject_xgmi,
11191bb76ff1Sjsg };
11201bb76ff1Sjsg
11211bb76ff1Sjsg struct amdgpu_xgmi_ras xgmi_ras = {
11221bb76ff1Sjsg .ras_block = {
11231bb76ff1Sjsg .hw_ops = &xgmi_ras_hw_ops,
11241bb76ff1Sjsg .ras_late_init = amdgpu_xgmi_ras_late_init,
11251bb76ff1Sjsg },
11265ca02815Sjsg };
1127*f005ef32Sjsg
amdgpu_xgmi_ras_sw_init(struct amdgpu_device * adev)1128*f005ef32Sjsg int amdgpu_xgmi_ras_sw_init(struct amdgpu_device *adev)
1129*f005ef32Sjsg {
1130*f005ef32Sjsg int err;
1131*f005ef32Sjsg struct amdgpu_xgmi_ras *ras;
1132*f005ef32Sjsg
1133*f005ef32Sjsg if (!adev->gmc.xgmi.ras)
1134*f005ef32Sjsg return 0;
1135*f005ef32Sjsg
1136*f005ef32Sjsg ras = adev->gmc.xgmi.ras;
1137*f005ef32Sjsg err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
1138*f005ef32Sjsg if (err) {
1139*f005ef32Sjsg dev_err(adev->dev, "Failed to register xgmi_wafl_pcs ras block!\n");
1140*f005ef32Sjsg return err;
1141*f005ef32Sjsg }
1142*f005ef32Sjsg
1143*f005ef32Sjsg strlcpy(ras->ras_block.ras_comm.name, "xgmi_wafl",
1144*f005ef32Sjsg sizeof(ras->ras_block.ras_comm.name));
1145*f005ef32Sjsg ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__XGMI_WAFL;
1146*f005ef32Sjsg ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
1147*f005ef32Sjsg adev->gmc.xgmi.ras_if = &ras->ras_block.ras_comm;
1148*f005ef32Sjsg
1149*f005ef32Sjsg return 0;
1150*f005ef32Sjsg }
1151