xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_vram_mgr.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2016 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  * Authors: Christian König
23fb4d8502Sjsg  */
24fb4d8502Sjsg 
25ad8b1aafSjsg #include <linux/dma-mapping.h>
265ca02815Sjsg #include <drm/ttm/ttm_range_manager.h>
275ca02815Sjsg 
28fb4d8502Sjsg #include "amdgpu.h"
29c349dbc7Sjsg #include "amdgpu_vm.h"
305ca02815Sjsg #include "amdgpu_res_cursor.h"
31c349dbc7Sjsg #include "amdgpu_atomfirmware.h"
32c349dbc7Sjsg #include "atom.h"
33fb4d8502Sjsg 
345ca02815Sjsg struct amdgpu_vram_reservation {
351bb76ff1Sjsg 	u64 start;
361bb76ff1Sjsg 	u64 size;
371bb76ff1Sjsg 	struct list_head allocated;
381bb76ff1Sjsg 	struct list_head blocks;
395ca02815Sjsg };
405ca02815Sjsg 
415ca02815Sjsg static inline struct amdgpu_vram_mgr *
to_vram_mgr(struct ttm_resource_manager * man)425ca02815Sjsg to_vram_mgr(struct ttm_resource_manager *man)
43ad8b1aafSjsg {
44ad8b1aafSjsg 	return container_of(man, struct amdgpu_vram_mgr, manager);
45ad8b1aafSjsg }
46ad8b1aafSjsg 
475ca02815Sjsg static inline struct amdgpu_device *
to_amdgpu_device(struct amdgpu_vram_mgr * mgr)485ca02815Sjsg to_amdgpu_device(struct amdgpu_vram_mgr *mgr)
49ad8b1aafSjsg {
50ad8b1aafSjsg 	return container_of(mgr, struct amdgpu_device, mman.vram_mgr);
51ad8b1aafSjsg }
52fb4d8502Sjsg 
531bb76ff1Sjsg static inline struct drm_buddy_block *
amdgpu_vram_mgr_first_block(struct list_head * list)541bb76ff1Sjsg amdgpu_vram_mgr_first_block(struct list_head *list)
551bb76ff1Sjsg {
561bb76ff1Sjsg 	return list_first_entry_or_null(list, struct drm_buddy_block, link);
571bb76ff1Sjsg }
581bb76ff1Sjsg 
amdgpu_is_vram_mgr_blocks_contiguous(struct list_head * head)591bb76ff1Sjsg static inline bool amdgpu_is_vram_mgr_blocks_contiguous(struct list_head *head)
601bb76ff1Sjsg {
611bb76ff1Sjsg 	struct drm_buddy_block *block;
621bb76ff1Sjsg 	u64 start, size;
631bb76ff1Sjsg 
641bb76ff1Sjsg 	block = amdgpu_vram_mgr_first_block(head);
651bb76ff1Sjsg 	if (!block)
661bb76ff1Sjsg 		return false;
671bb76ff1Sjsg 
681bb76ff1Sjsg 	while (head != block->link.next) {
691bb76ff1Sjsg 		start = amdgpu_vram_mgr_block_start(block);
701bb76ff1Sjsg 		size = amdgpu_vram_mgr_block_size(block);
711bb76ff1Sjsg 
721bb76ff1Sjsg 		block = list_entry(block->link.next, struct drm_buddy_block, link);
731bb76ff1Sjsg 		if (start + size != amdgpu_vram_mgr_block_start(block))
741bb76ff1Sjsg 			return false;
751bb76ff1Sjsg 	}
761bb76ff1Sjsg 
771bb76ff1Sjsg 	return true;
781bb76ff1Sjsg }
791bb76ff1Sjsg 
801bb76ff1Sjsg 
811bb76ff1Sjsg 
82fb4d8502Sjsg /**
83c349dbc7Sjsg  * DOC: mem_info_vram_total
84c349dbc7Sjsg  *
85c349dbc7Sjsg  * The amdgpu driver provides a sysfs API for reporting current total VRAM
86c349dbc7Sjsg  * available on the device
87c349dbc7Sjsg  * The file mem_info_vram_total is used for this and returns the total
88c349dbc7Sjsg  * amount of VRAM in bytes
89c349dbc7Sjsg  */
amdgpu_mem_info_vram_total_show(struct device * dev,struct device_attribute * attr,char * buf)90c349dbc7Sjsg static ssize_t amdgpu_mem_info_vram_total_show(struct device *dev,
91c349dbc7Sjsg 		struct device_attribute *attr, char *buf)
92c349dbc7Sjsg {
93c349dbc7Sjsg 	struct drm_device *ddev = dev_get_drvdata(dev);
94ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(ddev);
95c349dbc7Sjsg 
965ca02815Sjsg 	return sysfs_emit(buf, "%llu\n", adev->gmc.real_vram_size);
97c349dbc7Sjsg }
98c349dbc7Sjsg 
99c349dbc7Sjsg /**
100c349dbc7Sjsg  * DOC: mem_info_vis_vram_total
101c349dbc7Sjsg  *
102c349dbc7Sjsg  * The amdgpu driver provides a sysfs API for reporting current total
103c349dbc7Sjsg  * visible VRAM available on the device
104c349dbc7Sjsg  * The file mem_info_vis_vram_total is used for this and returns the total
105c349dbc7Sjsg  * amount of visible VRAM in bytes
106c349dbc7Sjsg  */
amdgpu_mem_info_vis_vram_total_show(struct device * dev,struct device_attribute * attr,char * buf)107c349dbc7Sjsg static ssize_t amdgpu_mem_info_vis_vram_total_show(struct device *dev,
108c349dbc7Sjsg 		struct device_attribute *attr, char *buf)
109c349dbc7Sjsg {
110c349dbc7Sjsg 	struct drm_device *ddev = dev_get_drvdata(dev);
111ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(ddev);
112c349dbc7Sjsg 
1135ca02815Sjsg 	return sysfs_emit(buf, "%llu\n", adev->gmc.visible_vram_size);
114c349dbc7Sjsg }
115c349dbc7Sjsg 
116c349dbc7Sjsg /**
117c349dbc7Sjsg  * DOC: mem_info_vram_used
118c349dbc7Sjsg  *
119c349dbc7Sjsg  * The amdgpu driver provides a sysfs API for reporting current total VRAM
120c349dbc7Sjsg  * available on the device
121c349dbc7Sjsg  * The file mem_info_vram_used is used for this and returns the total
122c349dbc7Sjsg  * amount of currently used VRAM in bytes
123c349dbc7Sjsg  */
amdgpu_mem_info_vram_used_show(struct device * dev,struct device_attribute * attr,char * buf)124c349dbc7Sjsg static ssize_t amdgpu_mem_info_vram_used_show(struct device *dev,
1255ca02815Sjsg 					      struct device_attribute *attr,
1265ca02815Sjsg 					      char *buf)
127c349dbc7Sjsg {
128c349dbc7Sjsg 	struct drm_device *ddev = dev_get_drvdata(dev);
129ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(ddev);
1301bb76ff1Sjsg 	struct ttm_resource_manager *man = &adev->mman.vram_mgr.manager;
131c349dbc7Sjsg 
1321bb76ff1Sjsg 	return sysfs_emit(buf, "%llu\n", ttm_resource_manager_usage(man));
133c349dbc7Sjsg }
134c349dbc7Sjsg 
135c349dbc7Sjsg /**
136c349dbc7Sjsg  * DOC: mem_info_vis_vram_used
137c349dbc7Sjsg  *
138c349dbc7Sjsg  * The amdgpu driver provides a sysfs API for reporting current total of
139c349dbc7Sjsg  * used visible VRAM
140c349dbc7Sjsg  * The file mem_info_vis_vram_used is used for this and returns the total
141c349dbc7Sjsg  * amount of currently used visible VRAM in bytes
142c349dbc7Sjsg  */
amdgpu_mem_info_vis_vram_used_show(struct device * dev,struct device_attribute * attr,char * buf)143c349dbc7Sjsg static ssize_t amdgpu_mem_info_vis_vram_used_show(struct device *dev,
1445ca02815Sjsg 						  struct device_attribute *attr,
1455ca02815Sjsg 						  char *buf)
146c349dbc7Sjsg {
147c349dbc7Sjsg 	struct drm_device *ddev = dev_get_drvdata(dev);
148ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(ddev);
149c349dbc7Sjsg 
1501bb76ff1Sjsg 	return sysfs_emit(buf, "%llu\n",
1511bb76ff1Sjsg 			  amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr));
152c349dbc7Sjsg }
153c349dbc7Sjsg 
1545ca02815Sjsg /**
1555ca02815Sjsg  * DOC: mem_info_vram_vendor
1565ca02815Sjsg  *
1575ca02815Sjsg  * The amdgpu driver provides a sysfs API for reporting the vendor of the
1585ca02815Sjsg  * installed VRAM
1595ca02815Sjsg  * The file mem_info_vram_vendor is used for this and returns the name of the
1605ca02815Sjsg  * vendor.
1615ca02815Sjsg  */
amdgpu_mem_info_vram_vendor(struct device * dev,struct device_attribute * attr,char * buf)162c349dbc7Sjsg static ssize_t amdgpu_mem_info_vram_vendor(struct device *dev,
163c349dbc7Sjsg 					   struct device_attribute *attr,
164c349dbc7Sjsg 					   char *buf)
165c349dbc7Sjsg {
166c349dbc7Sjsg 	struct drm_device *ddev = dev_get_drvdata(dev);
167ad8b1aafSjsg 	struct amdgpu_device *adev = drm_to_adev(ddev);
168c349dbc7Sjsg 
169c349dbc7Sjsg 	switch (adev->gmc.vram_vendor) {
170c349dbc7Sjsg 	case SAMSUNG:
1715ca02815Sjsg 		return sysfs_emit(buf, "samsung\n");
172c349dbc7Sjsg 	case INFINEON:
1735ca02815Sjsg 		return sysfs_emit(buf, "infineon\n");
174c349dbc7Sjsg 	case ELPIDA:
1755ca02815Sjsg 		return sysfs_emit(buf, "elpida\n");
176c349dbc7Sjsg 	case ETRON:
1775ca02815Sjsg 		return sysfs_emit(buf, "etron\n");
178c349dbc7Sjsg 	case NANYA:
1795ca02815Sjsg 		return sysfs_emit(buf, "nanya\n");
180c349dbc7Sjsg 	case HYNIX:
1815ca02815Sjsg 		return sysfs_emit(buf, "hynix\n");
182c349dbc7Sjsg 	case MOSEL:
1835ca02815Sjsg 		return sysfs_emit(buf, "mosel\n");
184c349dbc7Sjsg 	case WINBOND:
1855ca02815Sjsg 		return sysfs_emit(buf, "winbond\n");
186c349dbc7Sjsg 	case ESMT:
1875ca02815Sjsg 		return sysfs_emit(buf, "esmt\n");
188c349dbc7Sjsg 	case MICRON:
1895ca02815Sjsg 		return sysfs_emit(buf, "micron\n");
190c349dbc7Sjsg 	default:
1915ca02815Sjsg 		return sysfs_emit(buf, "unknown\n");
192c349dbc7Sjsg 	}
193c349dbc7Sjsg }
194c349dbc7Sjsg 
195c349dbc7Sjsg static DEVICE_ATTR(mem_info_vram_total, S_IRUGO,
196c349dbc7Sjsg 		   amdgpu_mem_info_vram_total_show, NULL);
197c349dbc7Sjsg static DEVICE_ATTR(mem_info_vis_vram_total, S_IRUGO,
198c349dbc7Sjsg 		   amdgpu_mem_info_vis_vram_total_show,NULL);
199c349dbc7Sjsg static DEVICE_ATTR(mem_info_vram_used, S_IRUGO,
200c349dbc7Sjsg 		   amdgpu_mem_info_vram_used_show, NULL);
201c349dbc7Sjsg static DEVICE_ATTR(mem_info_vis_vram_used, S_IRUGO,
202c349dbc7Sjsg 		   amdgpu_mem_info_vis_vram_used_show, NULL);
203c349dbc7Sjsg static DEVICE_ATTR(mem_info_vram_vendor, S_IRUGO,
204c349dbc7Sjsg 		   amdgpu_mem_info_vram_vendor, NULL);
205c349dbc7Sjsg 
2065ca02815Sjsg static struct attribute *amdgpu_vram_mgr_attributes[] = {
207ad8b1aafSjsg 	&dev_attr_mem_info_vram_total.attr,
208ad8b1aafSjsg 	&dev_attr_mem_info_vis_vram_total.attr,
209ad8b1aafSjsg 	&dev_attr_mem_info_vram_used.attr,
210ad8b1aafSjsg 	&dev_attr_mem_info_vis_vram_used.attr,
211ad8b1aafSjsg 	&dev_attr_mem_info_vram_vendor.attr,
212ad8b1aafSjsg 	NULL
213ad8b1aafSjsg };
214ad8b1aafSjsg 
2155ca02815Sjsg const struct attribute_group amdgpu_vram_mgr_attr_group = {
2165ca02815Sjsg 	.attrs = amdgpu_vram_mgr_attributes
2175ca02815Sjsg };
218fb4d8502Sjsg 
219fb4d8502Sjsg /**
2201bb76ff1Sjsg  * amdgpu_vram_mgr_vis_size - Calculate visible block size
221fb4d8502Sjsg  *
222ad8b1aafSjsg  * @adev: amdgpu_device pointer
2231bb76ff1Sjsg  * @block: DRM BUDDY block structure
224fb4d8502Sjsg  *
2251bb76ff1Sjsg  * Calculate how many bytes of the DRM BUDDY block are inside visible VRAM
226fb4d8502Sjsg  */
amdgpu_vram_mgr_vis_size(struct amdgpu_device * adev,struct drm_buddy_block * block)227fb4d8502Sjsg static u64 amdgpu_vram_mgr_vis_size(struct amdgpu_device *adev,
2281bb76ff1Sjsg 				    struct drm_buddy_block *block)
229fb4d8502Sjsg {
2301bb76ff1Sjsg 	u64 start = amdgpu_vram_mgr_block_start(block);
2311bb76ff1Sjsg 	u64 end = start + amdgpu_vram_mgr_block_size(block);
232fb4d8502Sjsg 
233fb4d8502Sjsg 	if (start >= adev->gmc.visible_vram_size)
234fb4d8502Sjsg 		return 0;
235fb4d8502Sjsg 
236fb4d8502Sjsg 	return (end > adev->gmc.visible_vram_size ?
237fb4d8502Sjsg 		adev->gmc.visible_vram_size : end) - start;
238fb4d8502Sjsg }
239fb4d8502Sjsg 
240fb4d8502Sjsg /**
241fb4d8502Sjsg  * amdgpu_vram_mgr_bo_visible_size - CPU visible BO size
242fb4d8502Sjsg  *
243fb4d8502Sjsg  * @bo: &amdgpu_bo buffer object (must be in VRAM)
244fb4d8502Sjsg  *
245fb4d8502Sjsg  * Returns:
246fb4d8502Sjsg  * How much of the given &amdgpu_bo buffer object lies in CPU visible VRAM.
247fb4d8502Sjsg  */
amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo * bo)248fb4d8502Sjsg u64 amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo *bo)
249fb4d8502Sjsg {
250fb4d8502Sjsg 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2515ca02815Sjsg 	struct ttm_resource *res = bo->tbo.resource;
2521bb76ff1Sjsg 	struct amdgpu_vram_mgr_resource *vres = to_amdgpu_vram_mgr_resource(res);
2531bb76ff1Sjsg 	struct drm_buddy_block *block;
2541bb76ff1Sjsg 	u64 usage = 0;
255fb4d8502Sjsg 
256fb4d8502Sjsg 	if (amdgpu_gmc_vram_full_visible(&adev->gmc))
257fb4d8502Sjsg 		return amdgpu_bo_size(bo);
258fb4d8502Sjsg 
2595ca02815Sjsg 	if (res->start >= adev->gmc.visible_vram_size >> PAGE_SHIFT)
260fb4d8502Sjsg 		return 0;
261fb4d8502Sjsg 
2621bb76ff1Sjsg 	list_for_each_entry(block, &vres->blocks, link)
2631bb76ff1Sjsg 		usage += amdgpu_vram_mgr_vis_size(adev, block);
264fb4d8502Sjsg 
265fb4d8502Sjsg 	return usage;
266fb4d8502Sjsg }
267fb4d8502Sjsg 
2685ca02815Sjsg /* Commit the reservation of VRAM pages */
amdgpu_vram_mgr_do_reserve(struct ttm_resource_manager * man)2695ca02815Sjsg static void amdgpu_vram_mgr_do_reserve(struct ttm_resource_manager *man)
2705ca02815Sjsg {
2715ca02815Sjsg 	struct amdgpu_vram_mgr *mgr = to_vram_mgr(man);
2725ca02815Sjsg 	struct amdgpu_device *adev = to_amdgpu_device(mgr);
2731bb76ff1Sjsg 	struct drm_buddy *mm = &mgr->mm;
2745ca02815Sjsg 	struct amdgpu_vram_reservation *rsv, *temp;
2751bb76ff1Sjsg 	struct drm_buddy_block *block;
2765ca02815Sjsg 	uint64_t vis_usage;
2775ca02815Sjsg 
2781bb76ff1Sjsg 	list_for_each_entry_safe(rsv, temp, &mgr->reservations_pending, blocks) {
2791bb76ff1Sjsg 		if (drm_buddy_alloc_blocks(mm, rsv->start, rsv->start + rsv->size,
2801bb76ff1Sjsg 					   rsv->size, mm->chunk_size, &rsv->allocated,
2811bb76ff1Sjsg 					   DRM_BUDDY_RANGE_ALLOCATION))
2821bb76ff1Sjsg 			continue;
2831bb76ff1Sjsg 
2841bb76ff1Sjsg 		block = amdgpu_vram_mgr_first_block(&rsv->allocated);
2851bb76ff1Sjsg 		if (!block)
2865ca02815Sjsg 			continue;
2875ca02815Sjsg 
2885ca02815Sjsg 		dev_dbg(adev->dev, "Reservation 0x%llx - %lld, Succeeded\n",
2891bb76ff1Sjsg 			rsv->start, rsv->size);
2905ca02815Sjsg 
2911bb76ff1Sjsg 		vis_usage = amdgpu_vram_mgr_vis_size(adev, block);
2925ca02815Sjsg 		atomic64_add(vis_usage, &mgr->vis_usage);
2931bb76ff1Sjsg 		spin_lock(&man->bdev->lru_lock);
2941bb76ff1Sjsg 		man->usage += rsv->size;
2951bb76ff1Sjsg 		spin_unlock(&man->bdev->lru_lock);
2961bb76ff1Sjsg 		list_move(&rsv->blocks, &mgr->reserved_pages);
2975ca02815Sjsg 	}
2985ca02815Sjsg }
2995ca02815Sjsg 
3005ca02815Sjsg /**
3015ca02815Sjsg  * amdgpu_vram_mgr_reserve_range - Reserve a range from VRAM
3025ca02815Sjsg  *
3031bb76ff1Sjsg  * @mgr: amdgpu_vram_mgr pointer
3045ca02815Sjsg  * @start: start address of the range in VRAM
3055ca02815Sjsg  * @size: size of the range
3065ca02815Sjsg  *
3071bb76ff1Sjsg  * Reserve memory from start address with the specified size in VRAM
3085ca02815Sjsg  */
amdgpu_vram_mgr_reserve_range(struct amdgpu_vram_mgr * mgr,uint64_t start,uint64_t size)3091bb76ff1Sjsg int amdgpu_vram_mgr_reserve_range(struct amdgpu_vram_mgr *mgr,
3105ca02815Sjsg 				  uint64_t start, uint64_t size)
3115ca02815Sjsg {
3125ca02815Sjsg 	struct amdgpu_vram_reservation *rsv;
3135ca02815Sjsg 
3145ca02815Sjsg 	rsv = kzalloc(sizeof(*rsv), GFP_KERNEL);
3155ca02815Sjsg 	if (!rsv)
3165ca02815Sjsg 		return -ENOMEM;
3175ca02815Sjsg 
3181bb76ff1Sjsg 	INIT_LIST_HEAD(&rsv->allocated);
3191bb76ff1Sjsg 	INIT_LIST_HEAD(&rsv->blocks);
3205ca02815Sjsg 
3211bb76ff1Sjsg 	rsv->start = start;
3221bb76ff1Sjsg 	rsv->size = size;
3231bb76ff1Sjsg 
3241bb76ff1Sjsg 	mutex_lock(&mgr->lock);
3251bb76ff1Sjsg 	list_add_tail(&rsv->blocks, &mgr->reservations_pending);
3261bb76ff1Sjsg 	amdgpu_vram_mgr_do_reserve(&mgr->manager);
3271bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
3285ca02815Sjsg 
3295ca02815Sjsg 	return 0;
3305ca02815Sjsg }
3315ca02815Sjsg 
3325ca02815Sjsg /**
3335ca02815Sjsg  * amdgpu_vram_mgr_query_page_status - query the reservation status
3345ca02815Sjsg  *
3351bb76ff1Sjsg  * @mgr: amdgpu_vram_mgr pointer
3365ca02815Sjsg  * @start: start address of a page in VRAM
3375ca02815Sjsg  *
3385ca02815Sjsg  * Returns:
3395ca02815Sjsg  *	-EBUSY: the page is still hold and in pending list
3405ca02815Sjsg  *	0: the page has been reserved
3415ca02815Sjsg  *	-ENOENT: the input page is not a reservation
3425ca02815Sjsg  */
amdgpu_vram_mgr_query_page_status(struct amdgpu_vram_mgr * mgr,uint64_t start)3431bb76ff1Sjsg int amdgpu_vram_mgr_query_page_status(struct amdgpu_vram_mgr *mgr,
3445ca02815Sjsg 				      uint64_t start)
3455ca02815Sjsg {
3465ca02815Sjsg 	struct amdgpu_vram_reservation *rsv;
3475ca02815Sjsg 	int ret;
3485ca02815Sjsg 
3491bb76ff1Sjsg 	mutex_lock(&mgr->lock);
3505ca02815Sjsg 
3511bb76ff1Sjsg 	list_for_each_entry(rsv, &mgr->reservations_pending, blocks) {
3521bb76ff1Sjsg 		if (rsv->start <= start &&
3531bb76ff1Sjsg 		    (start < (rsv->start + rsv->size))) {
3545ca02815Sjsg 			ret = -EBUSY;
3555ca02815Sjsg 			goto out;
3565ca02815Sjsg 		}
3575ca02815Sjsg 	}
3585ca02815Sjsg 
3591bb76ff1Sjsg 	list_for_each_entry(rsv, &mgr->reserved_pages, blocks) {
3601bb76ff1Sjsg 		if (rsv->start <= start &&
3611bb76ff1Sjsg 		    (start < (rsv->start + rsv->size))) {
3625ca02815Sjsg 			ret = 0;
3635ca02815Sjsg 			goto out;
3645ca02815Sjsg 		}
3655ca02815Sjsg 	}
3665ca02815Sjsg 
3675ca02815Sjsg 	ret = -ENOENT;
3685ca02815Sjsg out:
3691bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
3705ca02815Sjsg 	return ret;
3715ca02815Sjsg }
3725ca02815Sjsg 
amdgpu_dummy_vram_mgr_debug(struct ttm_resource_manager * man,struct drm_printer * printer)373*f005ef32Sjsg static void amdgpu_dummy_vram_mgr_debug(struct ttm_resource_manager *man,
374*f005ef32Sjsg 				  struct drm_printer *printer)
375*f005ef32Sjsg {
376*f005ef32Sjsg 	DRM_DEBUG_DRIVER("Dummy vram mgr debug\n");
377*f005ef32Sjsg }
378*f005ef32Sjsg 
amdgpu_dummy_vram_mgr_compatible(struct ttm_resource_manager * man,struct ttm_resource * res,const struct ttm_place * place,size_t size)379*f005ef32Sjsg static bool amdgpu_dummy_vram_mgr_compatible(struct ttm_resource_manager *man,
380*f005ef32Sjsg 				       struct ttm_resource *res,
381*f005ef32Sjsg 				       const struct ttm_place *place,
382*f005ef32Sjsg 				       size_t size)
383*f005ef32Sjsg {
384*f005ef32Sjsg 	DRM_DEBUG_DRIVER("Dummy vram mgr compatible\n");
385*f005ef32Sjsg 	return false;
386*f005ef32Sjsg }
387*f005ef32Sjsg 
amdgpu_dummy_vram_mgr_intersects(struct ttm_resource_manager * man,struct ttm_resource * res,const struct ttm_place * place,size_t size)388*f005ef32Sjsg static bool amdgpu_dummy_vram_mgr_intersects(struct ttm_resource_manager *man,
389*f005ef32Sjsg 				       struct ttm_resource *res,
390*f005ef32Sjsg 				       const struct ttm_place *place,
391*f005ef32Sjsg 				       size_t size)
392*f005ef32Sjsg {
393*f005ef32Sjsg 	DRM_DEBUG_DRIVER("Dummy vram mgr intersects\n");
394*f005ef32Sjsg 	return true;
395*f005ef32Sjsg }
396*f005ef32Sjsg 
amdgpu_dummy_vram_mgr_del(struct ttm_resource_manager * man,struct ttm_resource * res)397*f005ef32Sjsg static void amdgpu_dummy_vram_mgr_del(struct ttm_resource_manager *man,
398*f005ef32Sjsg 				struct ttm_resource *res)
399*f005ef32Sjsg {
400*f005ef32Sjsg 	DRM_DEBUG_DRIVER("Dummy vram mgr deleted\n");
401*f005ef32Sjsg }
402*f005ef32Sjsg 
amdgpu_dummy_vram_mgr_new(struct ttm_resource_manager * man,struct ttm_buffer_object * tbo,const struct ttm_place * place,struct ttm_resource ** res)403*f005ef32Sjsg static int amdgpu_dummy_vram_mgr_new(struct ttm_resource_manager *man,
404*f005ef32Sjsg 			       struct ttm_buffer_object *tbo,
405*f005ef32Sjsg 			       const struct ttm_place *place,
406*f005ef32Sjsg 			       struct ttm_resource **res)
407*f005ef32Sjsg {
408*f005ef32Sjsg 	DRM_DEBUG_DRIVER("Dummy vram mgr new\n");
409*f005ef32Sjsg 	return -ENOSPC;
410*f005ef32Sjsg }
411*f005ef32Sjsg 
412fb4d8502Sjsg /**
413fb4d8502Sjsg  * amdgpu_vram_mgr_new - allocate new ranges
414fb4d8502Sjsg  *
415fb4d8502Sjsg  * @man: TTM memory type manager
416fb4d8502Sjsg  * @tbo: TTM BO we need this range for
417fb4d8502Sjsg  * @place: placement flags and restrictions
4185ca02815Sjsg  * @res: the resulting mem object
419fb4d8502Sjsg  *
420fb4d8502Sjsg  * Allocate VRAM for the given BO.
421fb4d8502Sjsg  */
amdgpu_vram_mgr_new(struct ttm_resource_manager * man,struct ttm_buffer_object * tbo,const struct ttm_place * place,struct ttm_resource ** res)422ad8b1aafSjsg static int amdgpu_vram_mgr_new(struct ttm_resource_manager *man,
423fb4d8502Sjsg 			       struct ttm_buffer_object *tbo,
424fb4d8502Sjsg 			       const struct ttm_place *place,
4255ca02815Sjsg 			       struct ttm_resource **res)
426fb4d8502Sjsg {
4271bb76ff1Sjsg 	u64 vis_usage = 0, max_bytes, cur_size, min_block_size;
428ad8b1aafSjsg 	struct amdgpu_vram_mgr *mgr = to_vram_mgr(man);
429ad8b1aafSjsg 	struct amdgpu_device *adev = to_amdgpu_device(mgr);
4301bb76ff1Sjsg 	struct amdgpu_vram_mgr_resource *vres;
4311bb76ff1Sjsg 	u64 size, remaining_size, lpfn, fpfn;
4321bb76ff1Sjsg 	struct drm_buddy *mm = &mgr->mm;
4331bb76ff1Sjsg 	struct drm_buddy_block *block;
4341bb76ff1Sjsg 	unsigned long pages_per_block;
435fb4d8502Sjsg 	int r;
436fb4d8502Sjsg 
4371bb76ff1Sjsg 	lpfn = (u64)place->lpfn << PAGE_SHIFT;
438fb4d8502Sjsg 	if (!lpfn)
439fb4d8502Sjsg 		lpfn = man->size;
440fb4d8502Sjsg 
4411bb76ff1Sjsg 	fpfn = (u64)place->fpfn << PAGE_SHIFT;
4421bb76ff1Sjsg 
443c349dbc7Sjsg 	max_bytes = adev->gmc.mc_vram_size;
444c349dbc7Sjsg 	if (tbo->type != ttm_bo_type_kernel)
445c349dbc7Sjsg 		max_bytes -= AMDGPU_VM_RESERVED_VRAM;
446c349dbc7Sjsg 
447c349dbc7Sjsg 	if (place->flags & TTM_PL_FLAG_CONTIGUOUS) {
4481bb76ff1Sjsg 		pages_per_block = ~0ul;
449fb4d8502Sjsg 	} else {
450c349dbc7Sjsg #ifdef CONFIG_TRANSPARENT_HUGEPAGE
4511bb76ff1Sjsg 		pages_per_block = HPAGE_PMD_NR;
452c349dbc7Sjsg #else
453c349dbc7Sjsg 		/* default to 2MB */
4541bb76ff1Sjsg 		pages_per_block = 2UL << (20UL - PAGE_SHIFT);
455c349dbc7Sjsg #endif
4561bb76ff1Sjsg 		pages_per_block = max_t(uint32_t, pages_per_block,
4575ca02815Sjsg 					tbo->page_alignment);
458fb4d8502Sjsg 	}
459fb4d8502Sjsg 
4601bb76ff1Sjsg 	vres = kzalloc(sizeof(*vres), GFP_KERNEL);
4611bb76ff1Sjsg 	if (!vres)
4621bb76ff1Sjsg 		return -ENOMEM;
4631bb76ff1Sjsg 
4641bb76ff1Sjsg 	ttm_resource_init(tbo, place, &vres->base);
4651bb76ff1Sjsg 
4661bb76ff1Sjsg 	/* bail out quickly if there's likely not enough VRAM for this BO */
4671bb76ff1Sjsg 	if (ttm_resource_manager_usage(man) > max_bytes) {
4681bb76ff1Sjsg 		r = -ENOSPC;
4691bb76ff1Sjsg 		goto error_fini;
470c349dbc7Sjsg 	}
471fb4d8502Sjsg 
4721bb76ff1Sjsg 	INIT_LIST_HEAD(&vres->blocks);
4735ca02815Sjsg 
474fb4d8502Sjsg 	if (place->flags & TTM_PL_FLAG_TOPDOWN)
4751bb76ff1Sjsg 		vres->flags |= DRM_BUDDY_TOPDOWN_ALLOCATION;
476fb4d8502Sjsg 
4771bb76ff1Sjsg 	if (fpfn || lpfn != mgr->mm.size)
4781bb76ff1Sjsg 		/* Allocate blocks in desired range */
4791bb76ff1Sjsg 		vres->flags |= DRM_BUDDY_RANGE_ALLOCATION;
480fb4d8502Sjsg 
481*f005ef32Sjsg 	remaining_size = (u64)vres->base.size;
4825ca02815Sjsg 
4831bb76ff1Sjsg 	mutex_lock(&mgr->lock);
4841bb76ff1Sjsg 	while (remaining_size) {
4851bb76ff1Sjsg 		if (tbo->page_alignment)
4861bb76ff1Sjsg 			min_block_size = (u64)tbo->page_alignment << PAGE_SHIFT;
4875ca02815Sjsg 		else
4881bb76ff1Sjsg 			min_block_size = mgr->default_page_size;
4891bb76ff1Sjsg 
4901bb76ff1Sjsg 		BUG_ON(min_block_size < mm->chunk_size);
4911bb76ff1Sjsg 
4921bb76ff1Sjsg 		/* Limit maximum size to 2GiB due to SG table limitations */
4931bb76ff1Sjsg 		size = min(remaining_size, 2ULL << 30);
4941bb76ff1Sjsg 
495*f005ef32Sjsg 		if ((size >= (u64)pages_per_block << PAGE_SHIFT) &&
496*f005ef32Sjsg 				!(size & (((u64)pages_per_block << PAGE_SHIFT) - 1)))
4971bb76ff1Sjsg 			min_block_size = (u64)pages_per_block << PAGE_SHIFT;
4981bb76ff1Sjsg 
4991bb76ff1Sjsg 		cur_size = size;
5001bb76ff1Sjsg 
5011bb76ff1Sjsg 		if (fpfn + size != (u64)place->lpfn << PAGE_SHIFT) {
5021bb76ff1Sjsg 			/*
5031bb76ff1Sjsg 			 * Except for actual range allocation, modify the size and
5041bb76ff1Sjsg 			 * min_block_size conforming to continuous flag enablement
5051bb76ff1Sjsg 			 */
5061bb76ff1Sjsg 			if (place->flags & TTM_PL_FLAG_CONTIGUOUS) {
5071bb76ff1Sjsg 				size = roundup_pow_of_two(size);
5081bb76ff1Sjsg 				min_block_size = size;
5091bb76ff1Sjsg 			/*
5101bb76ff1Sjsg 			 * Modify the size value if size is not
5111bb76ff1Sjsg 			 * aligned with min_block_size
5121bb76ff1Sjsg 			 */
5131bb76ff1Sjsg 			} else if (!IS_ALIGNED(size, min_block_size)) {
5141bb76ff1Sjsg 				size = round_up(size, min_block_size);
5155ca02815Sjsg 			}
5165ca02815Sjsg 		}
517fb4d8502Sjsg 
5181bb76ff1Sjsg 		r = drm_buddy_alloc_blocks(mm, fpfn,
5191bb76ff1Sjsg 					   lpfn,
5201bb76ff1Sjsg 					   size,
5211bb76ff1Sjsg 					   min_block_size,
5221bb76ff1Sjsg 					   &vres->blocks,
5231bb76ff1Sjsg 					   vres->flags);
5241bb76ff1Sjsg 		if (unlikely(r))
5251bb76ff1Sjsg 			goto error_free_blocks;
5265ca02815Sjsg 
5271bb76ff1Sjsg 		if (size > remaining_size)
5281bb76ff1Sjsg 			remaining_size = 0;
5291bb76ff1Sjsg 		else
5301bb76ff1Sjsg 			remaining_size -= size;
531fb4d8502Sjsg 	}
5321bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
533fb4d8502Sjsg 
5341bb76ff1Sjsg 	if (cur_size != size) {
5351bb76ff1Sjsg 		struct drm_buddy_block *block;
5361bb76ff1Sjsg 		struct list_head *trim_list;
5371bb76ff1Sjsg 		u64 original_size;
5381bb76ff1Sjsg 		DRM_LIST_HEAD(temp);
5391bb76ff1Sjsg 
5401bb76ff1Sjsg 		trim_list = &vres->blocks;
541*f005ef32Sjsg 		original_size = (u64)vres->base.size;
5421bb76ff1Sjsg 
5431bb76ff1Sjsg 		/*
5441bb76ff1Sjsg 		 * If size value is rounded up to min_block_size, trim the last
5451bb76ff1Sjsg 		 * block to the required size
5461bb76ff1Sjsg 		 */
5471bb76ff1Sjsg 		if (!list_is_singular(&vres->blocks)) {
5481bb76ff1Sjsg 			block = list_last_entry(&vres->blocks, typeof(*block), link);
5491bb76ff1Sjsg 			list_move_tail(&block->link, &temp);
5501bb76ff1Sjsg 			trim_list = &temp;
5511bb76ff1Sjsg 			/*
5521bb76ff1Sjsg 			 * Compute the original_size value by subtracting the
5531bb76ff1Sjsg 			 * last block size with (aligned size - original size)
5541bb76ff1Sjsg 			 */
5551bb76ff1Sjsg 			original_size = amdgpu_vram_mgr_block_size(block) - (size - cur_size);
5561bb76ff1Sjsg 		}
5571bb76ff1Sjsg 
5581bb76ff1Sjsg 		mutex_lock(&mgr->lock);
5591bb76ff1Sjsg 		drm_buddy_block_trim(mm,
5601bb76ff1Sjsg 				     original_size,
5611bb76ff1Sjsg 				     trim_list);
5621bb76ff1Sjsg 		mutex_unlock(&mgr->lock);
5631bb76ff1Sjsg 
5641bb76ff1Sjsg 		if (!list_empty(&temp))
5651bb76ff1Sjsg 			list_splice_tail(trim_list, &vres->blocks);
5661bb76ff1Sjsg 	}
5671bb76ff1Sjsg 
5681bb76ff1Sjsg 	vres->base.start = 0;
5691bb76ff1Sjsg 	list_for_each_entry(block, &vres->blocks, link) {
5701bb76ff1Sjsg 		unsigned long start;
5711bb76ff1Sjsg 
5721bb76ff1Sjsg 		start = amdgpu_vram_mgr_block_start(block) +
5731bb76ff1Sjsg 			amdgpu_vram_mgr_block_size(block);
5741bb76ff1Sjsg 		start >>= PAGE_SHIFT;
5751bb76ff1Sjsg 
576*f005ef32Sjsg 		if (start > PFN_UP(vres->base.size))
577*f005ef32Sjsg 			start -= PFN_UP(vres->base.size);
5781bb76ff1Sjsg 		else
5791bb76ff1Sjsg 			start = 0;
5801bb76ff1Sjsg 		vres->base.start = max(vres->base.start, start);
5811bb76ff1Sjsg 
5821bb76ff1Sjsg 		vis_usage += amdgpu_vram_mgr_vis_size(adev, block);
5831bb76ff1Sjsg 	}
5841bb76ff1Sjsg 
5851bb76ff1Sjsg 	if (amdgpu_is_vram_mgr_blocks_contiguous(&vres->blocks))
5861bb76ff1Sjsg 		vres->base.placement |= TTM_PL_FLAG_CONTIGUOUS;
5875ca02815Sjsg 
5885ca02815Sjsg 	if (adev->gmc.xgmi.connected_to_cpu)
5891bb76ff1Sjsg 		vres->base.bus.caching = ttm_cached;
5905ca02815Sjsg 	else
5911bb76ff1Sjsg 		vres->base.bus.caching = ttm_write_combined;
5925ca02815Sjsg 
593fb4d8502Sjsg 	atomic64_add(vis_usage, &mgr->vis_usage);
5941bb76ff1Sjsg 	*res = &vres->base;
595fb4d8502Sjsg 	return 0;
596fb4d8502Sjsg 
5971bb76ff1Sjsg error_free_blocks:
5981bb76ff1Sjsg 	drm_buddy_free_list(mm, &vres->blocks);
5991bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
6001bb76ff1Sjsg error_fini:
6011bb76ff1Sjsg 	ttm_resource_fini(man, &vres->base);
6021bb76ff1Sjsg 	kfree(vres);
603fb4d8502Sjsg 
604ad8b1aafSjsg 	return r;
605fb4d8502Sjsg }
606fb4d8502Sjsg 
607fb4d8502Sjsg /**
608fb4d8502Sjsg  * amdgpu_vram_mgr_del - free ranges
609fb4d8502Sjsg  *
610fb4d8502Sjsg  * @man: TTM memory type manager
6115ca02815Sjsg  * @res: TTM memory object
612fb4d8502Sjsg  *
613fb4d8502Sjsg  * Free the allocated VRAM again.
614fb4d8502Sjsg  */
amdgpu_vram_mgr_del(struct ttm_resource_manager * man,struct ttm_resource * res)615ad8b1aafSjsg static void amdgpu_vram_mgr_del(struct ttm_resource_manager *man,
6165ca02815Sjsg 				struct ttm_resource *res)
617fb4d8502Sjsg {
6181bb76ff1Sjsg 	struct amdgpu_vram_mgr_resource *vres = to_amdgpu_vram_mgr_resource(res);
619ad8b1aafSjsg 	struct amdgpu_vram_mgr *mgr = to_vram_mgr(man);
620ad8b1aafSjsg 	struct amdgpu_device *adev = to_amdgpu_device(mgr);
6211bb76ff1Sjsg 	struct drm_buddy *mm = &mgr->mm;
6221bb76ff1Sjsg 	struct drm_buddy_block *block;
6231bb76ff1Sjsg 	uint64_t vis_usage = 0;
624fb4d8502Sjsg 
6251bb76ff1Sjsg 	mutex_lock(&mgr->lock);
6261bb76ff1Sjsg 	list_for_each_entry(block, &vres->blocks, link)
6271bb76ff1Sjsg 		vis_usage += amdgpu_vram_mgr_vis_size(adev, block);
6285ca02815Sjsg 
6295ca02815Sjsg 	amdgpu_vram_mgr_do_reserve(man);
630fb4d8502Sjsg 
6311bb76ff1Sjsg 	drm_buddy_free_list(mm, &vres->blocks);
6321bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
6331bb76ff1Sjsg 
634fb4d8502Sjsg 	atomic64_sub(vis_usage, &mgr->vis_usage);
635fb4d8502Sjsg 
6361bb76ff1Sjsg 	ttm_resource_fini(man, res);
6371bb76ff1Sjsg 	kfree(vres);
638fb4d8502Sjsg }
639fb4d8502Sjsg 
640fb4d8502Sjsg /**
641ad8b1aafSjsg  * amdgpu_vram_mgr_alloc_sgt - allocate and fill a sg table
642ad8b1aafSjsg  *
643ad8b1aafSjsg  * @adev: amdgpu device pointer
6445ca02815Sjsg  * @res: TTM memory object
6455ca02815Sjsg  * @offset: byte offset from the base of VRAM BO
6465ca02815Sjsg  * @length: number of bytes to export in sg_table
647ad8b1aafSjsg  * @dev: the other device
648ad8b1aafSjsg  * @dir: dma direction
649ad8b1aafSjsg  * @sgt: resulting sg table
650ad8b1aafSjsg  *
651ad8b1aafSjsg  * Allocate and fill a sg table from a VRAM allocation.
652ad8b1aafSjsg  */
amdgpu_vram_mgr_alloc_sgt(struct amdgpu_device * adev,struct ttm_resource * res,u64 offset,u64 length,struct device * dev,enum dma_data_direction dir,struct sg_table ** sgt)653ad8b1aafSjsg int amdgpu_vram_mgr_alloc_sgt(struct amdgpu_device *adev,
6545ca02815Sjsg 			      struct ttm_resource *res,
6555ca02815Sjsg 			      u64 offset, u64 length,
656ad8b1aafSjsg 			      struct device *dev,
657ad8b1aafSjsg 			      enum dma_data_direction dir,
658ad8b1aafSjsg 			      struct sg_table **sgt)
659ad8b1aafSjsg {
660ad8b1aafSjsg 	STUB();
661ad8b1aafSjsg 	return -ENOSYS;
662ad8b1aafSjsg #ifdef notyet
6635ca02815Sjsg 	struct amdgpu_res_cursor cursor;
664ad8b1aafSjsg 	struct scatterlist *sg;
665ad8b1aafSjsg 	int num_entries = 0;
666ad8b1aafSjsg 	int i, r;
667ad8b1aafSjsg 
668ad8b1aafSjsg 	*sgt = kmalloc(sizeof(**sgt), GFP_KERNEL);
669ad8b1aafSjsg 	if (!*sgt)
670ad8b1aafSjsg 		return -ENOMEM;
671ad8b1aafSjsg 
6721bb76ff1Sjsg 	/* Determine the number of DRM_BUDDY blocks to export */
6735ca02815Sjsg 	amdgpu_res_first(res, offset, length, &cursor);
6745ca02815Sjsg 	while (cursor.remaining) {
6755ca02815Sjsg 		num_entries++;
6765ca02815Sjsg 		amdgpu_res_next(&cursor, cursor.size);
6775ca02815Sjsg 	}
678ad8b1aafSjsg 
679ad8b1aafSjsg 	r = sg_alloc_table(*sgt, num_entries, GFP_KERNEL);
680ad8b1aafSjsg 	if (r)
681ad8b1aafSjsg 		goto error_free;
682ad8b1aafSjsg 
6835ca02815Sjsg 	/* Initialize scatterlist nodes of sg_table */
684ad8b1aafSjsg 	for_each_sgtable_sg((*sgt), sg, i)
685ad8b1aafSjsg 		sg->length = 0;
686ad8b1aafSjsg 
6875ca02815Sjsg 	/*
6881bb76ff1Sjsg 	 * Walk down DRM_BUDDY blocks to populate scatterlist nodes
6891bb76ff1Sjsg 	 * @note: Use iterator api to get first the DRM_BUDDY block
6905ca02815Sjsg 	 * and the number of bytes from it. Access the following
6911bb76ff1Sjsg 	 * DRM_BUDDY block(s) if more buffer needs to exported
6925ca02815Sjsg 	 */
6935ca02815Sjsg 	amdgpu_res_first(res, offset, length, &cursor);
694ad8b1aafSjsg 	for_each_sgtable_sg((*sgt), sg, i) {
6955ca02815Sjsg 		phys_addr_t phys = cursor.start + adev->gmc.aper_base;
6965ca02815Sjsg 		size_t size = cursor.size;
697ad8b1aafSjsg 		dma_addr_t addr;
698ad8b1aafSjsg 
699ad8b1aafSjsg 		addr = dma_map_resource(dev, phys, size, dir,
700ad8b1aafSjsg 					DMA_ATTR_SKIP_CPU_SYNC);
701ad8b1aafSjsg 		r = dma_mapping_error(dev, addr);
702ad8b1aafSjsg 		if (r)
703ad8b1aafSjsg 			goto error_unmap;
704ad8b1aafSjsg 
705ad8b1aafSjsg 		sg_set_page(sg, NULL, size, 0);
706ad8b1aafSjsg 		sg_dma_address(sg) = addr;
707ad8b1aafSjsg 		sg_dma_len(sg) = size;
7085ca02815Sjsg 
7095ca02815Sjsg 		amdgpu_res_next(&cursor, cursor.size);
710ad8b1aafSjsg 	}
7115ca02815Sjsg 
712ad8b1aafSjsg 	return 0;
713ad8b1aafSjsg 
714ad8b1aafSjsg error_unmap:
715ad8b1aafSjsg 	for_each_sgtable_sg((*sgt), sg, i) {
716ad8b1aafSjsg 		if (!sg->length)
717ad8b1aafSjsg 			continue;
718ad8b1aafSjsg 
719ad8b1aafSjsg 		dma_unmap_resource(dev, sg->dma_address,
720ad8b1aafSjsg 				   sg->length, dir,
721ad8b1aafSjsg 				   DMA_ATTR_SKIP_CPU_SYNC);
722ad8b1aafSjsg 	}
723ad8b1aafSjsg 	sg_free_table(*sgt);
724ad8b1aafSjsg 
725ad8b1aafSjsg error_free:
726ad8b1aafSjsg 	kfree(*sgt);
727ad8b1aafSjsg 	return r;
728ad8b1aafSjsg #endif
729ad8b1aafSjsg }
730ad8b1aafSjsg 
731ad8b1aafSjsg /**
7325ca02815Sjsg  * amdgpu_vram_mgr_free_sgt - allocate and fill a sg table
733ad8b1aafSjsg  *
7345ca02815Sjsg  * @dev: device pointer
7355ca02815Sjsg  * @dir: data direction of resource to unmap
736ad8b1aafSjsg  * @sgt: sg table to free
737ad8b1aafSjsg  *
738ad8b1aafSjsg  * Free a previously allocate sg table.
739ad8b1aafSjsg  */
amdgpu_vram_mgr_free_sgt(struct device * dev,enum dma_data_direction dir,struct sg_table * sgt)7405ca02815Sjsg void amdgpu_vram_mgr_free_sgt(struct device *dev,
741ad8b1aafSjsg 			      enum dma_data_direction dir,
742ad8b1aafSjsg 			      struct sg_table *sgt)
743ad8b1aafSjsg {
744ad8b1aafSjsg 	STUB();
745ad8b1aafSjsg #ifdef notyet
746ad8b1aafSjsg 	struct scatterlist *sg;
747ad8b1aafSjsg 	int i;
748ad8b1aafSjsg 
749ad8b1aafSjsg 	for_each_sgtable_sg(sgt, sg, i)
750ad8b1aafSjsg 		dma_unmap_resource(dev, sg->dma_address,
751ad8b1aafSjsg 				   sg->length, dir,
752ad8b1aafSjsg 				   DMA_ATTR_SKIP_CPU_SYNC);
753ad8b1aafSjsg 	sg_free_table(sgt);
754ad8b1aafSjsg 	kfree(sgt);
755ad8b1aafSjsg #endif
756ad8b1aafSjsg }
757ad8b1aafSjsg 
758ad8b1aafSjsg /**
759fb4d8502Sjsg  * amdgpu_vram_mgr_vis_usage - how many bytes are used in the visible part
760fb4d8502Sjsg  *
7611bb76ff1Sjsg  * @mgr: amdgpu_vram_mgr pointer
762fb4d8502Sjsg  *
763fb4d8502Sjsg  * Returns how many bytes are used in the visible part of VRAM
764fb4d8502Sjsg  */
amdgpu_vram_mgr_vis_usage(struct amdgpu_vram_mgr * mgr)7651bb76ff1Sjsg uint64_t amdgpu_vram_mgr_vis_usage(struct amdgpu_vram_mgr *mgr)
766fb4d8502Sjsg {
767fb4d8502Sjsg 	return atomic64_read(&mgr->vis_usage);
768fb4d8502Sjsg }
769fb4d8502Sjsg 
770fb4d8502Sjsg /**
7711bb76ff1Sjsg  * amdgpu_vram_mgr_intersects - test each drm buddy block for intersection
7721bb76ff1Sjsg  *
7731bb76ff1Sjsg  * @man: TTM memory type manager
7741bb76ff1Sjsg  * @res: The resource to test
7751bb76ff1Sjsg  * @place: The place to test against
7761bb76ff1Sjsg  * @size: Size of the new allocation
7771bb76ff1Sjsg  *
7781bb76ff1Sjsg  * Test each drm buddy block for intersection for eviction decision.
7791bb76ff1Sjsg  */
amdgpu_vram_mgr_intersects(struct ttm_resource_manager * man,struct ttm_resource * res,const struct ttm_place * place,size_t size)7801bb76ff1Sjsg static bool amdgpu_vram_mgr_intersects(struct ttm_resource_manager *man,
7811bb76ff1Sjsg 				       struct ttm_resource *res,
7821bb76ff1Sjsg 				       const struct ttm_place *place,
7831bb76ff1Sjsg 				       size_t size)
7841bb76ff1Sjsg {
7851bb76ff1Sjsg 	struct amdgpu_vram_mgr_resource *mgr = to_amdgpu_vram_mgr_resource(res);
7861bb76ff1Sjsg 	struct drm_buddy_block *block;
7871bb76ff1Sjsg 
7881bb76ff1Sjsg 	/* Check each drm buddy block individually */
7891bb76ff1Sjsg 	list_for_each_entry(block, &mgr->blocks, link) {
7901bb76ff1Sjsg 		unsigned long fpfn =
7911bb76ff1Sjsg 			amdgpu_vram_mgr_block_start(block) >> PAGE_SHIFT;
7921bb76ff1Sjsg 		unsigned long lpfn = fpfn +
7931bb76ff1Sjsg 			(amdgpu_vram_mgr_block_size(block) >> PAGE_SHIFT);
7941bb76ff1Sjsg 
7951bb76ff1Sjsg 		if (place->fpfn < lpfn &&
7961bb76ff1Sjsg 		    (!place->lpfn || place->lpfn > fpfn))
7971bb76ff1Sjsg 			return true;
7981bb76ff1Sjsg 	}
7991bb76ff1Sjsg 
8001bb76ff1Sjsg 	return false;
8011bb76ff1Sjsg }
8021bb76ff1Sjsg 
8031bb76ff1Sjsg /**
8041bb76ff1Sjsg  * amdgpu_vram_mgr_compatible - test each drm buddy block for compatibility
8051bb76ff1Sjsg  *
8061bb76ff1Sjsg  * @man: TTM memory type manager
8071bb76ff1Sjsg  * @res: The resource to test
8081bb76ff1Sjsg  * @place: The place to test against
8091bb76ff1Sjsg  * @size: Size of the new allocation
8101bb76ff1Sjsg  *
8111bb76ff1Sjsg  * Test each drm buddy block for placement compatibility.
8121bb76ff1Sjsg  */
amdgpu_vram_mgr_compatible(struct ttm_resource_manager * man,struct ttm_resource * res,const struct ttm_place * place,size_t size)8131bb76ff1Sjsg static bool amdgpu_vram_mgr_compatible(struct ttm_resource_manager *man,
8141bb76ff1Sjsg 				       struct ttm_resource *res,
8151bb76ff1Sjsg 				       const struct ttm_place *place,
8161bb76ff1Sjsg 				       size_t size)
8171bb76ff1Sjsg {
8181bb76ff1Sjsg 	struct amdgpu_vram_mgr_resource *mgr = to_amdgpu_vram_mgr_resource(res);
8191bb76ff1Sjsg 	struct drm_buddy_block *block;
8201bb76ff1Sjsg 
8211bb76ff1Sjsg 	/* Check each drm buddy block individually */
8221bb76ff1Sjsg 	list_for_each_entry(block, &mgr->blocks, link) {
8231bb76ff1Sjsg 		unsigned long fpfn =
8241bb76ff1Sjsg 			amdgpu_vram_mgr_block_start(block) >> PAGE_SHIFT;
8251bb76ff1Sjsg 		unsigned long lpfn = fpfn +
8261bb76ff1Sjsg 			(amdgpu_vram_mgr_block_size(block) >> PAGE_SHIFT);
8271bb76ff1Sjsg 
8281bb76ff1Sjsg 		if (fpfn < place->fpfn ||
8291bb76ff1Sjsg 		    (place->lpfn && lpfn > place->lpfn))
8301bb76ff1Sjsg 			return false;
8311bb76ff1Sjsg 	}
8321bb76ff1Sjsg 
8331bb76ff1Sjsg 	return true;
8341bb76ff1Sjsg }
8351bb76ff1Sjsg 
8361bb76ff1Sjsg /**
837fb4d8502Sjsg  * amdgpu_vram_mgr_debug - dump VRAM table
838fb4d8502Sjsg  *
839fb4d8502Sjsg  * @man: TTM memory type manager
840fb4d8502Sjsg  * @printer: DRM printer to use
841fb4d8502Sjsg  *
842fb4d8502Sjsg  * Dump the table content using printk.
843fb4d8502Sjsg  */
amdgpu_vram_mgr_debug(struct ttm_resource_manager * man,struct drm_printer * printer)844ad8b1aafSjsg static void amdgpu_vram_mgr_debug(struct ttm_resource_manager *man,
845fb4d8502Sjsg 				  struct drm_printer *printer)
846fb4d8502Sjsg {
847ad8b1aafSjsg 	struct amdgpu_vram_mgr *mgr = to_vram_mgr(man);
8481bb76ff1Sjsg 	struct drm_buddy *mm = &mgr->mm;
8492e481ce4Sjsg 	struct amdgpu_vram_reservation *rsv;
850fb4d8502Sjsg 
8511bb76ff1Sjsg 	drm_printf(printer, "  vis usage:%llu\n",
8521bb76ff1Sjsg 		   amdgpu_vram_mgr_vis_usage(mgr));
853fb4d8502Sjsg 
8541bb76ff1Sjsg 	mutex_lock(&mgr->lock);
8551bb76ff1Sjsg 	drm_printf(printer, "default_page_size: %lluKiB\n",
8561bb76ff1Sjsg 		   mgr->default_page_size >> 10);
8571bb76ff1Sjsg 
8581bb76ff1Sjsg 	drm_buddy_print(mm, printer);
8591bb76ff1Sjsg 
8601bb76ff1Sjsg 	drm_printf(printer, "reserved:\n");
8612e481ce4Sjsg 	list_for_each_entry(rsv, &mgr->reserved_pages, blocks)
8622e481ce4Sjsg 		drm_printf(printer, "%#018llx-%#018llx: %llu\n",
8632e481ce4Sjsg 			rsv->start, rsv->start + rsv->size, rsv->size);
8641bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
865fb4d8502Sjsg }
866fb4d8502Sjsg 
867*f005ef32Sjsg static const struct ttm_resource_manager_func amdgpu_dummy_vram_mgr_func = {
868*f005ef32Sjsg 	.alloc	= amdgpu_dummy_vram_mgr_new,
869*f005ef32Sjsg 	.free	= amdgpu_dummy_vram_mgr_del,
870*f005ef32Sjsg 	.intersects = amdgpu_dummy_vram_mgr_intersects,
871*f005ef32Sjsg 	.compatible = amdgpu_dummy_vram_mgr_compatible,
872*f005ef32Sjsg 	.debug	= amdgpu_dummy_vram_mgr_debug
873*f005ef32Sjsg };
874*f005ef32Sjsg 
875ad8b1aafSjsg static const struct ttm_resource_manager_func amdgpu_vram_mgr_func = {
876ad8b1aafSjsg 	.alloc	= amdgpu_vram_mgr_new,
877ad8b1aafSjsg 	.free	= amdgpu_vram_mgr_del,
8781bb76ff1Sjsg 	.intersects = amdgpu_vram_mgr_intersects,
8791bb76ff1Sjsg 	.compatible = amdgpu_vram_mgr_compatible,
880fb4d8502Sjsg 	.debug	= amdgpu_vram_mgr_debug
881fb4d8502Sjsg };
8825ca02815Sjsg 
8835ca02815Sjsg /**
8845ca02815Sjsg  * amdgpu_vram_mgr_init - init VRAM manager and DRM MM
8855ca02815Sjsg  *
8865ca02815Sjsg  * @adev: amdgpu_device pointer
8875ca02815Sjsg  *
8885ca02815Sjsg  * Allocate and initialize the VRAM manager.
8895ca02815Sjsg  */
amdgpu_vram_mgr_init(struct amdgpu_device * adev)8905ca02815Sjsg int amdgpu_vram_mgr_init(struct amdgpu_device *adev)
8915ca02815Sjsg {
8925ca02815Sjsg 	struct amdgpu_vram_mgr *mgr = &adev->mman.vram_mgr;
8935ca02815Sjsg 	struct ttm_resource_manager *man = &mgr->manager;
8941bb76ff1Sjsg 	int err;
8955ca02815Sjsg 
8961bb76ff1Sjsg 	ttm_resource_manager_init(man, &adev->mman.bdev,
8971bb76ff1Sjsg 				  adev->gmc.real_vram_size);
8985ca02815Sjsg 
899*f005ef32Sjsg 	rw_init(&mgr->lock, "vrmgr");
900*f005ef32Sjsg 	INIT_LIST_HEAD(&mgr->reservations_pending);
901*f005ef32Sjsg 	INIT_LIST_HEAD(&mgr->reserved_pages);
902*f005ef32Sjsg 	mgr->default_page_size = PAGE_SIZE;
903*f005ef32Sjsg 
904*f005ef32Sjsg 	if (!adev->gmc.is_app_apu) {
9055ca02815Sjsg 		man->func = &amdgpu_vram_mgr_func;
9065ca02815Sjsg 
9071bb76ff1Sjsg 		err = drm_buddy_init(&mgr->mm, man->size, PAGE_SIZE);
9081bb76ff1Sjsg 		if (err)
9091bb76ff1Sjsg 			return err;
910*f005ef32Sjsg 	} else {
911*f005ef32Sjsg 		man->func = &amdgpu_dummy_vram_mgr_func;
912*f005ef32Sjsg 		DRM_INFO("Setup dummy vram mgr\n");
913*f005ef32Sjsg 	}
9145ca02815Sjsg 
9155ca02815Sjsg 	ttm_set_driver_manager(&adev->mman.bdev, TTM_PL_VRAM, &mgr->manager);
9165ca02815Sjsg 	ttm_resource_manager_set_used(man, true);
9175ca02815Sjsg 	return 0;
9185ca02815Sjsg }
9195ca02815Sjsg 
9205ca02815Sjsg /**
9215ca02815Sjsg  * amdgpu_vram_mgr_fini - free and destroy VRAM manager
9225ca02815Sjsg  *
9235ca02815Sjsg  * @adev: amdgpu_device pointer
9245ca02815Sjsg  *
9255ca02815Sjsg  * Destroy and free the VRAM manager, returns -EBUSY if ranges are still
9265ca02815Sjsg  * allocated inside it.
9275ca02815Sjsg  */
amdgpu_vram_mgr_fini(struct amdgpu_device * adev)9285ca02815Sjsg void amdgpu_vram_mgr_fini(struct amdgpu_device *adev)
9295ca02815Sjsg {
9305ca02815Sjsg 	struct amdgpu_vram_mgr *mgr = &adev->mman.vram_mgr;
9315ca02815Sjsg 	struct ttm_resource_manager *man = &mgr->manager;
9325ca02815Sjsg 	int ret;
9335ca02815Sjsg 	struct amdgpu_vram_reservation *rsv, *temp;
9345ca02815Sjsg 
9355ca02815Sjsg 	ttm_resource_manager_set_used(man, false);
9365ca02815Sjsg 
9375ca02815Sjsg 	ret = ttm_resource_manager_evict_all(&adev->mman.bdev, man);
9385ca02815Sjsg 	if (ret)
9395ca02815Sjsg 		return;
9405ca02815Sjsg 
9411bb76ff1Sjsg 	mutex_lock(&mgr->lock);
9421bb76ff1Sjsg 	list_for_each_entry_safe(rsv, temp, &mgr->reservations_pending, blocks)
9435ca02815Sjsg 		kfree(rsv);
9445ca02815Sjsg 
9451bb76ff1Sjsg 	list_for_each_entry_safe(rsv, temp, &mgr->reserved_pages, blocks) {
946dcffe995Sjsg 		drm_buddy_free_list(&mgr->mm, &rsv->allocated);
9475ca02815Sjsg 		kfree(rsv);
9485ca02815Sjsg 	}
949*f005ef32Sjsg 	if (!adev->gmc.is_app_apu)
9501bb76ff1Sjsg 		drm_buddy_fini(&mgr->mm);
9511bb76ff1Sjsg 	mutex_unlock(&mgr->lock);
9525ca02815Sjsg 
9535ca02815Sjsg 	ttm_resource_manager_cleanup(man);
9545ca02815Sjsg 	ttm_set_driver_manager(&adev->mman.bdev, TTM_PL_VRAM, NULL);
9555ca02815Sjsg }
956