1fb4d8502Sjsg /* 2fb4d8502Sjsg * Copyright 2013 Advanced Micro Devices, Inc. 3fb4d8502Sjsg * All Rights Reserved. 4fb4d8502Sjsg * 5fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 6fb4d8502Sjsg * copy of this software and associated documentation files (the 7fb4d8502Sjsg * "Software"), to deal in the Software without restriction, including 8fb4d8502Sjsg * without limitation the rights to use, copy, modify, merge, publish, 9fb4d8502Sjsg * distribute, sub license, and/or sell copies of the Software, and to 10fb4d8502Sjsg * permit persons to whom the Software is furnished to do so, subject to 11fb4d8502Sjsg * the following conditions: 12fb4d8502Sjsg * 13fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 14fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 15fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 16fb4d8502Sjsg * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 17fb4d8502Sjsg * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 18fb4d8502Sjsg * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 19fb4d8502Sjsg * USE OR OTHER DEALINGS IN THE SOFTWARE. 20fb4d8502Sjsg * 21fb4d8502Sjsg * The above copyright notice and this permission notice (including the 22fb4d8502Sjsg * next paragraph) shall be included in all copies or substantial portions 23fb4d8502Sjsg * of the Software. 24fb4d8502Sjsg * 25fb4d8502Sjsg * Authors: Christian König <christian.koenig@amd.com> 26fb4d8502Sjsg */ 27fb4d8502Sjsg 28fb4d8502Sjsg #include <linux/firmware.h> 29fb4d8502Sjsg #include <linux/module.h> 30c349dbc7Sjsg 31fb4d8502Sjsg #include <drm/drm.h> 325ca02815Sjsg #include <drm/drm_drv.h> 33fb4d8502Sjsg 34fb4d8502Sjsg #include "amdgpu.h" 35fb4d8502Sjsg #include "amdgpu_pm.h" 36fb4d8502Sjsg #include "amdgpu_vce.h" 371bb76ff1Sjsg #include "amdgpu_cs.h" 38fb4d8502Sjsg #include "cikd.h" 39fb4d8502Sjsg 40fb4d8502Sjsg /* 1 second timeout */ 41fb4d8502Sjsg #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000) 42fb4d8502Sjsg 43fb4d8502Sjsg /* Firmware Names */ 44fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_CIK 45fb4d8502Sjsg #define FIRMWARE_BONAIRE "amdgpu/bonaire_vce.bin" 46fb4d8502Sjsg #define FIRMWARE_KABINI "amdgpu/kabini_vce.bin" 47fb4d8502Sjsg #define FIRMWARE_KAVERI "amdgpu/kaveri_vce.bin" 48fb4d8502Sjsg #define FIRMWARE_HAWAII "amdgpu/hawaii_vce.bin" 49fb4d8502Sjsg #define FIRMWARE_MULLINS "amdgpu/mullins_vce.bin" 50fb4d8502Sjsg #endif 51fb4d8502Sjsg #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin" 52fb4d8502Sjsg #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin" 53fb4d8502Sjsg #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin" 54fb4d8502Sjsg #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin" 55fb4d8502Sjsg #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin" 56fb4d8502Sjsg #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin" 57fb4d8502Sjsg #define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin" 58fb4d8502Sjsg #define FIRMWARE_VEGAM "amdgpu/vegam_vce.bin" 59fb4d8502Sjsg 60fb4d8502Sjsg #define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin" 61fb4d8502Sjsg #define FIRMWARE_VEGA12 "amdgpu/vega12_vce.bin" 62fb4d8502Sjsg #define FIRMWARE_VEGA20 "amdgpu/vega20_vce.bin" 63fb4d8502Sjsg 64fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_CIK 65fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_BONAIRE); 66fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_KABINI); 67fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_KAVERI); 68fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_HAWAII); 69fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_MULLINS); 70fb4d8502Sjsg #endif 71fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_TONGA); 72fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_CARRIZO); 73fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_FIJI); 74fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_STONEY); 75fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_POLARIS10); 76fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_POLARIS11); 77fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_POLARIS12); 78fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_VEGAM); 79fb4d8502Sjsg 80fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_VEGA10); 81fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_VEGA12); 82fb4d8502Sjsg MODULE_FIRMWARE(FIRMWARE_VEGA20); 83fb4d8502Sjsg 84fb4d8502Sjsg static void amdgpu_vce_idle_work_handler(struct work_struct *work); 85c349dbc7Sjsg static int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, 86c349dbc7Sjsg struct dma_fence **fence); 87c349dbc7Sjsg static int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, 88c349dbc7Sjsg bool direct, struct dma_fence **fence); 89fb4d8502Sjsg 90fb4d8502Sjsg /** 915ca02815Sjsg * amdgpu_vce_sw_init - allocate memory, load vce firmware 92fb4d8502Sjsg * 93fb4d8502Sjsg * @adev: amdgpu_device pointer 945ca02815Sjsg * @size: size for the new BO 95fb4d8502Sjsg * 96fb4d8502Sjsg * First step to get VCE online, allocate memory and load the firmware 97fb4d8502Sjsg */ 98fb4d8502Sjsg int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size) 99fb4d8502Sjsg { 100fb4d8502Sjsg const char *fw_name; 101fb4d8502Sjsg const struct common_firmware_header *hdr; 102f005ef32Sjsg unsigned int ucode_version, version_major, version_minor, binary_id; 103fb4d8502Sjsg int i, r; 104fb4d8502Sjsg 105fb4d8502Sjsg switch (adev->asic_type) { 106fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_CIK 107fb4d8502Sjsg case CHIP_BONAIRE: 108fb4d8502Sjsg fw_name = FIRMWARE_BONAIRE; 109fb4d8502Sjsg break; 110fb4d8502Sjsg case CHIP_KAVERI: 111fb4d8502Sjsg fw_name = FIRMWARE_KAVERI; 112fb4d8502Sjsg break; 113fb4d8502Sjsg case CHIP_KABINI: 114fb4d8502Sjsg fw_name = FIRMWARE_KABINI; 115fb4d8502Sjsg break; 116fb4d8502Sjsg case CHIP_HAWAII: 117fb4d8502Sjsg fw_name = FIRMWARE_HAWAII; 118fb4d8502Sjsg break; 119fb4d8502Sjsg case CHIP_MULLINS: 120fb4d8502Sjsg fw_name = FIRMWARE_MULLINS; 121fb4d8502Sjsg break; 122fb4d8502Sjsg #endif 123fb4d8502Sjsg case CHIP_TONGA: 124fb4d8502Sjsg fw_name = FIRMWARE_TONGA; 125fb4d8502Sjsg break; 126fb4d8502Sjsg case CHIP_CARRIZO: 127fb4d8502Sjsg fw_name = FIRMWARE_CARRIZO; 128fb4d8502Sjsg break; 129fb4d8502Sjsg case CHIP_FIJI: 130fb4d8502Sjsg fw_name = FIRMWARE_FIJI; 131fb4d8502Sjsg break; 132fb4d8502Sjsg case CHIP_STONEY: 133fb4d8502Sjsg fw_name = FIRMWARE_STONEY; 134fb4d8502Sjsg break; 135fb4d8502Sjsg case CHIP_POLARIS10: 136fb4d8502Sjsg fw_name = FIRMWARE_POLARIS10; 137fb4d8502Sjsg break; 138fb4d8502Sjsg case CHIP_POLARIS11: 139fb4d8502Sjsg fw_name = FIRMWARE_POLARIS11; 140fb4d8502Sjsg break; 141fb4d8502Sjsg case CHIP_POLARIS12: 142fb4d8502Sjsg fw_name = FIRMWARE_POLARIS12; 143fb4d8502Sjsg break; 144fb4d8502Sjsg case CHIP_VEGAM: 145fb4d8502Sjsg fw_name = FIRMWARE_VEGAM; 146fb4d8502Sjsg break; 147fb4d8502Sjsg case CHIP_VEGA10: 148fb4d8502Sjsg fw_name = FIRMWARE_VEGA10; 149fb4d8502Sjsg break; 150fb4d8502Sjsg case CHIP_VEGA12: 151fb4d8502Sjsg fw_name = FIRMWARE_VEGA12; 152fb4d8502Sjsg break; 153fb4d8502Sjsg case CHIP_VEGA20: 154fb4d8502Sjsg fw_name = FIRMWARE_VEGA20; 155fb4d8502Sjsg break; 156fb4d8502Sjsg 157fb4d8502Sjsg default: 158fb4d8502Sjsg return -EINVAL; 159fb4d8502Sjsg } 160fb4d8502Sjsg 161f005ef32Sjsg r = amdgpu_ucode_request(adev, &adev->vce.fw, fw_name); 162fb4d8502Sjsg if (r) { 163fb4d8502Sjsg dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n", 164fb4d8502Sjsg fw_name); 165f005ef32Sjsg amdgpu_ucode_release(&adev->vce.fw); 166fb4d8502Sjsg return r; 167fb4d8502Sjsg } 168fb4d8502Sjsg 169fb4d8502Sjsg hdr = (const struct common_firmware_header *)adev->vce.fw->data; 170fb4d8502Sjsg 171fb4d8502Sjsg ucode_version = le32_to_cpu(hdr->ucode_version); 172fb4d8502Sjsg version_major = (ucode_version >> 20) & 0xfff; 173fb4d8502Sjsg version_minor = (ucode_version >> 8) & 0xfff; 174fb4d8502Sjsg binary_id = ucode_version & 0xff; 175fb4d8502Sjsg DRM_INFO("Found VCE firmware Version: %d.%d Binary ID: %d\n", 176fb4d8502Sjsg version_major, version_minor, binary_id); 177fb4d8502Sjsg adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) | 178fb4d8502Sjsg (binary_id << 8)); 179fb4d8502Sjsg 180fb4d8502Sjsg r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 181f005ef32Sjsg AMDGPU_GEM_DOMAIN_VRAM | 182f005ef32Sjsg AMDGPU_GEM_DOMAIN_GTT, 183f005ef32Sjsg &adev->vce.vcpu_bo, 184fb4d8502Sjsg &adev->vce.gpu_addr, &adev->vce.cpu_addr); 185fb4d8502Sjsg if (r) { 186fb4d8502Sjsg dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r); 187fb4d8502Sjsg return r; 188fb4d8502Sjsg } 189fb4d8502Sjsg 190fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { 191fb4d8502Sjsg atomic_set(&adev->vce.handles[i], 0); 192fb4d8502Sjsg adev->vce.filp[i] = NULL; 193fb4d8502Sjsg } 194fb4d8502Sjsg 195fb4d8502Sjsg INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler); 196fb4d8502Sjsg rw_init(&adev->vce.idle_mutex, "vceidle"); 197fb4d8502Sjsg 198fb4d8502Sjsg return 0; 199fb4d8502Sjsg } 200fb4d8502Sjsg 201fb4d8502Sjsg /** 2025ca02815Sjsg * amdgpu_vce_sw_fini - free memory 203fb4d8502Sjsg * 204fb4d8502Sjsg * @adev: amdgpu_device pointer 205fb4d8502Sjsg * 206fb4d8502Sjsg * Last step on VCE teardown, free firmware memory 207fb4d8502Sjsg */ 208fb4d8502Sjsg int amdgpu_vce_sw_fini(struct amdgpu_device *adev) 209fb4d8502Sjsg { 210f005ef32Sjsg unsigned int i; 211fb4d8502Sjsg 212fb4d8502Sjsg if (adev->vce.vcpu_bo == NULL) 213fb4d8502Sjsg return 0; 214fb4d8502Sjsg 215fb4d8502Sjsg drm_sched_entity_destroy(&adev->vce.entity); 216fb4d8502Sjsg 217fb4d8502Sjsg for (i = 0; i < adev->vce.num_rings; i++) 218fb4d8502Sjsg amdgpu_ring_fini(&adev->vce.ring[i]); 219fb4d8502Sjsg 220f005ef32Sjsg amdgpu_ucode_release(&adev->vce.fw); 221fb4d8502Sjsg mutex_destroy(&adev->vce.idle_mutex); 222fb4d8502Sjsg 223*a0d73938Sjsg amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr, 224*a0d73938Sjsg (void **)&adev->vce.cpu_addr); 225*a0d73938Sjsg 226fb4d8502Sjsg return 0; 227fb4d8502Sjsg } 228fb4d8502Sjsg 229fb4d8502Sjsg /** 230fb4d8502Sjsg * amdgpu_vce_entity_init - init entity 231fb4d8502Sjsg * 232fb4d8502Sjsg * @adev: amdgpu_device pointer 233fb4d8502Sjsg * 234fb4d8502Sjsg */ 235fb4d8502Sjsg int amdgpu_vce_entity_init(struct amdgpu_device *adev) 236fb4d8502Sjsg { 237fb4d8502Sjsg struct amdgpu_ring *ring; 238c349dbc7Sjsg struct drm_gpu_scheduler *sched; 239fb4d8502Sjsg int r; 240fb4d8502Sjsg 241fb4d8502Sjsg ring = &adev->vce.ring[0]; 242c349dbc7Sjsg sched = &ring->sched; 243c349dbc7Sjsg r = drm_sched_entity_init(&adev->vce.entity, DRM_SCHED_PRIORITY_NORMAL, 244c349dbc7Sjsg &sched, 1, NULL); 245fb4d8502Sjsg if (r != 0) { 246fb4d8502Sjsg DRM_ERROR("Failed setting up VCE run queue.\n"); 247fb4d8502Sjsg return r; 248fb4d8502Sjsg } 249fb4d8502Sjsg 250fb4d8502Sjsg return 0; 251fb4d8502Sjsg } 252fb4d8502Sjsg 253fb4d8502Sjsg /** 254fb4d8502Sjsg * amdgpu_vce_suspend - unpin VCE fw memory 255fb4d8502Sjsg * 256fb4d8502Sjsg * @adev: amdgpu_device pointer 257fb4d8502Sjsg * 258fb4d8502Sjsg */ 259fb4d8502Sjsg int amdgpu_vce_suspend(struct amdgpu_device *adev) 260fb4d8502Sjsg { 261fb4d8502Sjsg int i; 262fb4d8502Sjsg 263fb4d8502Sjsg cancel_delayed_work_sync(&adev->vce.idle_work); 264fb4d8502Sjsg 265fb4d8502Sjsg if (adev->vce.vcpu_bo == NULL) 266fb4d8502Sjsg return 0; 267fb4d8502Sjsg 268fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) 269fb4d8502Sjsg if (atomic_read(&adev->vce.handles[i])) 270fb4d8502Sjsg break; 271fb4d8502Sjsg 272fb4d8502Sjsg if (i == AMDGPU_MAX_VCE_HANDLES) 273fb4d8502Sjsg return 0; 274fb4d8502Sjsg 275fb4d8502Sjsg /* TODO: suspending running encoding sessions isn't supported */ 276fb4d8502Sjsg return -EINVAL; 277fb4d8502Sjsg } 278fb4d8502Sjsg 279fb4d8502Sjsg /** 280fb4d8502Sjsg * amdgpu_vce_resume - pin VCE fw memory 281fb4d8502Sjsg * 282fb4d8502Sjsg * @adev: amdgpu_device pointer 283fb4d8502Sjsg * 284fb4d8502Sjsg */ 285fb4d8502Sjsg int amdgpu_vce_resume(struct amdgpu_device *adev) 286fb4d8502Sjsg { 287fb4d8502Sjsg void *cpu_addr; 288fb4d8502Sjsg const struct common_firmware_header *hdr; 289f005ef32Sjsg unsigned int offset; 2905ca02815Sjsg int r, idx; 291fb4d8502Sjsg 292fb4d8502Sjsg if (adev->vce.vcpu_bo == NULL) 293fb4d8502Sjsg return -EINVAL; 294fb4d8502Sjsg 295fb4d8502Sjsg r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false); 296fb4d8502Sjsg if (r) { 297fb4d8502Sjsg dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r); 298fb4d8502Sjsg return r; 299fb4d8502Sjsg } 300fb4d8502Sjsg 301fb4d8502Sjsg r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr); 302fb4d8502Sjsg if (r) { 303fb4d8502Sjsg amdgpu_bo_unreserve(adev->vce.vcpu_bo); 304fb4d8502Sjsg dev_err(adev->dev, "(%d) VCE map failed\n", r); 305fb4d8502Sjsg return r; 306fb4d8502Sjsg } 307fb4d8502Sjsg 308fb4d8502Sjsg hdr = (const struct common_firmware_header *)adev->vce.fw->data; 309fb4d8502Sjsg offset = le32_to_cpu(hdr->ucode_array_offset_bytes); 3105ca02815Sjsg 3111bb76ff1Sjsg if (drm_dev_enter(adev_to_drm(adev), &idx)) { 312fb4d8502Sjsg memcpy_toio(cpu_addr, adev->vce.fw->data + offset, 313fb4d8502Sjsg adev->vce.fw->size - offset); 3145ca02815Sjsg drm_dev_exit(idx); 3155ca02815Sjsg } 316fb4d8502Sjsg 317fb4d8502Sjsg amdgpu_bo_kunmap(adev->vce.vcpu_bo); 318fb4d8502Sjsg 319fb4d8502Sjsg amdgpu_bo_unreserve(adev->vce.vcpu_bo); 320fb4d8502Sjsg 321fb4d8502Sjsg return 0; 322fb4d8502Sjsg } 323fb4d8502Sjsg 324fb4d8502Sjsg /** 325fb4d8502Sjsg * amdgpu_vce_idle_work_handler - power off VCE 326fb4d8502Sjsg * 327fb4d8502Sjsg * @work: pointer to work structure 328fb4d8502Sjsg * 329fb4d8502Sjsg * power of VCE when it's not used any more 330fb4d8502Sjsg */ 331fb4d8502Sjsg static void amdgpu_vce_idle_work_handler(struct work_struct *work) 332fb4d8502Sjsg { 333fb4d8502Sjsg struct amdgpu_device *adev = 334fb4d8502Sjsg container_of(work, struct amdgpu_device, vce.idle_work.work); 335f005ef32Sjsg unsigned int i, count = 0; 336fb4d8502Sjsg 337fb4d8502Sjsg for (i = 0; i < adev->vce.num_rings; i++) 338fb4d8502Sjsg count += amdgpu_fence_count_emitted(&adev->vce.ring[i]); 339fb4d8502Sjsg 340fb4d8502Sjsg if (count == 0) { 341fb4d8502Sjsg if (adev->pm.dpm_enabled) { 342fb4d8502Sjsg amdgpu_dpm_enable_vce(adev, false); 343fb4d8502Sjsg } else { 344fb4d8502Sjsg amdgpu_asic_set_vce_clocks(adev, 0, 0); 345fb4d8502Sjsg amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE, 346fb4d8502Sjsg AMD_PG_STATE_GATE); 347fb4d8502Sjsg amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE, 348fb4d8502Sjsg AMD_CG_STATE_GATE); 349fb4d8502Sjsg } 350fb4d8502Sjsg } else { 351fb4d8502Sjsg schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT); 352fb4d8502Sjsg } 353fb4d8502Sjsg } 354fb4d8502Sjsg 355fb4d8502Sjsg /** 356fb4d8502Sjsg * amdgpu_vce_ring_begin_use - power up VCE 357fb4d8502Sjsg * 358fb4d8502Sjsg * @ring: amdgpu ring 359fb4d8502Sjsg * 360fb4d8502Sjsg * Make sure VCE is powerd up when we want to use it 361fb4d8502Sjsg */ 362fb4d8502Sjsg void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring) 363fb4d8502Sjsg { 364fb4d8502Sjsg struct amdgpu_device *adev = ring->adev; 365fb4d8502Sjsg bool set_clocks; 366fb4d8502Sjsg 367fb4d8502Sjsg if (amdgpu_sriov_vf(adev)) 368fb4d8502Sjsg return; 369fb4d8502Sjsg 370fb4d8502Sjsg mutex_lock(&adev->vce.idle_mutex); 371fb4d8502Sjsg set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work); 372fb4d8502Sjsg if (set_clocks) { 373fb4d8502Sjsg if (adev->pm.dpm_enabled) { 374fb4d8502Sjsg amdgpu_dpm_enable_vce(adev, true); 375fb4d8502Sjsg } else { 376fb4d8502Sjsg amdgpu_asic_set_vce_clocks(adev, 53300, 40000); 377fb4d8502Sjsg amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE, 378fb4d8502Sjsg AMD_CG_STATE_UNGATE); 379fb4d8502Sjsg amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE, 380fb4d8502Sjsg AMD_PG_STATE_UNGATE); 381fb4d8502Sjsg 382fb4d8502Sjsg } 383fb4d8502Sjsg } 384fb4d8502Sjsg mutex_unlock(&adev->vce.idle_mutex); 385fb4d8502Sjsg } 386fb4d8502Sjsg 387fb4d8502Sjsg /** 388fb4d8502Sjsg * amdgpu_vce_ring_end_use - power VCE down 389fb4d8502Sjsg * 390fb4d8502Sjsg * @ring: amdgpu ring 391fb4d8502Sjsg * 392fb4d8502Sjsg * Schedule work to power VCE down again 393fb4d8502Sjsg */ 394fb4d8502Sjsg void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring) 395fb4d8502Sjsg { 396fb4d8502Sjsg if (!amdgpu_sriov_vf(ring->adev)) 397fb4d8502Sjsg schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT); 398fb4d8502Sjsg } 399fb4d8502Sjsg 400fb4d8502Sjsg /** 401fb4d8502Sjsg * amdgpu_vce_free_handles - free still open VCE handles 402fb4d8502Sjsg * 403fb4d8502Sjsg * @adev: amdgpu_device pointer 404fb4d8502Sjsg * @filp: drm file pointer 405fb4d8502Sjsg * 406fb4d8502Sjsg * Close all VCE handles still open by this file pointer 407fb4d8502Sjsg */ 408fb4d8502Sjsg void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp) 409fb4d8502Sjsg { 410fb4d8502Sjsg struct amdgpu_ring *ring = &adev->vce.ring[0]; 411fb4d8502Sjsg int i, r; 412f005ef32Sjsg 413fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { 414fb4d8502Sjsg uint32_t handle = atomic_read(&adev->vce.handles[i]); 415fb4d8502Sjsg 416fb4d8502Sjsg if (!handle || adev->vce.filp[i] != filp) 417fb4d8502Sjsg continue; 418fb4d8502Sjsg 419fb4d8502Sjsg r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL); 420fb4d8502Sjsg if (r) 421fb4d8502Sjsg DRM_ERROR("Error destroying VCE handle (%d)!\n", r); 422fb4d8502Sjsg 423fb4d8502Sjsg adev->vce.filp[i] = NULL; 424fb4d8502Sjsg atomic_set(&adev->vce.handles[i], 0); 425fb4d8502Sjsg } 426fb4d8502Sjsg } 427fb4d8502Sjsg 428fb4d8502Sjsg /** 429fb4d8502Sjsg * amdgpu_vce_get_create_msg - generate a VCE create msg 430fb4d8502Sjsg * 431fb4d8502Sjsg * @ring: ring we should submit the msg to 432fb4d8502Sjsg * @handle: VCE session handle to use 433fb4d8502Sjsg * @fence: optional fence to return 434fb4d8502Sjsg * 435fb4d8502Sjsg * Open up a stream for HW test 436fb4d8502Sjsg */ 437c349dbc7Sjsg static int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, 438fb4d8502Sjsg struct dma_fence **fence) 439fb4d8502Sjsg { 440f005ef32Sjsg const unsigned int ib_size_dw = 1024; 441fb4d8502Sjsg struct amdgpu_job *job; 442fb4d8502Sjsg struct amdgpu_ib *ib; 4431bb76ff1Sjsg struct amdgpu_ib ib_msg; 444fb4d8502Sjsg struct dma_fence *f = NULL; 445c349dbc7Sjsg uint64_t addr; 446fb4d8502Sjsg int i, r; 447fb4d8502Sjsg 448f005ef32Sjsg r = amdgpu_job_alloc_with_ib(ring->adev, &ring->adev->vce.entity, 449f005ef32Sjsg AMDGPU_FENCE_OWNER_UNDEFINED, 450f005ef32Sjsg ib_size_dw * 4, AMDGPU_IB_POOL_DIRECT, 451f005ef32Sjsg &job); 452fb4d8502Sjsg if (r) 453fb4d8502Sjsg return r; 454fb4d8502Sjsg 4551bb76ff1Sjsg memset(&ib_msg, 0, sizeof(ib_msg)); 4561bb76ff1Sjsg /* only one gpu page is needed, alloc +1 page to make addr aligned. */ 4571bb76ff1Sjsg r = amdgpu_ib_get(ring->adev, NULL, AMDGPU_GPU_PAGE_SIZE * 2, 4581bb76ff1Sjsg AMDGPU_IB_POOL_DIRECT, 4591bb76ff1Sjsg &ib_msg); 4601bb76ff1Sjsg if (r) 4611bb76ff1Sjsg goto err; 462fb4d8502Sjsg 4631bb76ff1Sjsg ib = &job->ibs[0]; 4641bb76ff1Sjsg /* let addr point to page boundary */ 4651bb76ff1Sjsg addr = AMDGPU_GPU_PAGE_ALIGN(ib_msg.gpu_addr); 466fb4d8502Sjsg 467fb4d8502Sjsg /* stitch together an VCE create msg */ 468fb4d8502Sjsg ib->length_dw = 0; 469fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ 470fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ 471fb4d8502Sjsg ib->ptr[ib->length_dw++] = handle; 472fb4d8502Sjsg 473fb4d8502Sjsg if ((ring->adev->vce.fw_version >> 24) >= 52) 474fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000040; /* len */ 475fb4d8502Sjsg else 476fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000030; /* len */ 477fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */ 478fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 479fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000042; 480fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x0000000a; 481fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000001; 482fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000080; 483fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000060; 484fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000100; 485fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000100; 486fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x0000000c; 487fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 488fb4d8502Sjsg if ((ring->adev->vce.fw_version >> 24) >= 52) { 489fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 490fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 491fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 492fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 493fb4d8502Sjsg } 494fb4d8502Sjsg 495fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000014; /* len */ 496fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */ 497c349dbc7Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(addr); 498c349dbc7Sjsg ib->ptr[ib->length_dw++] = addr; 499fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000001; 500fb4d8502Sjsg 501fb4d8502Sjsg for (i = ib->length_dw; i < ib_size_dw; ++i) 502fb4d8502Sjsg ib->ptr[i] = 0x0; 503fb4d8502Sjsg 504fb4d8502Sjsg r = amdgpu_job_submit_direct(job, ring, &f); 5051bb76ff1Sjsg amdgpu_ib_free(ring->adev, &ib_msg, f); 506fb4d8502Sjsg if (r) 507fb4d8502Sjsg goto err; 508fb4d8502Sjsg 509fb4d8502Sjsg if (fence) 510fb4d8502Sjsg *fence = dma_fence_get(f); 511fb4d8502Sjsg dma_fence_put(f); 512fb4d8502Sjsg return 0; 513fb4d8502Sjsg 514fb4d8502Sjsg err: 515fb4d8502Sjsg amdgpu_job_free(job); 516fb4d8502Sjsg return r; 517fb4d8502Sjsg } 518fb4d8502Sjsg 519fb4d8502Sjsg /** 520fb4d8502Sjsg * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg 521fb4d8502Sjsg * 522fb4d8502Sjsg * @ring: ring we should submit the msg to 523fb4d8502Sjsg * @handle: VCE session handle to use 5245ca02815Sjsg * @direct: direct or delayed pool 525fb4d8502Sjsg * @fence: optional fence to return 526fb4d8502Sjsg * 527fb4d8502Sjsg * Close up a stream for HW test or if userspace failed to do so 528fb4d8502Sjsg */ 529c349dbc7Sjsg static int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, 530fb4d8502Sjsg bool direct, struct dma_fence **fence) 531fb4d8502Sjsg { 532f005ef32Sjsg const unsigned int ib_size_dw = 1024; 533fb4d8502Sjsg struct amdgpu_job *job; 534fb4d8502Sjsg struct amdgpu_ib *ib; 535fb4d8502Sjsg struct dma_fence *f = NULL; 536fb4d8502Sjsg int i, r; 537fb4d8502Sjsg 538f005ef32Sjsg r = amdgpu_job_alloc_with_ib(ring->adev, &ring->adev->vce.entity, 539f005ef32Sjsg AMDGPU_FENCE_OWNER_UNDEFINED, 540f005ef32Sjsg ib_size_dw * 4, 541ad8b1aafSjsg direct ? AMDGPU_IB_POOL_DIRECT : 542ad8b1aafSjsg AMDGPU_IB_POOL_DELAYED, &job); 543fb4d8502Sjsg if (r) 544fb4d8502Sjsg return r; 545fb4d8502Sjsg 546fb4d8502Sjsg ib = &job->ibs[0]; 547fb4d8502Sjsg 548fb4d8502Sjsg /* stitch together an VCE destroy msg */ 549fb4d8502Sjsg ib->length_dw = 0; 550fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ 551fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ 552fb4d8502Sjsg ib->ptr[ib->length_dw++] = handle; 553fb4d8502Sjsg 554fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000020; /* len */ 555fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000002; /* task info */ 556fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */ 557fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */ 558fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 559fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 560fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */ 561fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000000; 562fb4d8502Sjsg 563fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x00000008; /* len */ 564fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */ 565fb4d8502Sjsg 566fb4d8502Sjsg for (i = ib->length_dw; i < ib_size_dw; ++i) 567fb4d8502Sjsg ib->ptr[i] = 0x0; 568fb4d8502Sjsg 569fb4d8502Sjsg if (direct) 570fb4d8502Sjsg r = amdgpu_job_submit_direct(job, ring, &f); 571fb4d8502Sjsg else 572f005ef32Sjsg f = amdgpu_job_submit(job); 573fb4d8502Sjsg if (r) 574fb4d8502Sjsg goto err; 575fb4d8502Sjsg 576fb4d8502Sjsg if (fence) 577fb4d8502Sjsg *fence = dma_fence_get(f); 578fb4d8502Sjsg dma_fence_put(f); 579fb4d8502Sjsg return 0; 580fb4d8502Sjsg 581fb4d8502Sjsg err: 582fb4d8502Sjsg amdgpu_job_free(job); 583fb4d8502Sjsg return r; 584fb4d8502Sjsg } 585fb4d8502Sjsg 586fb4d8502Sjsg /** 5875ca02815Sjsg * amdgpu_vce_validate_bo - make sure not to cross 4GB boundary 588fb4d8502Sjsg * 589f005ef32Sjsg * @p: cs parser 5901bb76ff1Sjsg * @ib: indirect buffer to use 591fb4d8502Sjsg * @lo: address of lower dword 592fb4d8502Sjsg * @hi: address of higher dword 593fb4d8502Sjsg * @size: minimum size 594fb4d8502Sjsg * @index: bs/fb index 595fb4d8502Sjsg * 596fb4d8502Sjsg * Make sure that no BO cross a 4GB boundary. 597fb4d8502Sjsg */ 5981bb76ff1Sjsg static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, 5991bb76ff1Sjsg struct amdgpu_ib *ib, int lo, int hi, 600f005ef32Sjsg unsigned int size, int32_t index) 601fb4d8502Sjsg { 602fb4d8502Sjsg int64_t offset = ((uint64_t)size) * ((int64_t)index); 603fb4d8502Sjsg struct ttm_operation_ctx ctx = { false, false }; 604fb4d8502Sjsg struct amdgpu_bo_va_mapping *mapping; 605f005ef32Sjsg unsigned int i, fpfn, lpfn; 606fb4d8502Sjsg struct amdgpu_bo *bo; 607fb4d8502Sjsg uint64_t addr; 608fb4d8502Sjsg int r; 609fb4d8502Sjsg 6101bb76ff1Sjsg addr = ((uint64_t)amdgpu_ib_get_value(ib, lo)) | 6111bb76ff1Sjsg ((uint64_t)amdgpu_ib_get_value(ib, hi)) << 32; 612fb4d8502Sjsg if (index >= 0) { 613fb4d8502Sjsg addr += offset; 614fb4d8502Sjsg fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT; 615fb4d8502Sjsg lpfn = 0x100000000ULL >> PAGE_SHIFT; 616fb4d8502Sjsg } else { 617fb4d8502Sjsg fpfn = 0; 618fb4d8502Sjsg lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT; 619fb4d8502Sjsg } 620fb4d8502Sjsg 621fb4d8502Sjsg r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping); 622fb4d8502Sjsg if (r) { 62308da896eSjsg DRM_ERROR("Can't find BO for addr 0x%010llx %d %d %d %d\n", 624fb4d8502Sjsg addr, lo, hi, size, index); 625fb4d8502Sjsg return r; 626fb4d8502Sjsg } 627fb4d8502Sjsg 628fb4d8502Sjsg for (i = 0; i < bo->placement.num_placement; ++i) { 629fb4d8502Sjsg bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn); 630fb4d8502Sjsg bo->placements[i].lpfn = bo->placements[i].lpfn ? 631fb4d8502Sjsg min(bo->placements[i].lpfn, lpfn) : lpfn; 632fb4d8502Sjsg } 633fb4d8502Sjsg return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 634fb4d8502Sjsg } 635fb4d8502Sjsg 636fb4d8502Sjsg 637fb4d8502Sjsg /** 638fb4d8502Sjsg * amdgpu_vce_cs_reloc - command submission relocation 639fb4d8502Sjsg * 640fb4d8502Sjsg * @p: parser context 6411bb76ff1Sjsg * @ib: indirect buffer to use 642fb4d8502Sjsg * @lo: address of lower dword 643fb4d8502Sjsg * @hi: address of higher dword 644fb4d8502Sjsg * @size: minimum size 6455ca02815Sjsg * @index: bs/fb index 646fb4d8502Sjsg * 647fb4d8502Sjsg * Patch relocation inside command stream with real buffer address 648fb4d8502Sjsg */ 6491bb76ff1Sjsg static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, struct amdgpu_ib *ib, 650f005ef32Sjsg int lo, int hi, unsigned int size, uint32_t index) 651fb4d8502Sjsg { 652fb4d8502Sjsg struct amdgpu_bo_va_mapping *mapping; 653fb4d8502Sjsg struct amdgpu_bo *bo; 654fb4d8502Sjsg uint64_t addr; 655fb4d8502Sjsg int r; 656fb4d8502Sjsg 657fb4d8502Sjsg if (index == 0xffffffff) 658fb4d8502Sjsg index = 0; 659fb4d8502Sjsg 6601bb76ff1Sjsg addr = ((uint64_t)amdgpu_ib_get_value(ib, lo)) | 6611bb76ff1Sjsg ((uint64_t)amdgpu_ib_get_value(ib, hi)) << 32; 662fb4d8502Sjsg addr += ((uint64_t)size) * ((uint64_t)index); 663fb4d8502Sjsg 664fb4d8502Sjsg r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping); 665fb4d8502Sjsg if (r) { 66608da896eSjsg DRM_ERROR("Can't find BO for addr 0x%010llx %d %d %d %d\n", 667fb4d8502Sjsg addr, lo, hi, size, index); 668fb4d8502Sjsg return r; 669fb4d8502Sjsg } 670fb4d8502Sjsg 671fb4d8502Sjsg if ((addr + (uint64_t)size) > 672fb4d8502Sjsg (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) { 67308da896eSjsg DRM_ERROR("BO too small for addr 0x%010llx %d %d\n", 674fb4d8502Sjsg addr, lo, hi); 675fb4d8502Sjsg return -EINVAL; 676fb4d8502Sjsg } 677fb4d8502Sjsg 678fb4d8502Sjsg addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE; 679fb4d8502Sjsg addr += amdgpu_bo_gpu_offset(bo); 680fb4d8502Sjsg addr -= ((uint64_t)size) * ((uint64_t)index); 681fb4d8502Sjsg 6821bb76ff1Sjsg amdgpu_ib_set_value(ib, lo, lower_32_bits(addr)); 6831bb76ff1Sjsg amdgpu_ib_set_value(ib, hi, upper_32_bits(addr)); 684fb4d8502Sjsg 685fb4d8502Sjsg return 0; 686fb4d8502Sjsg } 687fb4d8502Sjsg 688fb4d8502Sjsg /** 689fb4d8502Sjsg * amdgpu_vce_validate_handle - validate stream handle 690fb4d8502Sjsg * 691fb4d8502Sjsg * @p: parser context 692fb4d8502Sjsg * @handle: handle to validate 693fb4d8502Sjsg * @allocated: allocated a new handle? 694fb4d8502Sjsg * 695fb4d8502Sjsg * Validates the handle and return the found session index or -EINVAL 696f005ef32Sjsg * we don't have another free session index. 697fb4d8502Sjsg */ 698fb4d8502Sjsg static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p, 699fb4d8502Sjsg uint32_t handle, uint32_t *allocated) 700fb4d8502Sjsg { 701f005ef32Sjsg unsigned int i; 702fb4d8502Sjsg 703fb4d8502Sjsg /* validate the handle */ 704fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { 705fb4d8502Sjsg if (atomic_read(&p->adev->vce.handles[i]) == handle) { 706fb4d8502Sjsg if (p->adev->vce.filp[i] != p->filp) { 707fb4d8502Sjsg DRM_ERROR("VCE handle collision detected!\n"); 708fb4d8502Sjsg return -EINVAL; 709fb4d8502Sjsg } 710fb4d8502Sjsg return i; 711fb4d8502Sjsg } 712fb4d8502Sjsg } 713fb4d8502Sjsg 714fb4d8502Sjsg /* handle not found try to alloc a new one */ 715fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) { 716fb4d8502Sjsg if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) { 717fb4d8502Sjsg p->adev->vce.filp[i] = p->filp; 718fb4d8502Sjsg p->adev->vce.img_size[i] = 0; 719fb4d8502Sjsg *allocated |= 1 << i; 720fb4d8502Sjsg return i; 721fb4d8502Sjsg } 722fb4d8502Sjsg } 723fb4d8502Sjsg 724fb4d8502Sjsg DRM_ERROR("No more free VCE handles!\n"); 725fb4d8502Sjsg return -EINVAL; 726fb4d8502Sjsg } 727fb4d8502Sjsg 728fb4d8502Sjsg /** 7295ca02815Sjsg * amdgpu_vce_ring_parse_cs - parse and validate the command stream 730fb4d8502Sjsg * 731fb4d8502Sjsg * @p: parser context 7321bb76ff1Sjsg * @job: the job to parse 7331bb76ff1Sjsg * @ib: the IB to patch 734fb4d8502Sjsg */ 7351bb76ff1Sjsg int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, 7361bb76ff1Sjsg struct amdgpu_job *job, 7371bb76ff1Sjsg struct amdgpu_ib *ib) 738fb4d8502Sjsg { 739f005ef32Sjsg unsigned int fb_idx = 0, bs_idx = 0; 740fb4d8502Sjsg int session_idx = -1; 741fb4d8502Sjsg uint32_t destroyed = 0; 742fb4d8502Sjsg uint32_t created = 0; 743fb4d8502Sjsg uint32_t allocated = 0; 744fb4d8502Sjsg uint32_t tmp, handle = 0; 745ba755da8Sjsg uint32_t dummy = 0xffffffff; 746ba755da8Sjsg uint32_t *size = &dummy; 747f005ef32Sjsg unsigned int idx; 748fb4d8502Sjsg int i, r = 0; 749fb4d8502Sjsg 7501bb76ff1Sjsg job->vm = NULL; 751fb4d8502Sjsg ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo); 752fb4d8502Sjsg 753fb4d8502Sjsg for (idx = 0; idx < ib->length_dw;) { 7541bb76ff1Sjsg uint32_t len = amdgpu_ib_get_value(ib, idx); 7551bb76ff1Sjsg uint32_t cmd = amdgpu_ib_get_value(ib, idx + 1); 756fb4d8502Sjsg 757fb4d8502Sjsg if ((len < 8) || (len & 3)) { 758fb4d8502Sjsg DRM_ERROR("invalid VCE command length (%d)!\n", len); 759fb4d8502Sjsg r = -EINVAL; 760fb4d8502Sjsg goto out; 761fb4d8502Sjsg } 762fb4d8502Sjsg 763fb4d8502Sjsg switch (cmd) { 764fb4d8502Sjsg case 0x00000002: /* task info */ 7651bb76ff1Sjsg fb_idx = amdgpu_ib_get_value(ib, idx + 6); 7661bb76ff1Sjsg bs_idx = amdgpu_ib_get_value(ib, idx + 7); 767fb4d8502Sjsg break; 768fb4d8502Sjsg 769fb4d8502Sjsg case 0x03000001: /* encode */ 7701bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 10, idx + 9, 7711bb76ff1Sjsg 0, 0); 772fb4d8502Sjsg if (r) 773fb4d8502Sjsg goto out; 774fb4d8502Sjsg 7751bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 12, idx + 11, 7761bb76ff1Sjsg 0, 0); 777fb4d8502Sjsg if (r) 778fb4d8502Sjsg goto out; 779fb4d8502Sjsg break; 780fb4d8502Sjsg 781fb4d8502Sjsg case 0x05000001: /* context buffer */ 7821bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 3, idx + 2, 7831bb76ff1Sjsg 0, 0); 784fb4d8502Sjsg if (r) 785fb4d8502Sjsg goto out; 786fb4d8502Sjsg break; 787fb4d8502Sjsg 788fb4d8502Sjsg case 0x05000004: /* video bitstream buffer */ 7891bb76ff1Sjsg tmp = amdgpu_ib_get_value(ib, idx + 4); 7901bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 3, idx + 2, 791fb4d8502Sjsg tmp, bs_idx); 792fb4d8502Sjsg if (r) 793fb4d8502Sjsg goto out; 794fb4d8502Sjsg break; 795fb4d8502Sjsg 796fb4d8502Sjsg case 0x05000005: /* feedback buffer */ 7971bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 3, idx + 2, 798fb4d8502Sjsg 4096, fb_idx); 799fb4d8502Sjsg if (r) 800fb4d8502Sjsg goto out; 801fb4d8502Sjsg break; 802fb4d8502Sjsg 803fb4d8502Sjsg case 0x0500000d: /* MV buffer */ 8041bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 3, idx + 2, 8051bb76ff1Sjsg 0, 0); 806fb4d8502Sjsg if (r) 807fb4d8502Sjsg goto out; 808fb4d8502Sjsg 8091bb76ff1Sjsg r = amdgpu_vce_validate_bo(p, ib, idx + 8, idx + 7, 8101bb76ff1Sjsg 0, 0); 811fb4d8502Sjsg if (r) 812fb4d8502Sjsg goto out; 813fb4d8502Sjsg break; 814fb4d8502Sjsg } 815fb4d8502Sjsg 816fb4d8502Sjsg idx += len / 4; 817fb4d8502Sjsg } 818fb4d8502Sjsg 819fb4d8502Sjsg for (idx = 0; idx < ib->length_dw;) { 8201bb76ff1Sjsg uint32_t len = amdgpu_ib_get_value(ib, idx); 8211bb76ff1Sjsg uint32_t cmd = amdgpu_ib_get_value(ib, idx + 1); 822fb4d8502Sjsg 823fb4d8502Sjsg switch (cmd) { 824fb4d8502Sjsg case 0x00000001: /* session */ 8251bb76ff1Sjsg handle = amdgpu_ib_get_value(ib, idx + 2); 826fb4d8502Sjsg session_idx = amdgpu_vce_validate_handle(p, handle, 827fb4d8502Sjsg &allocated); 828fb4d8502Sjsg if (session_idx < 0) { 829fb4d8502Sjsg r = session_idx; 830fb4d8502Sjsg goto out; 831fb4d8502Sjsg } 832fb4d8502Sjsg size = &p->adev->vce.img_size[session_idx]; 833fb4d8502Sjsg break; 834fb4d8502Sjsg 835fb4d8502Sjsg case 0x00000002: /* task info */ 8361bb76ff1Sjsg fb_idx = amdgpu_ib_get_value(ib, idx + 6); 8371bb76ff1Sjsg bs_idx = amdgpu_ib_get_value(ib, idx + 7); 838fb4d8502Sjsg break; 839fb4d8502Sjsg 840fb4d8502Sjsg case 0x01000001: /* create */ 841fb4d8502Sjsg created |= 1 << session_idx; 842fb4d8502Sjsg if (destroyed & (1 << session_idx)) { 843fb4d8502Sjsg destroyed &= ~(1 << session_idx); 844fb4d8502Sjsg allocated |= 1 << session_idx; 845fb4d8502Sjsg 846fb4d8502Sjsg } else if (!(allocated & (1 << session_idx))) { 847fb4d8502Sjsg DRM_ERROR("Handle already in use!\n"); 848fb4d8502Sjsg r = -EINVAL; 849fb4d8502Sjsg goto out; 850fb4d8502Sjsg } 851fb4d8502Sjsg 8521bb76ff1Sjsg *size = amdgpu_ib_get_value(ib, idx + 8) * 8531bb76ff1Sjsg amdgpu_ib_get_value(ib, idx + 10) * 854fb4d8502Sjsg 8 * 3 / 2; 855fb4d8502Sjsg break; 856fb4d8502Sjsg 857fb4d8502Sjsg case 0x04000001: /* config extension */ 858fb4d8502Sjsg case 0x04000002: /* pic control */ 859fb4d8502Sjsg case 0x04000005: /* rate control */ 860fb4d8502Sjsg case 0x04000007: /* motion estimation */ 861fb4d8502Sjsg case 0x04000008: /* rdo */ 862fb4d8502Sjsg case 0x04000009: /* vui */ 863fb4d8502Sjsg case 0x05000002: /* auxiliary buffer */ 864fb4d8502Sjsg case 0x05000009: /* clock table */ 865fb4d8502Sjsg break; 866fb4d8502Sjsg 867fb4d8502Sjsg case 0x0500000c: /* hw config */ 868fb4d8502Sjsg switch (p->adev->asic_type) { 869fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_CIK 870fb4d8502Sjsg case CHIP_KAVERI: 871fb4d8502Sjsg case CHIP_MULLINS: 872fb4d8502Sjsg #endif 873fb4d8502Sjsg case CHIP_CARRIZO: 874fb4d8502Sjsg break; 875fb4d8502Sjsg default: 876fb4d8502Sjsg r = -EINVAL; 877fb4d8502Sjsg goto out; 878fb4d8502Sjsg } 879fb4d8502Sjsg break; 880fb4d8502Sjsg 881fb4d8502Sjsg case 0x03000001: /* encode */ 8821bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 10, idx + 9, 883fb4d8502Sjsg *size, 0); 884fb4d8502Sjsg if (r) 885fb4d8502Sjsg goto out; 886fb4d8502Sjsg 8871bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 12, idx + 11, 888fb4d8502Sjsg *size / 3, 0); 889fb4d8502Sjsg if (r) 890fb4d8502Sjsg goto out; 891fb4d8502Sjsg break; 892fb4d8502Sjsg 893fb4d8502Sjsg case 0x02000001: /* destroy */ 894fb4d8502Sjsg destroyed |= 1 << session_idx; 895fb4d8502Sjsg break; 896fb4d8502Sjsg 897fb4d8502Sjsg case 0x05000001: /* context buffer */ 8981bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 3, idx + 2, 899fb4d8502Sjsg *size * 2, 0); 900fb4d8502Sjsg if (r) 901fb4d8502Sjsg goto out; 902fb4d8502Sjsg break; 903fb4d8502Sjsg 904fb4d8502Sjsg case 0x05000004: /* video bitstream buffer */ 9051bb76ff1Sjsg tmp = amdgpu_ib_get_value(ib, idx + 4); 9061bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 3, idx + 2, 907fb4d8502Sjsg tmp, bs_idx); 908fb4d8502Sjsg if (r) 909fb4d8502Sjsg goto out; 910fb4d8502Sjsg break; 911fb4d8502Sjsg 912fb4d8502Sjsg case 0x05000005: /* feedback buffer */ 9131bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 3, idx + 2, 914fb4d8502Sjsg 4096, fb_idx); 915fb4d8502Sjsg if (r) 916fb4d8502Sjsg goto out; 917fb4d8502Sjsg break; 918fb4d8502Sjsg 919fb4d8502Sjsg case 0x0500000d: /* MV buffer */ 9201bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 3, 921fb4d8502Sjsg idx + 2, *size, 0); 922fb4d8502Sjsg if (r) 923fb4d8502Sjsg goto out; 924fb4d8502Sjsg 9251bb76ff1Sjsg r = amdgpu_vce_cs_reloc(p, ib, idx + 8, 926fb4d8502Sjsg idx + 7, *size / 12, 0); 927fb4d8502Sjsg if (r) 928fb4d8502Sjsg goto out; 929fb4d8502Sjsg break; 930fb4d8502Sjsg 931fb4d8502Sjsg default: 932fb4d8502Sjsg DRM_ERROR("invalid VCE command (0x%x)!\n", cmd); 933fb4d8502Sjsg r = -EINVAL; 934fb4d8502Sjsg goto out; 935fb4d8502Sjsg } 936fb4d8502Sjsg 937fb4d8502Sjsg if (session_idx == -1) { 938fb4d8502Sjsg DRM_ERROR("no session command at start of IB\n"); 939fb4d8502Sjsg r = -EINVAL; 940fb4d8502Sjsg goto out; 941fb4d8502Sjsg } 942fb4d8502Sjsg 943fb4d8502Sjsg idx += len / 4; 944fb4d8502Sjsg } 945fb4d8502Sjsg 946fb4d8502Sjsg if (allocated & ~created) { 947fb4d8502Sjsg DRM_ERROR("New session without create command!\n"); 948fb4d8502Sjsg r = -ENOENT; 949fb4d8502Sjsg } 950fb4d8502Sjsg 951fb4d8502Sjsg out: 952fb4d8502Sjsg if (!r) { 953fb4d8502Sjsg /* No error, free all destroyed handle slots */ 954fb4d8502Sjsg tmp = destroyed; 955fb4d8502Sjsg } else { 956fb4d8502Sjsg /* Error during parsing, free all allocated handle slots */ 957fb4d8502Sjsg tmp = allocated; 958fb4d8502Sjsg } 959fb4d8502Sjsg 960fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) 961fb4d8502Sjsg if (tmp & (1 << i)) 962fb4d8502Sjsg atomic_set(&p->adev->vce.handles[i], 0); 963fb4d8502Sjsg 964fb4d8502Sjsg return r; 965fb4d8502Sjsg } 966fb4d8502Sjsg 967fb4d8502Sjsg /** 9685ca02815Sjsg * amdgpu_vce_ring_parse_cs_vm - parse the command stream in VM mode 969fb4d8502Sjsg * 970fb4d8502Sjsg * @p: parser context 9711bb76ff1Sjsg * @job: the job to parse 9721bb76ff1Sjsg * @ib: the IB to patch 973fb4d8502Sjsg */ 9741bb76ff1Sjsg int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, 9751bb76ff1Sjsg struct amdgpu_job *job, 9761bb76ff1Sjsg struct amdgpu_ib *ib) 977fb4d8502Sjsg { 978fb4d8502Sjsg int session_idx = -1; 979fb4d8502Sjsg uint32_t destroyed = 0; 980fb4d8502Sjsg uint32_t created = 0; 981fb4d8502Sjsg uint32_t allocated = 0; 982fb4d8502Sjsg uint32_t tmp, handle = 0; 983fb4d8502Sjsg int i, r = 0, idx = 0; 984fb4d8502Sjsg 985fb4d8502Sjsg while (idx < ib->length_dw) { 9861bb76ff1Sjsg uint32_t len = amdgpu_ib_get_value(ib, idx); 9871bb76ff1Sjsg uint32_t cmd = amdgpu_ib_get_value(ib, idx + 1); 988fb4d8502Sjsg 989fb4d8502Sjsg if ((len < 8) || (len & 3)) { 990fb4d8502Sjsg DRM_ERROR("invalid VCE command length (%d)!\n", len); 991fb4d8502Sjsg r = -EINVAL; 992fb4d8502Sjsg goto out; 993fb4d8502Sjsg } 994fb4d8502Sjsg 995fb4d8502Sjsg switch (cmd) { 996fb4d8502Sjsg case 0x00000001: /* session */ 9971bb76ff1Sjsg handle = amdgpu_ib_get_value(ib, idx + 2); 998fb4d8502Sjsg session_idx = amdgpu_vce_validate_handle(p, handle, 999fb4d8502Sjsg &allocated); 1000fb4d8502Sjsg if (session_idx < 0) { 1001fb4d8502Sjsg r = session_idx; 1002fb4d8502Sjsg goto out; 1003fb4d8502Sjsg } 1004fb4d8502Sjsg break; 1005fb4d8502Sjsg 1006fb4d8502Sjsg case 0x01000001: /* create */ 1007fb4d8502Sjsg created |= 1 << session_idx; 1008fb4d8502Sjsg if (destroyed & (1 << session_idx)) { 1009fb4d8502Sjsg destroyed &= ~(1 << session_idx); 1010fb4d8502Sjsg allocated |= 1 << session_idx; 1011fb4d8502Sjsg 1012fb4d8502Sjsg } else if (!(allocated & (1 << session_idx))) { 1013fb4d8502Sjsg DRM_ERROR("Handle already in use!\n"); 1014fb4d8502Sjsg r = -EINVAL; 1015fb4d8502Sjsg goto out; 1016fb4d8502Sjsg } 1017fb4d8502Sjsg 1018fb4d8502Sjsg break; 1019fb4d8502Sjsg 1020fb4d8502Sjsg case 0x02000001: /* destroy */ 1021fb4d8502Sjsg destroyed |= 1 << session_idx; 1022fb4d8502Sjsg break; 1023fb4d8502Sjsg 1024fb4d8502Sjsg default: 1025fb4d8502Sjsg break; 1026fb4d8502Sjsg } 1027fb4d8502Sjsg 1028fb4d8502Sjsg if (session_idx == -1) { 1029fb4d8502Sjsg DRM_ERROR("no session command at start of IB\n"); 1030fb4d8502Sjsg r = -EINVAL; 1031fb4d8502Sjsg goto out; 1032fb4d8502Sjsg } 1033fb4d8502Sjsg 1034fb4d8502Sjsg idx += len / 4; 1035fb4d8502Sjsg } 1036fb4d8502Sjsg 1037fb4d8502Sjsg if (allocated & ~created) { 1038fb4d8502Sjsg DRM_ERROR("New session without create command!\n"); 1039fb4d8502Sjsg r = -ENOENT; 1040fb4d8502Sjsg } 1041fb4d8502Sjsg 1042fb4d8502Sjsg out: 1043fb4d8502Sjsg if (!r) { 1044fb4d8502Sjsg /* No error, free all destroyed handle slots */ 1045fb4d8502Sjsg tmp = destroyed; 1046fb4d8502Sjsg amdgpu_ib_free(p->adev, ib, NULL); 1047fb4d8502Sjsg } else { 1048fb4d8502Sjsg /* Error during parsing, free all allocated handle slots */ 1049fb4d8502Sjsg tmp = allocated; 1050fb4d8502Sjsg } 1051fb4d8502Sjsg 1052fb4d8502Sjsg for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) 1053fb4d8502Sjsg if (tmp & (1 << i)) 1054fb4d8502Sjsg atomic_set(&p->adev->vce.handles[i], 0); 1055fb4d8502Sjsg 1056fb4d8502Sjsg return r; 1057fb4d8502Sjsg } 1058fb4d8502Sjsg 1059fb4d8502Sjsg /** 1060fb4d8502Sjsg * amdgpu_vce_ring_emit_ib - execute indirect buffer 1061fb4d8502Sjsg * 1062fb4d8502Sjsg * @ring: engine to use 10635ca02815Sjsg * @job: job to retrieve vmid from 1064fb4d8502Sjsg * @ib: the IB to execute 10655ca02815Sjsg * @flags: unused 1066fb4d8502Sjsg * 1067fb4d8502Sjsg */ 1068c349dbc7Sjsg void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, 1069c349dbc7Sjsg struct amdgpu_job *job, 1070c349dbc7Sjsg struct amdgpu_ib *ib, 1071c349dbc7Sjsg uint32_t flags) 1072fb4d8502Sjsg { 1073fb4d8502Sjsg amdgpu_ring_write(ring, VCE_CMD_IB); 1074fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr)); 1075fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr)); 1076fb4d8502Sjsg amdgpu_ring_write(ring, ib->length_dw); 1077fb4d8502Sjsg } 1078fb4d8502Sjsg 1079fb4d8502Sjsg /** 1080fb4d8502Sjsg * amdgpu_vce_ring_emit_fence - add a fence command to the ring 1081fb4d8502Sjsg * 1082fb4d8502Sjsg * @ring: engine to use 10835ca02815Sjsg * @addr: address 10845ca02815Sjsg * @seq: sequence number 10855ca02815Sjsg * @flags: fence related flags 1086fb4d8502Sjsg * 1087fb4d8502Sjsg */ 1088fb4d8502Sjsg void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq, 1089f005ef32Sjsg unsigned int flags) 1090fb4d8502Sjsg { 1091fb4d8502Sjsg WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT); 1092fb4d8502Sjsg 1093fb4d8502Sjsg amdgpu_ring_write(ring, VCE_CMD_FENCE); 1094fb4d8502Sjsg amdgpu_ring_write(ring, addr); 1095fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(addr)); 1096fb4d8502Sjsg amdgpu_ring_write(ring, seq); 1097fb4d8502Sjsg amdgpu_ring_write(ring, VCE_CMD_TRAP); 1098fb4d8502Sjsg amdgpu_ring_write(ring, VCE_CMD_END); 1099fb4d8502Sjsg } 1100fb4d8502Sjsg 1101fb4d8502Sjsg /** 1102fb4d8502Sjsg * amdgpu_vce_ring_test_ring - test if VCE ring is working 1103fb4d8502Sjsg * 1104fb4d8502Sjsg * @ring: the engine to test on 1105fb4d8502Sjsg * 1106fb4d8502Sjsg */ 1107fb4d8502Sjsg int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring) 1108fb4d8502Sjsg { 1109fb4d8502Sjsg struct amdgpu_device *adev = ring->adev; 1110686d4641Sjsg uint32_t rptr; 1111f005ef32Sjsg unsigned int i; 1112fb4d8502Sjsg int r, timeout = adev->usec_timeout; 1113fb4d8502Sjsg 1114fb4d8502Sjsg /* skip ring test for sriov*/ 1115fb4d8502Sjsg if (amdgpu_sriov_vf(adev)) 1116fb4d8502Sjsg return 0; 1117fb4d8502Sjsg 1118fb4d8502Sjsg r = amdgpu_ring_alloc(ring, 16); 1119c349dbc7Sjsg if (r) 1120fb4d8502Sjsg return r; 1121686d4641Sjsg 1122686d4641Sjsg rptr = amdgpu_ring_get_rptr(ring); 1123686d4641Sjsg 1124fb4d8502Sjsg amdgpu_ring_write(ring, VCE_CMD_END); 1125fb4d8502Sjsg amdgpu_ring_commit(ring); 1126fb4d8502Sjsg 1127fb4d8502Sjsg for (i = 0; i < timeout; i++) { 1128fb4d8502Sjsg if (amdgpu_ring_get_rptr(ring) != rptr) 1129fb4d8502Sjsg break; 1130c349dbc7Sjsg udelay(1); 1131fb4d8502Sjsg } 1132fb4d8502Sjsg 1133c349dbc7Sjsg if (i >= timeout) 1134fb4d8502Sjsg r = -ETIMEDOUT; 1135fb4d8502Sjsg 1136fb4d8502Sjsg return r; 1137fb4d8502Sjsg } 1138fb4d8502Sjsg 1139fb4d8502Sjsg /** 1140fb4d8502Sjsg * amdgpu_vce_ring_test_ib - test if VCE IBs are working 1141fb4d8502Sjsg * 1142fb4d8502Sjsg * @ring: the engine to test on 11435ca02815Sjsg * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT 1144fb4d8502Sjsg * 1145fb4d8502Sjsg */ 1146fb4d8502Sjsg int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout) 1147fb4d8502Sjsg { 1148fb4d8502Sjsg struct dma_fence *fence = NULL; 1149fb4d8502Sjsg long r; 1150fb4d8502Sjsg 1151fb4d8502Sjsg /* skip vce ring1/2 ib test for now, since it's not reliable */ 1152fb4d8502Sjsg if (ring != &ring->adev->vce.ring[0]) 1153fb4d8502Sjsg return 0; 1154fb4d8502Sjsg 11551bb76ff1Sjsg r = amdgpu_vce_get_create_msg(ring, 1, NULL); 1156c349dbc7Sjsg if (r) 1157fb4d8502Sjsg goto error; 1158fb4d8502Sjsg 1159fb4d8502Sjsg r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence); 1160c349dbc7Sjsg if (r) 1161fb4d8502Sjsg goto error; 1162fb4d8502Sjsg 1163fb4d8502Sjsg r = dma_fence_wait_timeout(fence, false, timeout); 1164c349dbc7Sjsg if (r == 0) 1165fb4d8502Sjsg r = -ETIMEDOUT; 1166c349dbc7Sjsg else if (r > 0) 1167fb4d8502Sjsg r = 0; 1168c349dbc7Sjsg 1169fb4d8502Sjsg error: 1170fb4d8502Sjsg dma_fence_put(fence); 1171fb4d8502Sjsg return r; 1172fb4d8502Sjsg } 11731bb76ff1Sjsg 11741bb76ff1Sjsg enum amdgpu_ring_priority_level amdgpu_vce_get_ring_prio(int ring) 11751bb76ff1Sjsg { 11761bb76ff1Sjsg switch (ring) { 11771bb76ff1Sjsg case 0: 11781bb76ff1Sjsg return AMDGPU_RING_PRIO_0; 11791bb76ff1Sjsg case 1: 11801bb76ff1Sjsg return AMDGPU_RING_PRIO_1; 11811bb76ff1Sjsg case 2: 11821bb76ff1Sjsg return AMDGPU_RING_PRIO_2; 11831bb76ff1Sjsg default: 11841bb76ff1Sjsg return AMDGPU_RING_PRIO_0; 11851bb76ff1Sjsg } 11861bb76ff1Sjsg } 1187