1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2015 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg * Authors: Alex Deucher
23fb4d8502Sjsg */
24c349dbc7Sjsg
25fb4d8502Sjsg #include "amdgpu.h"
26fb4d8502Sjsg #include "amdgpu_trace.h"
27fb4d8502Sjsg #include "si.h"
28fb4d8502Sjsg #include "sid.h"
29fb4d8502Sjsg
30fb4d8502Sjsg const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
31fb4d8502Sjsg {
32fb4d8502Sjsg DMA0_REGISTER_OFFSET,
33fb4d8502Sjsg DMA1_REGISTER_OFFSET
34fb4d8502Sjsg };
35fb4d8502Sjsg
36fb4d8502Sjsg static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
37fb4d8502Sjsg static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
38fb4d8502Sjsg static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
39fb4d8502Sjsg static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
40fb4d8502Sjsg
si_dma_ring_get_rptr(struct amdgpu_ring * ring)41fb4d8502Sjsg static uint64_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
42fb4d8502Sjsg {
43*1bb76ff1Sjsg return *ring->rptr_cpu_addr;
44fb4d8502Sjsg }
45fb4d8502Sjsg
si_dma_ring_get_wptr(struct amdgpu_ring * ring)46fb4d8502Sjsg static uint64_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
47fb4d8502Sjsg {
48fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
49fb4d8502Sjsg u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
50fb4d8502Sjsg
51fb4d8502Sjsg return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
52fb4d8502Sjsg }
53fb4d8502Sjsg
si_dma_ring_set_wptr(struct amdgpu_ring * ring)54fb4d8502Sjsg static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
55fb4d8502Sjsg {
56fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
57fb4d8502Sjsg u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
58fb4d8502Sjsg
59*1bb76ff1Sjsg WREG32(DMA_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
60fb4d8502Sjsg }
61fb4d8502Sjsg
si_dma_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)62fb4d8502Sjsg static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
63c349dbc7Sjsg struct amdgpu_job *job,
64fb4d8502Sjsg struct amdgpu_ib *ib,
65c349dbc7Sjsg uint32_t flags)
66fb4d8502Sjsg {
67c349dbc7Sjsg unsigned vmid = AMDGPU_JOB_GET_VMID(job);
68fb4d8502Sjsg /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
69fb4d8502Sjsg * Pad as necessary with NOPs.
70fb4d8502Sjsg */
71fb4d8502Sjsg while ((lower_32_bits(ring->wptr) & 7) != 5)
72fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
73fb4d8502Sjsg amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vmid, 0));
74fb4d8502Sjsg amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
75fb4d8502Sjsg amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
76fb4d8502Sjsg
77fb4d8502Sjsg }
78fb4d8502Sjsg
79fb4d8502Sjsg /**
80fb4d8502Sjsg * si_dma_ring_emit_fence - emit a fence on the DMA ring
81fb4d8502Sjsg *
82fb4d8502Sjsg * @ring: amdgpu ring pointer
835ca02815Sjsg * @addr: address
845ca02815Sjsg * @seq: sequence number
855ca02815Sjsg * @flags: fence related flags
86fb4d8502Sjsg *
87fb4d8502Sjsg * Add a DMA fence packet to the ring to write
88fb4d8502Sjsg * the fence seq number and DMA trap packet to generate
89fb4d8502Sjsg * an interrupt if needed (VI).
90fb4d8502Sjsg */
si_dma_ring_emit_fence(struct amdgpu_ring * ring,u64 addr,u64 seq,unsigned flags)91fb4d8502Sjsg static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
92fb4d8502Sjsg unsigned flags)
93fb4d8502Sjsg {
94fb4d8502Sjsg
95fb4d8502Sjsg bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
96fb4d8502Sjsg /* write the fence */
97fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
98fb4d8502Sjsg amdgpu_ring_write(ring, addr & 0xfffffffc);
99fb4d8502Sjsg amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
100fb4d8502Sjsg amdgpu_ring_write(ring, seq);
101fb4d8502Sjsg /* optionally write high bits as well */
102fb4d8502Sjsg if (write64bit) {
103fb4d8502Sjsg addr += 4;
104fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
105fb4d8502Sjsg amdgpu_ring_write(ring, addr & 0xfffffffc);
106fb4d8502Sjsg amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
107fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(seq));
108fb4d8502Sjsg }
109fb4d8502Sjsg /* generate an interrupt */
110fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
111fb4d8502Sjsg }
112fb4d8502Sjsg
si_dma_stop(struct amdgpu_device * adev)113fb4d8502Sjsg static void si_dma_stop(struct amdgpu_device *adev)
114fb4d8502Sjsg {
115fb4d8502Sjsg u32 rb_cntl;
116fb4d8502Sjsg unsigned i;
117fb4d8502Sjsg
118*1bb76ff1Sjsg amdgpu_sdma_unset_buffer_funcs_helper(adev);
119*1bb76ff1Sjsg
120fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
121fb4d8502Sjsg /* dma0 */
122fb4d8502Sjsg rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
123fb4d8502Sjsg rb_cntl &= ~DMA_RB_ENABLE;
124fb4d8502Sjsg WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
125fb4d8502Sjsg }
126fb4d8502Sjsg }
127fb4d8502Sjsg
si_dma_start(struct amdgpu_device * adev)128fb4d8502Sjsg static int si_dma_start(struct amdgpu_device *adev)
129fb4d8502Sjsg {
130fb4d8502Sjsg struct amdgpu_ring *ring;
131fb4d8502Sjsg u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
132fb4d8502Sjsg int i, r;
133fb4d8502Sjsg uint64_t rptr_addr;
134fb4d8502Sjsg
135fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
136fb4d8502Sjsg ring = &adev->sdma.instance[i].ring;
137fb4d8502Sjsg
138fb4d8502Sjsg WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
139fb4d8502Sjsg WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
140fb4d8502Sjsg
141fb4d8502Sjsg /* Set ring buffer size in dwords */
142fb4d8502Sjsg rb_bufsz = order_base_2(ring->ring_size / 4);
143fb4d8502Sjsg rb_cntl = rb_bufsz << 1;
144fb4d8502Sjsg #ifdef __BIG_ENDIAN
145fb4d8502Sjsg rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
146fb4d8502Sjsg #endif
147fb4d8502Sjsg WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
148fb4d8502Sjsg
149fb4d8502Sjsg /* Initialize the ring buffer's read and write pointers */
150fb4d8502Sjsg WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
151fb4d8502Sjsg WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
152fb4d8502Sjsg
153*1bb76ff1Sjsg rptr_addr = ring->rptr_gpu_addr;
154fb4d8502Sjsg
155fb4d8502Sjsg WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
156fb4d8502Sjsg WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
157fb4d8502Sjsg
158fb4d8502Sjsg rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
159fb4d8502Sjsg
160fb4d8502Sjsg WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
161fb4d8502Sjsg
162fb4d8502Sjsg /* enable DMA IBs */
163fb4d8502Sjsg ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
164fb4d8502Sjsg #ifdef __BIG_ENDIAN
165fb4d8502Sjsg ib_cntl |= DMA_IB_SWAP_ENABLE;
166fb4d8502Sjsg #endif
167fb4d8502Sjsg WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
168fb4d8502Sjsg
169fb4d8502Sjsg dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
170fb4d8502Sjsg dma_cntl &= ~CTXEMPTY_INT_ENABLE;
171fb4d8502Sjsg WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
172fb4d8502Sjsg
173fb4d8502Sjsg ring->wptr = 0;
174*1bb76ff1Sjsg WREG32(DMA_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
175fb4d8502Sjsg WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
176fb4d8502Sjsg
177c349dbc7Sjsg r = amdgpu_ring_test_helper(ring);
178c349dbc7Sjsg if (r)
179fb4d8502Sjsg return r;
180fb4d8502Sjsg
181fb4d8502Sjsg if (adev->mman.buffer_funcs_ring == ring)
182fb4d8502Sjsg amdgpu_ttm_set_buffer_funcs_status(adev, true);
183fb4d8502Sjsg }
184fb4d8502Sjsg
185fb4d8502Sjsg return 0;
186fb4d8502Sjsg }
187fb4d8502Sjsg
188fb4d8502Sjsg /**
189fb4d8502Sjsg * si_dma_ring_test_ring - simple async dma engine test
190fb4d8502Sjsg *
191fb4d8502Sjsg * @ring: amdgpu_ring structure holding ring information
192fb4d8502Sjsg *
193fb4d8502Sjsg * Test the DMA engine by writing using it to write an
194fb4d8502Sjsg * value to memory. (VI).
195fb4d8502Sjsg * Returns 0 for success, error for failure.
196fb4d8502Sjsg */
si_dma_ring_test_ring(struct amdgpu_ring * ring)197fb4d8502Sjsg static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
198fb4d8502Sjsg {
199fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
200fb4d8502Sjsg unsigned i;
201fb4d8502Sjsg unsigned index;
202fb4d8502Sjsg int r;
203fb4d8502Sjsg u32 tmp;
204fb4d8502Sjsg u64 gpu_addr;
205fb4d8502Sjsg
206fb4d8502Sjsg r = amdgpu_device_wb_get(adev, &index);
207c349dbc7Sjsg if (r)
208fb4d8502Sjsg return r;
209fb4d8502Sjsg
210fb4d8502Sjsg gpu_addr = adev->wb.gpu_addr + (index * 4);
211fb4d8502Sjsg tmp = 0xCAFEDEAD;
212fb4d8502Sjsg adev->wb.wb[index] = cpu_to_le32(tmp);
213fb4d8502Sjsg
214fb4d8502Sjsg r = amdgpu_ring_alloc(ring, 4);
215c349dbc7Sjsg if (r)
216c349dbc7Sjsg goto error_free_wb;
217fb4d8502Sjsg
218fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
219fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
220fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
221fb4d8502Sjsg amdgpu_ring_write(ring, 0xDEADBEEF);
222fb4d8502Sjsg amdgpu_ring_commit(ring);
223fb4d8502Sjsg
224fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
225fb4d8502Sjsg tmp = le32_to_cpu(adev->wb.wb[index]);
226fb4d8502Sjsg if (tmp == 0xDEADBEEF)
227fb4d8502Sjsg break;
228c349dbc7Sjsg udelay(1);
229fb4d8502Sjsg }
230fb4d8502Sjsg
231c349dbc7Sjsg if (i >= adev->usec_timeout)
232c349dbc7Sjsg r = -ETIMEDOUT;
233c349dbc7Sjsg
234c349dbc7Sjsg error_free_wb:
235fb4d8502Sjsg amdgpu_device_wb_free(adev, index);
236fb4d8502Sjsg return r;
237fb4d8502Sjsg }
238fb4d8502Sjsg
239fb4d8502Sjsg /**
240fb4d8502Sjsg * si_dma_ring_test_ib - test an IB on the DMA engine
241fb4d8502Sjsg *
242fb4d8502Sjsg * @ring: amdgpu_ring structure holding ring information
2435ca02815Sjsg * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
244fb4d8502Sjsg *
245fb4d8502Sjsg * Test a simple IB in the DMA ring (VI).
246fb4d8502Sjsg * Returns 0 on success, error on failure.
247fb4d8502Sjsg */
si_dma_ring_test_ib(struct amdgpu_ring * ring,long timeout)248fb4d8502Sjsg static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
249fb4d8502Sjsg {
250fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
251fb4d8502Sjsg struct amdgpu_ib ib;
252fb4d8502Sjsg struct dma_fence *f = NULL;
253fb4d8502Sjsg unsigned index;
254fb4d8502Sjsg u32 tmp = 0;
255fb4d8502Sjsg u64 gpu_addr;
256fb4d8502Sjsg long r;
257fb4d8502Sjsg
258fb4d8502Sjsg r = amdgpu_device_wb_get(adev, &index);
259c349dbc7Sjsg if (r)
260fb4d8502Sjsg return r;
261fb4d8502Sjsg
262fb4d8502Sjsg gpu_addr = adev->wb.gpu_addr + (index * 4);
263fb4d8502Sjsg tmp = 0xCAFEDEAD;
264fb4d8502Sjsg adev->wb.wb[index] = cpu_to_le32(tmp);
265fb4d8502Sjsg memset(&ib, 0, sizeof(ib));
266ad8b1aafSjsg r = amdgpu_ib_get(adev, NULL, 256,
267ad8b1aafSjsg AMDGPU_IB_POOL_DIRECT, &ib);
268c349dbc7Sjsg if (r)
269fb4d8502Sjsg goto err0;
270fb4d8502Sjsg
271fb4d8502Sjsg ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
272fb4d8502Sjsg ib.ptr[1] = lower_32_bits(gpu_addr);
273fb4d8502Sjsg ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
274fb4d8502Sjsg ib.ptr[3] = 0xDEADBEEF;
275fb4d8502Sjsg ib.length_dw = 4;
276fb4d8502Sjsg r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
277fb4d8502Sjsg if (r)
278fb4d8502Sjsg goto err1;
279fb4d8502Sjsg
280fb4d8502Sjsg r = dma_fence_wait_timeout(f, false, timeout);
281fb4d8502Sjsg if (r == 0) {
282fb4d8502Sjsg r = -ETIMEDOUT;
283fb4d8502Sjsg goto err1;
284fb4d8502Sjsg } else if (r < 0) {
285fb4d8502Sjsg goto err1;
286fb4d8502Sjsg }
287fb4d8502Sjsg tmp = le32_to_cpu(adev->wb.wb[index]);
288c349dbc7Sjsg if (tmp == 0xDEADBEEF)
289fb4d8502Sjsg r = 0;
290c349dbc7Sjsg else
291fb4d8502Sjsg r = -EINVAL;
292fb4d8502Sjsg
293fb4d8502Sjsg err1:
294fb4d8502Sjsg amdgpu_ib_free(adev, &ib, NULL);
295fb4d8502Sjsg dma_fence_put(f);
296fb4d8502Sjsg err0:
297fb4d8502Sjsg amdgpu_device_wb_free(adev, index);
298fb4d8502Sjsg return r;
299fb4d8502Sjsg }
300fb4d8502Sjsg
301fb4d8502Sjsg /**
3025ca02815Sjsg * si_dma_vm_copy_pte - update PTEs by copying them from the GART
303fb4d8502Sjsg *
304fb4d8502Sjsg * @ib: indirect buffer to fill with commands
305fb4d8502Sjsg * @pe: addr of the page entry
306fb4d8502Sjsg * @src: src addr to copy from
307fb4d8502Sjsg * @count: number of page entries to update
308fb4d8502Sjsg *
309fb4d8502Sjsg * Update PTEs by copying them from the GART using DMA (SI).
310fb4d8502Sjsg */
si_dma_vm_copy_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t src,unsigned count)311fb4d8502Sjsg static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
312fb4d8502Sjsg uint64_t pe, uint64_t src,
313fb4d8502Sjsg unsigned count)
314fb4d8502Sjsg {
315fb4d8502Sjsg unsigned bytes = count * 8;
316fb4d8502Sjsg
317fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
318fb4d8502Sjsg 1, 0, 0, bytes);
319fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(pe);
320fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(src);
321fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
322fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
323fb4d8502Sjsg }
324fb4d8502Sjsg
325fb4d8502Sjsg /**
326fb4d8502Sjsg * si_dma_vm_write_pte - update PTEs by writing them manually
327fb4d8502Sjsg *
328fb4d8502Sjsg * @ib: indirect buffer to fill with commands
329fb4d8502Sjsg * @pe: addr of the page entry
330fb4d8502Sjsg * @value: dst addr to write into pe
331fb4d8502Sjsg * @count: number of page entries to update
332fb4d8502Sjsg * @incr: increase next addr by incr bytes
333fb4d8502Sjsg *
334fb4d8502Sjsg * Update PTEs by writing them manually using DMA (SI).
335fb4d8502Sjsg */
si_dma_vm_write_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t value,unsigned count,uint32_t incr)336fb4d8502Sjsg static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
337fb4d8502Sjsg uint64_t value, unsigned count,
338fb4d8502Sjsg uint32_t incr)
339fb4d8502Sjsg {
340fb4d8502Sjsg unsigned ndw = count * 2;
341fb4d8502Sjsg
342fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
343fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(pe);
344fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe);
345fb4d8502Sjsg for (; ndw > 0; ndw -= 2) {
346fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(value);
347fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(value);
348fb4d8502Sjsg value += incr;
349fb4d8502Sjsg }
350fb4d8502Sjsg }
351fb4d8502Sjsg
352fb4d8502Sjsg /**
353fb4d8502Sjsg * si_dma_vm_set_pte_pde - update the page tables using sDMA
354fb4d8502Sjsg *
355fb4d8502Sjsg * @ib: indirect buffer to fill with commands
356fb4d8502Sjsg * @pe: addr of the page entry
357fb4d8502Sjsg * @addr: dst addr to write into pe
358fb4d8502Sjsg * @count: number of page entries to update
359fb4d8502Sjsg * @incr: increase next addr by incr bytes
360fb4d8502Sjsg * @flags: access flags
361fb4d8502Sjsg *
362fb4d8502Sjsg * Update the page tables using sDMA (CIK).
363fb4d8502Sjsg */
si_dma_vm_set_pte_pde(struct amdgpu_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint64_t flags)364fb4d8502Sjsg static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
365fb4d8502Sjsg uint64_t pe,
366fb4d8502Sjsg uint64_t addr, unsigned count,
367fb4d8502Sjsg uint32_t incr, uint64_t flags)
368fb4d8502Sjsg {
369fb4d8502Sjsg uint64_t value;
370fb4d8502Sjsg unsigned ndw;
371fb4d8502Sjsg
372fb4d8502Sjsg while (count) {
373fb4d8502Sjsg ndw = count * 2;
374fb4d8502Sjsg if (ndw > 0xFFFFE)
375fb4d8502Sjsg ndw = 0xFFFFE;
376fb4d8502Sjsg
377fb4d8502Sjsg if (flags & AMDGPU_PTE_VALID)
378fb4d8502Sjsg value = addr;
379fb4d8502Sjsg else
380fb4d8502Sjsg value = 0;
381fb4d8502Sjsg
382fb4d8502Sjsg /* for physically contiguous pages (vram) */
383fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
384fb4d8502Sjsg ib->ptr[ib->length_dw++] = pe; /* dst addr */
385fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
386fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
387fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(flags);
388fb4d8502Sjsg ib->ptr[ib->length_dw++] = value; /* value */
389fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(value);
390fb4d8502Sjsg ib->ptr[ib->length_dw++] = incr; /* increment size */
391fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0;
392fb4d8502Sjsg pe += ndw * 4;
393fb4d8502Sjsg addr += (ndw / 2) * incr;
394fb4d8502Sjsg count -= ndw / 2;
395fb4d8502Sjsg }
396fb4d8502Sjsg }
397fb4d8502Sjsg
398fb4d8502Sjsg /**
3995ca02815Sjsg * si_dma_ring_pad_ib - pad the IB to the required number of dw
400fb4d8502Sjsg *
4015ca02815Sjsg * @ring: amdgpu_ring pointer
402fb4d8502Sjsg * @ib: indirect buffer to fill with padding
403fb4d8502Sjsg *
404fb4d8502Sjsg */
si_dma_ring_pad_ib(struct amdgpu_ring * ring,struct amdgpu_ib * ib)405fb4d8502Sjsg static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
406fb4d8502Sjsg {
407fb4d8502Sjsg while (ib->length_dw & 0x7)
408fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
409fb4d8502Sjsg }
410fb4d8502Sjsg
411fb4d8502Sjsg /**
4125ca02815Sjsg * si_dma_ring_emit_pipeline_sync - sync the pipeline
413fb4d8502Sjsg *
414fb4d8502Sjsg * @ring: amdgpu_ring pointer
415fb4d8502Sjsg *
416fb4d8502Sjsg * Make sure all previous operations are completed (CIK).
417fb4d8502Sjsg */
si_dma_ring_emit_pipeline_sync(struct amdgpu_ring * ring)418fb4d8502Sjsg static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
419fb4d8502Sjsg {
420fb4d8502Sjsg uint32_t seq = ring->fence_drv.sync_seq;
421fb4d8502Sjsg uint64_t addr = ring->fence_drv.gpu_addr;
422fb4d8502Sjsg
423fb4d8502Sjsg /* wait for idle */
424fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
425fb4d8502Sjsg (1 << 27)); /* Poll memory */
426fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(addr));
427fb4d8502Sjsg amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
428fb4d8502Sjsg amdgpu_ring_write(ring, 0xffffffff); /* mask */
429fb4d8502Sjsg amdgpu_ring_write(ring, seq); /* value */
430fb4d8502Sjsg amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
431fb4d8502Sjsg }
432fb4d8502Sjsg
433fb4d8502Sjsg /**
434fb4d8502Sjsg * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
435fb4d8502Sjsg *
436fb4d8502Sjsg * @ring: amdgpu_ring pointer
4375ca02815Sjsg * @vmid: vmid number to use
4385ca02815Sjsg * @pd_addr: address
439fb4d8502Sjsg *
440fb4d8502Sjsg * Update the page table base and flush the VM TLB
441fb4d8502Sjsg * using sDMA (VI).
442fb4d8502Sjsg */
si_dma_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)443fb4d8502Sjsg static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
444fb4d8502Sjsg unsigned vmid, uint64_t pd_addr)
445fb4d8502Sjsg {
446fb4d8502Sjsg amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
447fb4d8502Sjsg
448fb4d8502Sjsg /* wait for invalidate to complete */
449fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
450fb4d8502Sjsg amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
451fb4d8502Sjsg amdgpu_ring_write(ring, 0xff << 16); /* retry */
452fb4d8502Sjsg amdgpu_ring_write(ring, 1 << vmid); /* mask */
453fb4d8502Sjsg amdgpu_ring_write(ring, 0); /* value */
454fb4d8502Sjsg amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
455fb4d8502Sjsg }
456fb4d8502Sjsg
si_dma_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)457fb4d8502Sjsg static void si_dma_ring_emit_wreg(struct amdgpu_ring *ring,
458fb4d8502Sjsg uint32_t reg, uint32_t val)
459fb4d8502Sjsg {
460fb4d8502Sjsg amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
461fb4d8502Sjsg amdgpu_ring_write(ring, (0xf << 16) | reg);
462fb4d8502Sjsg amdgpu_ring_write(ring, val);
463fb4d8502Sjsg }
464fb4d8502Sjsg
si_dma_early_init(void * handle)465fb4d8502Sjsg static int si_dma_early_init(void *handle)
466fb4d8502Sjsg {
467fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
468fb4d8502Sjsg
469fb4d8502Sjsg adev->sdma.num_instances = 2;
470fb4d8502Sjsg
471fb4d8502Sjsg si_dma_set_ring_funcs(adev);
472fb4d8502Sjsg si_dma_set_buffer_funcs(adev);
473fb4d8502Sjsg si_dma_set_vm_pte_funcs(adev);
474fb4d8502Sjsg si_dma_set_irq_funcs(adev);
475fb4d8502Sjsg
476fb4d8502Sjsg return 0;
477fb4d8502Sjsg }
478fb4d8502Sjsg
si_dma_sw_init(void * handle)479fb4d8502Sjsg static int si_dma_sw_init(void *handle)
480fb4d8502Sjsg {
481fb4d8502Sjsg struct amdgpu_ring *ring;
482fb4d8502Sjsg int r, i;
483fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
484fb4d8502Sjsg
485fb4d8502Sjsg /* DMA0 trap event */
486c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
487c349dbc7Sjsg &adev->sdma.trap_irq);
488fb4d8502Sjsg if (r)
489fb4d8502Sjsg return r;
490fb4d8502Sjsg
491fb4d8502Sjsg /* DMA1 trap event */
492c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 244,
493c349dbc7Sjsg &adev->sdma.trap_irq);
494fb4d8502Sjsg if (r)
495fb4d8502Sjsg return r;
496fb4d8502Sjsg
497fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
498fb4d8502Sjsg ring = &adev->sdma.instance[i].ring;
499fb4d8502Sjsg ring->ring_obj = NULL;
500fb4d8502Sjsg ring->use_doorbell = false;
501fb4d8502Sjsg snprintf(ring->name, sizeof(ring->name), "sdma%d", i);
502fb4d8502Sjsg r = amdgpu_ring_init(adev, ring, 1024,
503fb4d8502Sjsg &adev->sdma.trap_irq,
5045ca02815Sjsg (i == 0) ? AMDGPU_SDMA_IRQ_INSTANCE0 :
505ad8b1aafSjsg AMDGPU_SDMA_IRQ_INSTANCE1,
5065ca02815Sjsg AMDGPU_RING_PRIO_DEFAULT, NULL);
507fb4d8502Sjsg if (r)
508fb4d8502Sjsg return r;
509fb4d8502Sjsg }
510fb4d8502Sjsg
511fb4d8502Sjsg return r;
512fb4d8502Sjsg }
513fb4d8502Sjsg
si_dma_sw_fini(void * handle)514fb4d8502Sjsg static int si_dma_sw_fini(void *handle)
515fb4d8502Sjsg {
516fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
517fb4d8502Sjsg int i;
518fb4d8502Sjsg
519fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++)
520fb4d8502Sjsg amdgpu_ring_fini(&adev->sdma.instance[i].ring);
521fb4d8502Sjsg
522fb4d8502Sjsg return 0;
523fb4d8502Sjsg }
524fb4d8502Sjsg
si_dma_hw_init(void * handle)525fb4d8502Sjsg static int si_dma_hw_init(void *handle)
526fb4d8502Sjsg {
527fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
528fb4d8502Sjsg
529fb4d8502Sjsg return si_dma_start(adev);
530fb4d8502Sjsg }
531fb4d8502Sjsg
si_dma_hw_fini(void * handle)532fb4d8502Sjsg static int si_dma_hw_fini(void *handle)
533fb4d8502Sjsg {
534fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
535fb4d8502Sjsg
536fb4d8502Sjsg si_dma_stop(adev);
537fb4d8502Sjsg
538fb4d8502Sjsg return 0;
539fb4d8502Sjsg }
540fb4d8502Sjsg
si_dma_suspend(void * handle)541fb4d8502Sjsg static int si_dma_suspend(void *handle)
542fb4d8502Sjsg {
543fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
544fb4d8502Sjsg
545fb4d8502Sjsg return si_dma_hw_fini(adev);
546fb4d8502Sjsg }
547fb4d8502Sjsg
si_dma_resume(void * handle)548fb4d8502Sjsg static int si_dma_resume(void *handle)
549fb4d8502Sjsg {
550fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
551fb4d8502Sjsg
552fb4d8502Sjsg return si_dma_hw_init(adev);
553fb4d8502Sjsg }
554fb4d8502Sjsg
si_dma_is_idle(void * handle)555fb4d8502Sjsg static bool si_dma_is_idle(void *handle)
556fb4d8502Sjsg {
557fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
558fb4d8502Sjsg u32 tmp = RREG32(SRBM_STATUS2);
559fb4d8502Sjsg
560fb4d8502Sjsg if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
561fb4d8502Sjsg return false;
562fb4d8502Sjsg
563fb4d8502Sjsg return true;
564fb4d8502Sjsg }
565fb4d8502Sjsg
si_dma_wait_for_idle(void * handle)566fb4d8502Sjsg static int si_dma_wait_for_idle(void *handle)
567fb4d8502Sjsg {
568fb4d8502Sjsg unsigned i;
569fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
570fb4d8502Sjsg
571fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
572fb4d8502Sjsg if (si_dma_is_idle(handle))
573fb4d8502Sjsg return 0;
574fb4d8502Sjsg udelay(1);
575fb4d8502Sjsg }
576fb4d8502Sjsg return -ETIMEDOUT;
577fb4d8502Sjsg }
578fb4d8502Sjsg
si_dma_soft_reset(void * handle)579fb4d8502Sjsg static int si_dma_soft_reset(void *handle)
580fb4d8502Sjsg {
581fb4d8502Sjsg DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
582fb4d8502Sjsg return 0;
583fb4d8502Sjsg }
584fb4d8502Sjsg
si_dma_set_trap_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)585fb4d8502Sjsg static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
586fb4d8502Sjsg struct amdgpu_irq_src *src,
587fb4d8502Sjsg unsigned type,
588fb4d8502Sjsg enum amdgpu_interrupt_state state)
589fb4d8502Sjsg {
590fb4d8502Sjsg u32 sdma_cntl;
591fb4d8502Sjsg
592fb4d8502Sjsg switch (type) {
593c349dbc7Sjsg case AMDGPU_SDMA_IRQ_INSTANCE0:
594fb4d8502Sjsg switch (state) {
595fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
596fb4d8502Sjsg sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
597fb4d8502Sjsg sdma_cntl &= ~TRAP_ENABLE;
598fb4d8502Sjsg WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
599fb4d8502Sjsg break;
600fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
601fb4d8502Sjsg sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
602fb4d8502Sjsg sdma_cntl |= TRAP_ENABLE;
603fb4d8502Sjsg WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
604fb4d8502Sjsg break;
605fb4d8502Sjsg default:
606fb4d8502Sjsg break;
607fb4d8502Sjsg }
608fb4d8502Sjsg break;
609c349dbc7Sjsg case AMDGPU_SDMA_IRQ_INSTANCE1:
610fb4d8502Sjsg switch (state) {
611fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
612fb4d8502Sjsg sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
613fb4d8502Sjsg sdma_cntl &= ~TRAP_ENABLE;
614fb4d8502Sjsg WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
615fb4d8502Sjsg break;
616fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
617fb4d8502Sjsg sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
618fb4d8502Sjsg sdma_cntl |= TRAP_ENABLE;
619fb4d8502Sjsg WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
620fb4d8502Sjsg break;
621fb4d8502Sjsg default:
622fb4d8502Sjsg break;
623fb4d8502Sjsg }
624fb4d8502Sjsg break;
625fb4d8502Sjsg default:
626fb4d8502Sjsg break;
627fb4d8502Sjsg }
628fb4d8502Sjsg return 0;
629fb4d8502Sjsg }
630fb4d8502Sjsg
si_dma_process_trap_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)631fb4d8502Sjsg static int si_dma_process_trap_irq(struct amdgpu_device *adev,
632fb4d8502Sjsg struct amdgpu_irq_src *source,
633fb4d8502Sjsg struct amdgpu_iv_entry *entry)
634fb4d8502Sjsg {
635c349dbc7Sjsg if (entry->src_id == 224)
636fb4d8502Sjsg amdgpu_fence_process(&adev->sdma.instance[0].ring);
637c349dbc7Sjsg else
638fb4d8502Sjsg amdgpu_fence_process(&adev->sdma.instance[1].ring);
639fb4d8502Sjsg return 0;
640fb4d8502Sjsg }
641fb4d8502Sjsg
si_dma_set_clockgating_state(void * handle,enum amd_clockgating_state state)642fb4d8502Sjsg static int si_dma_set_clockgating_state(void *handle,
643fb4d8502Sjsg enum amd_clockgating_state state)
644fb4d8502Sjsg {
645fb4d8502Sjsg u32 orig, data, offset;
646fb4d8502Sjsg int i;
647fb4d8502Sjsg bool enable;
648fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
649fb4d8502Sjsg
650c349dbc7Sjsg enable = (state == AMD_CG_STATE_GATE);
651fb4d8502Sjsg
652fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
653fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
654fb4d8502Sjsg if (i == 0)
655fb4d8502Sjsg offset = DMA0_REGISTER_OFFSET;
656fb4d8502Sjsg else
657fb4d8502Sjsg offset = DMA1_REGISTER_OFFSET;
658fb4d8502Sjsg orig = data = RREG32(DMA_POWER_CNTL + offset);
659fb4d8502Sjsg data &= ~MEM_POWER_OVERRIDE;
660fb4d8502Sjsg if (data != orig)
661fb4d8502Sjsg WREG32(DMA_POWER_CNTL + offset, data);
662fb4d8502Sjsg WREG32(DMA_CLK_CTRL + offset, 0x00000100);
663fb4d8502Sjsg }
664fb4d8502Sjsg } else {
665fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
666fb4d8502Sjsg if (i == 0)
667fb4d8502Sjsg offset = DMA0_REGISTER_OFFSET;
668fb4d8502Sjsg else
669fb4d8502Sjsg offset = DMA1_REGISTER_OFFSET;
670fb4d8502Sjsg orig = data = RREG32(DMA_POWER_CNTL + offset);
671fb4d8502Sjsg data |= MEM_POWER_OVERRIDE;
672fb4d8502Sjsg if (data != orig)
673fb4d8502Sjsg WREG32(DMA_POWER_CNTL + offset, data);
674fb4d8502Sjsg
675fb4d8502Sjsg orig = data = RREG32(DMA_CLK_CTRL + offset);
676fb4d8502Sjsg data = 0xff000000;
677fb4d8502Sjsg if (data != orig)
678fb4d8502Sjsg WREG32(DMA_CLK_CTRL + offset, data);
679fb4d8502Sjsg }
680fb4d8502Sjsg }
681fb4d8502Sjsg
682fb4d8502Sjsg return 0;
683fb4d8502Sjsg }
684fb4d8502Sjsg
si_dma_set_powergating_state(void * handle,enum amd_powergating_state state)685fb4d8502Sjsg static int si_dma_set_powergating_state(void *handle,
686fb4d8502Sjsg enum amd_powergating_state state)
687fb4d8502Sjsg {
688fb4d8502Sjsg u32 tmp;
689fb4d8502Sjsg
690fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
691fb4d8502Sjsg
692fb4d8502Sjsg WREG32(DMA_PGFSM_WRITE, 0x00002000);
693fb4d8502Sjsg WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
694fb4d8502Sjsg
695fb4d8502Sjsg for (tmp = 0; tmp < 5; tmp++)
696fb4d8502Sjsg WREG32(DMA_PGFSM_WRITE, 0);
697fb4d8502Sjsg
698fb4d8502Sjsg return 0;
699fb4d8502Sjsg }
700fb4d8502Sjsg
701fb4d8502Sjsg static const struct amd_ip_funcs si_dma_ip_funcs = {
702fb4d8502Sjsg .name = "si_dma",
703fb4d8502Sjsg .early_init = si_dma_early_init,
704fb4d8502Sjsg .late_init = NULL,
705fb4d8502Sjsg .sw_init = si_dma_sw_init,
706fb4d8502Sjsg .sw_fini = si_dma_sw_fini,
707fb4d8502Sjsg .hw_init = si_dma_hw_init,
708fb4d8502Sjsg .hw_fini = si_dma_hw_fini,
709fb4d8502Sjsg .suspend = si_dma_suspend,
710fb4d8502Sjsg .resume = si_dma_resume,
711fb4d8502Sjsg .is_idle = si_dma_is_idle,
712fb4d8502Sjsg .wait_for_idle = si_dma_wait_for_idle,
713fb4d8502Sjsg .soft_reset = si_dma_soft_reset,
714fb4d8502Sjsg .set_clockgating_state = si_dma_set_clockgating_state,
715fb4d8502Sjsg .set_powergating_state = si_dma_set_powergating_state,
716fb4d8502Sjsg };
717fb4d8502Sjsg
718fb4d8502Sjsg static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
719fb4d8502Sjsg .type = AMDGPU_RING_TYPE_SDMA,
720fb4d8502Sjsg .align_mask = 0xf,
721fb4d8502Sjsg .nop = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0),
722fb4d8502Sjsg .support_64bit_ptrs = false,
723fb4d8502Sjsg .get_rptr = si_dma_ring_get_rptr,
724fb4d8502Sjsg .get_wptr = si_dma_ring_get_wptr,
725fb4d8502Sjsg .set_wptr = si_dma_ring_set_wptr,
726fb4d8502Sjsg .emit_frame_size =
727fb4d8502Sjsg 3 + 3 + /* hdp flush / invalidate */
728fb4d8502Sjsg 6 + /* si_dma_ring_emit_pipeline_sync */
729fb4d8502Sjsg SI_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* si_dma_ring_emit_vm_flush */
730fb4d8502Sjsg 9 + 9 + 9, /* si_dma_ring_emit_fence x3 for user fence, vm fence */
731fb4d8502Sjsg .emit_ib_size = 7 + 3, /* si_dma_ring_emit_ib */
732fb4d8502Sjsg .emit_ib = si_dma_ring_emit_ib,
733fb4d8502Sjsg .emit_fence = si_dma_ring_emit_fence,
734fb4d8502Sjsg .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
735fb4d8502Sjsg .emit_vm_flush = si_dma_ring_emit_vm_flush,
736fb4d8502Sjsg .test_ring = si_dma_ring_test_ring,
737fb4d8502Sjsg .test_ib = si_dma_ring_test_ib,
738fb4d8502Sjsg .insert_nop = amdgpu_ring_insert_nop,
739fb4d8502Sjsg .pad_ib = si_dma_ring_pad_ib,
740fb4d8502Sjsg .emit_wreg = si_dma_ring_emit_wreg,
741fb4d8502Sjsg };
742fb4d8502Sjsg
si_dma_set_ring_funcs(struct amdgpu_device * adev)743fb4d8502Sjsg static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
744fb4d8502Sjsg {
745fb4d8502Sjsg int i;
746fb4d8502Sjsg
747fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++)
748fb4d8502Sjsg adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
749fb4d8502Sjsg }
750fb4d8502Sjsg
751fb4d8502Sjsg static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
752fb4d8502Sjsg .set = si_dma_set_trap_irq_state,
753fb4d8502Sjsg .process = si_dma_process_trap_irq,
754fb4d8502Sjsg };
755fb4d8502Sjsg
si_dma_set_irq_funcs(struct amdgpu_device * adev)756fb4d8502Sjsg static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
757fb4d8502Sjsg {
758fb4d8502Sjsg adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
759fb4d8502Sjsg adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
760fb4d8502Sjsg }
761fb4d8502Sjsg
762fb4d8502Sjsg /**
763fb4d8502Sjsg * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
764fb4d8502Sjsg *
7655ca02815Sjsg * @ib: indirect buffer to copy to
766fb4d8502Sjsg * @src_offset: src GPU address
767fb4d8502Sjsg * @dst_offset: dst GPU address
768fb4d8502Sjsg * @byte_count: number of bytes to xfer
7695ca02815Sjsg * @tmz: is this a secure operation
770fb4d8502Sjsg *
771fb4d8502Sjsg * Copy GPU buffers using the DMA engine (VI).
772fb4d8502Sjsg * Used by the amdgpu ttm implementation to move pages if
773fb4d8502Sjsg * registered as the asic copy callback.
774fb4d8502Sjsg */
si_dma_emit_copy_buffer(struct amdgpu_ib * ib,uint64_t src_offset,uint64_t dst_offset,uint32_t byte_count,bool tmz)775fb4d8502Sjsg static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
776fb4d8502Sjsg uint64_t src_offset,
777fb4d8502Sjsg uint64_t dst_offset,
778ad8b1aafSjsg uint32_t byte_count,
779ad8b1aafSjsg bool tmz)
780fb4d8502Sjsg {
781fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
782fb4d8502Sjsg 1, 0, 0, byte_count);
783fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
784fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
785fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
786fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
787fb4d8502Sjsg }
788fb4d8502Sjsg
789fb4d8502Sjsg /**
790fb4d8502Sjsg * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
791fb4d8502Sjsg *
7925ca02815Sjsg * @ib: indirect buffer to copy to
793fb4d8502Sjsg * @src_data: value to write to buffer
794fb4d8502Sjsg * @dst_offset: dst GPU address
795fb4d8502Sjsg * @byte_count: number of bytes to xfer
796fb4d8502Sjsg *
797fb4d8502Sjsg * Fill GPU buffers using the DMA engine (VI).
798fb4d8502Sjsg */
si_dma_emit_fill_buffer(struct amdgpu_ib * ib,uint32_t src_data,uint64_t dst_offset,uint32_t byte_count)799fb4d8502Sjsg static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
800fb4d8502Sjsg uint32_t src_data,
801fb4d8502Sjsg uint64_t dst_offset,
802fb4d8502Sjsg uint32_t byte_count)
803fb4d8502Sjsg {
804fb4d8502Sjsg ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
805fb4d8502Sjsg 0, 0, 0, byte_count / 4);
806fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
807fb4d8502Sjsg ib->ptr[ib->length_dw++] = src_data;
808fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
809fb4d8502Sjsg }
810fb4d8502Sjsg
811fb4d8502Sjsg
812fb4d8502Sjsg static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
813fb4d8502Sjsg .copy_max_bytes = 0xffff8,
814fb4d8502Sjsg .copy_num_dw = 5,
815fb4d8502Sjsg .emit_copy_buffer = si_dma_emit_copy_buffer,
816fb4d8502Sjsg
817fb4d8502Sjsg .fill_max_bytes = 0xffff8,
818fb4d8502Sjsg .fill_num_dw = 4,
819fb4d8502Sjsg .emit_fill_buffer = si_dma_emit_fill_buffer,
820fb4d8502Sjsg };
821fb4d8502Sjsg
si_dma_set_buffer_funcs(struct amdgpu_device * adev)822fb4d8502Sjsg static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
823fb4d8502Sjsg {
824fb4d8502Sjsg adev->mman.buffer_funcs = &si_dma_buffer_funcs;
825fb4d8502Sjsg adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
826fb4d8502Sjsg }
827fb4d8502Sjsg
828fb4d8502Sjsg static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
829fb4d8502Sjsg .copy_pte_num_dw = 5,
830fb4d8502Sjsg .copy_pte = si_dma_vm_copy_pte,
831fb4d8502Sjsg
832fb4d8502Sjsg .write_pte = si_dma_vm_write_pte,
833fb4d8502Sjsg .set_pte_pde = si_dma_vm_set_pte_pde,
834fb4d8502Sjsg };
835fb4d8502Sjsg
si_dma_set_vm_pte_funcs(struct amdgpu_device * adev)836fb4d8502Sjsg static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
837fb4d8502Sjsg {
838fb4d8502Sjsg unsigned i;
839fb4d8502Sjsg
840fb4d8502Sjsg adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
841c349dbc7Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
842c349dbc7Sjsg adev->vm_manager.vm_pte_scheds[i] =
843c349dbc7Sjsg &adev->sdma.instance[i].ring.sched;
844fb4d8502Sjsg }
845c349dbc7Sjsg adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
846fb4d8502Sjsg }
847fb4d8502Sjsg
848fb4d8502Sjsg const struct amdgpu_ip_block_version si_dma_ip_block =
849fb4d8502Sjsg {
850fb4d8502Sjsg .type = AMD_IP_BLOCK_TYPE_SDMA,
851fb4d8502Sjsg .major = 1,
852fb4d8502Sjsg .minor = 0,
853fb4d8502Sjsg .rev = 0,
854fb4d8502Sjsg .funcs = &si_dma_ip_funcs,
855fb4d8502Sjsg };
856