xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_sdma.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2018 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg  * all copies or substantial portions of the Software.
13c349dbc7Sjsg  *
14c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg  *
22c349dbc7Sjsg  */
23c349dbc7Sjsg 
241bb76ff1Sjsg #include <linux/firmware.h>
25c349dbc7Sjsg #include "amdgpu.h"
26c349dbc7Sjsg #include "amdgpu_sdma.h"
27c349dbc7Sjsg #include "amdgpu_ras.h"
28c349dbc7Sjsg 
29c349dbc7Sjsg #define AMDGPU_CSA_SDMA_SIZE 64
30c349dbc7Sjsg /* SDMA CSA reside in the 3rd page of CSA */
31c349dbc7Sjsg #define AMDGPU_CSA_SDMA_OFFSET (4096 * 2)
32c349dbc7Sjsg 
33c349dbc7Sjsg /*
34c349dbc7Sjsg  * GPU SDMA IP block helpers function.
35c349dbc7Sjsg  */
36c349dbc7Sjsg 
amdgpu_sdma_get_instance_from_ring(struct amdgpu_ring * ring)37c349dbc7Sjsg struct amdgpu_sdma_instance *amdgpu_sdma_get_instance_from_ring(struct amdgpu_ring *ring)
38c349dbc7Sjsg {
39c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
40c349dbc7Sjsg 	int i;
41c349dbc7Sjsg 
42c349dbc7Sjsg 	for (i = 0; i < adev->sdma.num_instances; i++)
43c349dbc7Sjsg 		if (ring == &adev->sdma.instance[i].ring ||
44c349dbc7Sjsg 		    ring == &adev->sdma.instance[i].page)
45c349dbc7Sjsg 			return &adev->sdma.instance[i];
46c349dbc7Sjsg 
47c349dbc7Sjsg 	return NULL;
48c349dbc7Sjsg }
49c349dbc7Sjsg 
amdgpu_sdma_get_index_from_ring(struct amdgpu_ring * ring,uint32_t * index)50c349dbc7Sjsg int amdgpu_sdma_get_index_from_ring(struct amdgpu_ring *ring, uint32_t *index)
51c349dbc7Sjsg {
52c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
53c349dbc7Sjsg 	int i;
54c349dbc7Sjsg 
55c349dbc7Sjsg 	for (i = 0; i < adev->sdma.num_instances; i++) {
56c349dbc7Sjsg 		if (ring == &adev->sdma.instance[i].ring ||
57c349dbc7Sjsg 			ring == &adev->sdma.instance[i].page) {
58c349dbc7Sjsg 			*index = i;
59c349dbc7Sjsg 			return 0;
60c349dbc7Sjsg 		}
61c349dbc7Sjsg 	}
62c349dbc7Sjsg 
63c349dbc7Sjsg 	return -EINVAL;
64c349dbc7Sjsg }
65c349dbc7Sjsg 
amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring * ring,unsigned int vmid)66c349dbc7Sjsg uint64_t amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring *ring,
67*f005ef32Sjsg 				     unsigned int vmid)
68c349dbc7Sjsg {
69c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
70c349dbc7Sjsg 	uint64_t csa_mc_addr;
71c349dbc7Sjsg 	uint32_t index = 0;
72c349dbc7Sjsg 	int r;
73c349dbc7Sjsg 
74c349dbc7Sjsg 	/* don't enable OS preemption on SDMA under SRIOV */
75*f005ef32Sjsg 	if (amdgpu_sriov_vf(adev) || vmid == 0 || !adev->gfx.mcbp)
76c349dbc7Sjsg 		return 0;
77c349dbc7Sjsg 
781bb76ff1Sjsg 	if (ring->is_mes_queue) {
791bb76ff1Sjsg 		uint32_t offset = 0;
801bb76ff1Sjsg 
811bb76ff1Sjsg 		offset = offsetof(struct amdgpu_mes_ctx_meta_data,
821bb76ff1Sjsg 				  sdma[ring->idx].sdma_meta_data);
831bb76ff1Sjsg 		csa_mc_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
841bb76ff1Sjsg 	} else {
85c349dbc7Sjsg 		r = amdgpu_sdma_get_index_from_ring(ring, &index);
86c349dbc7Sjsg 
87c349dbc7Sjsg 		if (r || index > 31)
88c349dbc7Sjsg 			csa_mc_addr = 0;
89c349dbc7Sjsg 		else
90c349dbc7Sjsg 			csa_mc_addr = amdgpu_csa_vaddr(adev) +
91c349dbc7Sjsg 				AMDGPU_CSA_SDMA_OFFSET +
92c349dbc7Sjsg 				index * AMDGPU_CSA_SDMA_SIZE;
931bb76ff1Sjsg 	}
94c349dbc7Sjsg 
95c349dbc7Sjsg 	return csa_mc_addr;
96c349dbc7Sjsg }
97c349dbc7Sjsg 
amdgpu_sdma_ras_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block)98c349dbc7Sjsg int amdgpu_sdma_ras_late_init(struct amdgpu_device *adev,
991bb76ff1Sjsg 			      struct ras_common_if *ras_block)
100c349dbc7Sjsg {
101c349dbc7Sjsg 	int r, i;
102c349dbc7Sjsg 
1031bb76ff1Sjsg 	r = amdgpu_ras_block_late_init(adev, ras_block);
104c349dbc7Sjsg 	if (r)
1051bb76ff1Sjsg 		return r;
106c349dbc7Sjsg 
1071bb76ff1Sjsg 	if (amdgpu_ras_is_supported(adev, ras_block->block)) {
108c349dbc7Sjsg 		for (i = 0; i < adev->sdma.num_instances; i++) {
109c349dbc7Sjsg 			r = amdgpu_irq_get(adev, &adev->sdma.ecc_irq,
110c349dbc7Sjsg 				AMDGPU_SDMA_IRQ_INSTANCE0 + i);
111c349dbc7Sjsg 			if (r)
112c349dbc7Sjsg 				goto late_fini;
113c349dbc7Sjsg 		}
114c349dbc7Sjsg 	}
115c349dbc7Sjsg 
116c349dbc7Sjsg 	return 0;
117c349dbc7Sjsg 
118c349dbc7Sjsg late_fini:
1191bb76ff1Sjsg 	amdgpu_ras_block_late_fini(adev, ras_block);
120c349dbc7Sjsg 	return r;
121c349dbc7Sjsg }
122c349dbc7Sjsg 
amdgpu_sdma_process_ras_data_cb(struct amdgpu_device * adev,void * err_data,struct amdgpu_iv_entry * entry)123c349dbc7Sjsg int amdgpu_sdma_process_ras_data_cb(struct amdgpu_device *adev,
124c349dbc7Sjsg 		void *err_data,
125c349dbc7Sjsg 		struct amdgpu_iv_entry *entry)
126c349dbc7Sjsg {
127c349dbc7Sjsg 	kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
1281bb76ff1Sjsg 
1291bb76ff1Sjsg 	if (amdgpu_sriov_vf(adev))
1301bb76ff1Sjsg 		return AMDGPU_RAS_SUCCESS;
1311bb76ff1Sjsg 
132c349dbc7Sjsg 	amdgpu_ras_reset_gpu(adev);
133c349dbc7Sjsg 
134c349dbc7Sjsg 	return AMDGPU_RAS_SUCCESS;
135c349dbc7Sjsg }
136c349dbc7Sjsg 
amdgpu_sdma_process_ecc_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)137c349dbc7Sjsg int amdgpu_sdma_process_ecc_irq(struct amdgpu_device *adev,
138c349dbc7Sjsg 				      struct amdgpu_irq_src *source,
139c349dbc7Sjsg 				      struct amdgpu_iv_entry *entry)
140c349dbc7Sjsg {
141c349dbc7Sjsg 	struct ras_common_if *ras_if = adev->sdma.ras_if;
142c349dbc7Sjsg 	struct ras_dispatch_if ih_data = {
143c349dbc7Sjsg 		.entry = entry,
144c349dbc7Sjsg 	};
145c349dbc7Sjsg 
146c349dbc7Sjsg 	if (!ras_if)
147c349dbc7Sjsg 		return 0;
148c349dbc7Sjsg 
149c349dbc7Sjsg 	ih_data.head = *ras_if;
150c349dbc7Sjsg 
151c349dbc7Sjsg 	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
152c349dbc7Sjsg 	return 0;
153c349dbc7Sjsg }
1541bb76ff1Sjsg 
amdgpu_sdma_init_inst_ctx(struct amdgpu_sdma_instance * sdma_inst)1551bb76ff1Sjsg static int amdgpu_sdma_init_inst_ctx(struct amdgpu_sdma_instance *sdma_inst)
1561bb76ff1Sjsg {
1571bb76ff1Sjsg 	uint16_t version_major;
1581bb76ff1Sjsg 	const struct common_firmware_header *header = NULL;
1591bb76ff1Sjsg 	const struct sdma_firmware_header_v1_0 *hdr;
1601bb76ff1Sjsg 	const struct sdma_firmware_header_v2_0 *hdr_v2;
1611bb76ff1Sjsg 
1621bb76ff1Sjsg 	header = (const struct common_firmware_header *)
1631bb76ff1Sjsg 		sdma_inst->fw->data;
1641bb76ff1Sjsg 	version_major = le16_to_cpu(header->header_version_major);
1651bb76ff1Sjsg 
1661bb76ff1Sjsg 	switch (version_major) {
1671bb76ff1Sjsg 	case 1:
1681bb76ff1Sjsg 		hdr = (const struct sdma_firmware_header_v1_0 *)sdma_inst->fw->data;
1691bb76ff1Sjsg 		sdma_inst->fw_version = le32_to_cpu(hdr->header.ucode_version);
1701bb76ff1Sjsg 		sdma_inst->feature_version = le32_to_cpu(hdr->ucode_feature_version);
1711bb76ff1Sjsg 		break;
1721bb76ff1Sjsg 	case 2:
1731bb76ff1Sjsg 		hdr_v2 = (const struct sdma_firmware_header_v2_0 *)sdma_inst->fw->data;
1741bb76ff1Sjsg 		sdma_inst->fw_version = le32_to_cpu(hdr_v2->header.ucode_version);
1751bb76ff1Sjsg 		sdma_inst->feature_version = le32_to_cpu(hdr_v2->ucode_feature_version);
1761bb76ff1Sjsg 		break;
1771bb76ff1Sjsg 	default:
1781bb76ff1Sjsg 		return -EINVAL;
1791bb76ff1Sjsg 	}
1801bb76ff1Sjsg 
1811bb76ff1Sjsg 	if (sdma_inst->feature_version >= 20)
1821bb76ff1Sjsg 		sdma_inst->burst_nop = true;
1831bb76ff1Sjsg 
1841bb76ff1Sjsg 	return 0;
1851bb76ff1Sjsg }
1861bb76ff1Sjsg 
amdgpu_sdma_destroy_inst_ctx(struct amdgpu_device * adev,bool duplicate)1871bb76ff1Sjsg void amdgpu_sdma_destroy_inst_ctx(struct amdgpu_device *adev,
1881bb76ff1Sjsg 				  bool duplicate)
1891bb76ff1Sjsg {
1901bb76ff1Sjsg 	int i;
1911bb76ff1Sjsg 
1921bb76ff1Sjsg 	for (i = 0; i < adev->sdma.num_instances; i++) {
193*f005ef32Sjsg 		amdgpu_ucode_release(&adev->sdma.instance[i].fw);
1941bb76ff1Sjsg 		if (duplicate)
1951bb76ff1Sjsg 			break;
1961bb76ff1Sjsg 	}
1971bb76ff1Sjsg 
1981bb76ff1Sjsg 	memset((void *)adev->sdma.instance, 0,
1991bb76ff1Sjsg 	       sizeof(struct amdgpu_sdma_instance) * AMDGPU_MAX_SDMA_INSTANCES);
2001bb76ff1Sjsg }
2011bb76ff1Sjsg 
amdgpu_sdma_init_microcode(struct amdgpu_device * adev,u32 instance,bool duplicate)2021bb76ff1Sjsg int amdgpu_sdma_init_microcode(struct amdgpu_device *adev,
203*f005ef32Sjsg 			       u32 instance, bool duplicate)
2041bb76ff1Sjsg {
2051bb76ff1Sjsg 	struct amdgpu_firmware_info *info = NULL;
2061bb76ff1Sjsg 	const struct common_firmware_header *header = NULL;
207*f005ef32Sjsg 	int err, i;
2081bb76ff1Sjsg 	const struct sdma_firmware_header_v2_0 *sdma_hdr;
2091bb76ff1Sjsg 	uint16_t version_major;
210*f005ef32Sjsg 	char ucode_prefix[30];
211*f005ef32Sjsg 	char fw_name[40];
2121bb76ff1Sjsg 
213*f005ef32Sjsg 	amdgpu_ucode_ip_version_decode(adev, SDMA0_HWIP, ucode_prefix, sizeof(ucode_prefix));
214*f005ef32Sjsg 	if (instance == 0)
215*f005ef32Sjsg 		snprintf(fw_name, sizeof(fw_name), "amdgpu/%s.bin", ucode_prefix);
216*f005ef32Sjsg 	else
217*f005ef32Sjsg 		snprintf(fw_name, sizeof(fw_name), "amdgpu/%s%d.bin", ucode_prefix, instance);
218*f005ef32Sjsg 	err = amdgpu_ucode_request(adev, &adev->sdma.instance[instance].fw, fw_name);
2191bb76ff1Sjsg 	if (err)
2201bb76ff1Sjsg 		goto out;
2211bb76ff1Sjsg 
2221bb76ff1Sjsg 	header = (const struct common_firmware_header *)
2231bb76ff1Sjsg 		adev->sdma.instance[instance].fw->data;
2241bb76ff1Sjsg 	version_major = le16_to_cpu(header->header_version_major);
2251bb76ff1Sjsg 
2261bb76ff1Sjsg 	if ((duplicate && instance) || (!duplicate && version_major > 1)) {
2271bb76ff1Sjsg 		err = -EINVAL;
2281bb76ff1Sjsg 		goto out;
2291bb76ff1Sjsg 	}
2301bb76ff1Sjsg 
2311bb76ff1Sjsg 	err = amdgpu_sdma_init_inst_ctx(&adev->sdma.instance[instance]);
2321bb76ff1Sjsg 	if (err)
2331bb76ff1Sjsg 		goto out;
2341bb76ff1Sjsg 
2351bb76ff1Sjsg 	if (duplicate) {
2361bb76ff1Sjsg 		for (i = 1; i < adev->sdma.num_instances; i++)
2371bb76ff1Sjsg 			memcpy((void *)&adev->sdma.instance[i],
2381bb76ff1Sjsg 			       (void *)&adev->sdma.instance[0],
2391bb76ff1Sjsg 			       sizeof(struct amdgpu_sdma_instance));
2401bb76ff1Sjsg 	}
2411bb76ff1Sjsg 
2421bb76ff1Sjsg 	DRM_DEBUG("psp_load == '%s'\n",
2431bb76ff1Sjsg 		  adev->firmware.load_type == AMDGPU_FW_LOAD_PSP ? "true" : "false");
2441bb76ff1Sjsg 
2451bb76ff1Sjsg 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2461bb76ff1Sjsg 		switch (version_major) {
2471bb76ff1Sjsg 		case 1:
2481bb76ff1Sjsg 			for (i = 0; i < adev->sdma.num_instances; i++) {
2491bb76ff1Sjsg 				if (!duplicate && (instance != i))
2501bb76ff1Sjsg 					continue;
2511bb76ff1Sjsg 				else {
252*f005ef32Sjsg 					/* Use a single copy per SDMA firmware type. PSP uses the same instance for all
253*f005ef32Sjsg 					 * groups of SDMAs */
254*f005ef32Sjsg 					if (adev->ip_versions[SDMA0_HWIP][0] == IP_VERSION(4, 4, 2) &&
255*f005ef32Sjsg 					    adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
256*f005ef32Sjsg 					    adev->sdma.num_inst_per_aid == i) {
257*f005ef32Sjsg 						break;
258*f005ef32Sjsg 					}
2591bb76ff1Sjsg 					info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
2601bb76ff1Sjsg 					info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
2611bb76ff1Sjsg 					info->fw = adev->sdma.instance[i].fw;
2621bb76ff1Sjsg 					adev->firmware.fw_size +=
263*f005ef32Sjsg 						ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
2641bb76ff1Sjsg 				}
2651bb76ff1Sjsg 			}
2661bb76ff1Sjsg 			break;
2671bb76ff1Sjsg 		case 2:
2681bb76ff1Sjsg 			sdma_hdr = (const struct sdma_firmware_header_v2_0 *)
2691bb76ff1Sjsg 				adev->sdma.instance[0].fw->data;
2701bb76ff1Sjsg 			info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA_UCODE_TH0];
2711bb76ff1Sjsg 			info->ucode_id = AMDGPU_UCODE_ID_SDMA_UCODE_TH0;
2721bb76ff1Sjsg 			info->fw = adev->sdma.instance[0].fw;
2731bb76ff1Sjsg 			adev->firmware.fw_size +=
274*f005ef32Sjsg 				ALIGN(le32_to_cpu(sdma_hdr->ctx_ucode_size_bytes), PAGE_SIZE);
2751bb76ff1Sjsg 			info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA_UCODE_TH1];
2761bb76ff1Sjsg 			info->ucode_id = AMDGPU_UCODE_ID_SDMA_UCODE_TH1;
2771bb76ff1Sjsg 			info->fw = adev->sdma.instance[0].fw;
2781bb76ff1Sjsg 			adev->firmware.fw_size +=
279*f005ef32Sjsg 				ALIGN(le32_to_cpu(sdma_hdr->ctl_ucode_size_bytes), PAGE_SIZE);
2801bb76ff1Sjsg 			break;
2811bb76ff1Sjsg 		default:
2821bb76ff1Sjsg 			err = -EINVAL;
2831bb76ff1Sjsg 		}
2841bb76ff1Sjsg 	}
2851bb76ff1Sjsg 
2861bb76ff1Sjsg out:
287*f005ef32Sjsg 	if (err)
2881bb76ff1Sjsg 		amdgpu_sdma_destroy_inst_ctx(adev, duplicate);
2891bb76ff1Sjsg 	return err;
2901bb76ff1Sjsg }
2911bb76ff1Sjsg 
amdgpu_sdma_unset_buffer_funcs_helper(struct amdgpu_device * adev)2921bb76ff1Sjsg void amdgpu_sdma_unset_buffer_funcs_helper(struct amdgpu_device *adev)
2931bb76ff1Sjsg {
2941bb76ff1Sjsg 	struct amdgpu_ring *sdma;
2951bb76ff1Sjsg 	int i;
2961bb76ff1Sjsg 
2971bb76ff1Sjsg 	for (i = 0; i < adev->sdma.num_instances; i++) {
2981bb76ff1Sjsg 		if (adev->sdma.has_page_queue) {
2991bb76ff1Sjsg 			sdma = &adev->sdma.instance[i].page;
3001bb76ff1Sjsg 			if (adev->mman.buffer_funcs_ring == sdma) {
3011bb76ff1Sjsg 				amdgpu_ttm_set_buffer_funcs_status(adev, false);
3021bb76ff1Sjsg 				break;
3031bb76ff1Sjsg 			}
3041bb76ff1Sjsg 		}
3051bb76ff1Sjsg 		sdma = &adev->sdma.instance[i].ring;
3061bb76ff1Sjsg 		if (adev->mman.buffer_funcs_ring == sdma) {
3071bb76ff1Sjsg 			amdgpu_ttm_set_buffer_funcs_status(adev, false);
3081bb76ff1Sjsg 			break;
3091bb76ff1Sjsg 		}
3101bb76ff1Sjsg 	}
3111bb76ff1Sjsg }
312*f005ef32Sjsg 
amdgpu_sdma_ras_sw_init(struct amdgpu_device * adev)313*f005ef32Sjsg int amdgpu_sdma_ras_sw_init(struct amdgpu_device *adev)
314*f005ef32Sjsg {
315*f005ef32Sjsg 	int err = 0;
316*f005ef32Sjsg 	struct amdgpu_sdma_ras *ras = NULL;
317*f005ef32Sjsg 
318*f005ef32Sjsg 	/* adev->sdma.ras is NULL, which means sdma does not
319*f005ef32Sjsg 	 * support ras function, then do nothing here.
320*f005ef32Sjsg 	 */
321*f005ef32Sjsg 	if (!adev->sdma.ras)
322*f005ef32Sjsg 		return 0;
323*f005ef32Sjsg 
324*f005ef32Sjsg 	ras = adev->sdma.ras;
325*f005ef32Sjsg 
326*f005ef32Sjsg 	err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
327*f005ef32Sjsg 	if (err) {
328*f005ef32Sjsg 		dev_err(adev->dev, "Failed to register sdma ras block!\n");
329*f005ef32Sjsg 		return err;
330*f005ef32Sjsg 	}
331*f005ef32Sjsg 
332*f005ef32Sjsg 	strlcpy(ras->ras_block.ras_comm.name, "sdma",
333*f005ef32Sjsg 	    sizeof(ras->ras_block.ras_comm.name));
334*f005ef32Sjsg 	ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__SDMA;
335*f005ef32Sjsg 	ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
336*f005ef32Sjsg 	adev->sdma.ras_if = &ras->ras_block.ras_comm;
337*f005ef32Sjsg 
338*f005ef32Sjsg 	/* If not define special ras_late_init function, use default ras_late_init */
339*f005ef32Sjsg 	if (!ras->ras_block.ras_late_init)
340*f005ef32Sjsg 		ras->ras_block.ras_late_init = amdgpu_sdma_ras_late_init;
341*f005ef32Sjsg 
342*f005ef32Sjsg 	/* If not defined special ras_cb function, use default ras_cb */
343*f005ef32Sjsg 	if (!ras->ras_block.ras_cb)
344*f005ef32Sjsg 		ras->ras_block.ras_cb = amdgpu_sdma_process_ras_data_cb;
345*f005ef32Sjsg 
346*f005ef32Sjsg 	return 0;
347*f005ef32Sjsg }
348