xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_ring.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2016 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  * Authors: Christian König
23fb4d8502Sjsg  */
24fb4d8502Sjsg #ifndef __AMDGPU_RING_H__
25fb4d8502Sjsg #define __AMDGPU_RING_H__
26fb4d8502Sjsg 
27fb4d8502Sjsg #include <drm/amdgpu_drm.h>
28fb4d8502Sjsg #include <drm/gpu_scheduler.h>
29fb4d8502Sjsg #include <drm/drm_print.h>
30*f005ef32Sjsg #include <drm/drm_suballoc.h>
31fb4d8502Sjsg 
321bb76ff1Sjsg struct amdgpu_device;
331bb76ff1Sjsg struct amdgpu_ring;
341bb76ff1Sjsg struct amdgpu_ib;
351bb76ff1Sjsg struct amdgpu_cs_parser;
361bb76ff1Sjsg struct amdgpu_job;
371bb76ff1Sjsg struct amdgpu_vm;
381bb76ff1Sjsg 
39fb4d8502Sjsg /* max number of rings */
40*f005ef32Sjsg #define AMDGPU_MAX_RINGS		124
41*f005ef32Sjsg #define AMDGPU_MAX_HWIP_RINGS		64
42c349dbc7Sjsg #define AMDGPU_MAX_GFX_RINGS		2
43*f005ef32Sjsg #define AMDGPU_MAX_SW_GFX_RINGS         2
44fb4d8502Sjsg #define AMDGPU_MAX_COMPUTE_RINGS	8
45fb4d8502Sjsg #define AMDGPU_MAX_VCE_RINGS		3
46fb4d8502Sjsg #define AMDGPU_MAX_UVD_ENC_RINGS	2
47fb4d8502Sjsg 
481bb76ff1Sjsg enum amdgpu_ring_priority_level {
491bb76ff1Sjsg 	AMDGPU_RING_PRIO_0,
501bb76ff1Sjsg 	AMDGPU_RING_PRIO_1,
511bb76ff1Sjsg 	AMDGPU_RING_PRIO_DEFAULT = 1,
521bb76ff1Sjsg 	AMDGPU_RING_PRIO_2,
531bb76ff1Sjsg 	AMDGPU_RING_PRIO_MAX
541bb76ff1Sjsg };
55ad8b1aafSjsg 
56fb4d8502Sjsg /* some special values for the owner field */
57fb4d8502Sjsg #define AMDGPU_FENCE_OWNER_UNDEFINED	((void *)0ul)
58fb4d8502Sjsg #define AMDGPU_FENCE_OWNER_VM		((void *)1ul)
59fb4d8502Sjsg #define AMDGPU_FENCE_OWNER_KFD		((void *)2ul)
60fb4d8502Sjsg 
61fb4d8502Sjsg #define AMDGPU_FENCE_FLAG_64BIT         (1 << 0)
62fb4d8502Sjsg #define AMDGPU_FENCE_FLAG_INT           (1 << 1)
63fb4d8502Sjsg #define AMDGPU_FENCE_FLAG_TC_WB_ONLY    (1 << 2)
64*f005ef32Sjsg #define AMDGPU_FENCE_FLAG_EXEC          (1 << 3)
65fb4d8502Sjsg 
66fb4d8502Sjsg #define to_amdgpu_ring(s) container_of((s), struct amdgpu_ring, sched)
67fb4d8502Sjsg 
68ad8b1aafSjsg #define AMDGPU_IB_POOL_SIZE	(1024 * 1024)
69ad8b1aafSjsg 
70fb4d8502Sjsg enum amdgpu_ring_type {
71ad8b1aafSjsg 	AMDGPU_RING_TYPE_GFX		= AMDGPU_HW_IP_GFX,
72ad8b1aafSjsg 	AMDGPU_RING_TYPE_COMPUTE	= AMDGPU_HW_IP_COMPUTE,
73ad8b1aafSjsg 	AMDGPU_RING_TYPE_SDMA		= AMDGPU_HW_IP_DMA,
74ad8b1aafSjsg 	AMDGPU_RING_TYPE_UVD		= AMDGPU_HW_IP_UVD,
75ad8b1aafSjsg 	AMDGPU_RING_TYPE_VCE		= AMDGPU_HW_IP_VCE,
76ad8b1aafSjsg 	AMDGPU_RING_TYPE_UVD_ENC	= AMDGPU_HW_IP_UVD_ENC,
77ad8b1aafSjsg 	AMDGPU_RING_TYPE_VCN_DEC	= AMDGPU_HW_IP_VCN_DEC,
78ad8b1aafSjsg 	AMDGPU_RING_TYPE_VCN_ENC	= AMDGPU_HW_IP_VCN_ENC,
79ad8b1aafSjsg 	AMDGPU_RING_TYPE_VCN_JPEG	= AMDGPU_HW_IP_VCN_JPEG,
80fb4d8502Sjsg 	AMDGPU_RING_TYPE_KIQ,
81ad8b1aafSjsg 	AMDGPU_RING_TYPE_MES
82ad8b1aafSjsg };
83ad8b1aafSjsg 
84ad8b1aafSjsg enum amdgpu_ib_pool_type {
85ad8b1aafSjsg 	/* Normal submissions to the top of the pipeline. */
86ad8b1aafSjsg 	AMDGPU_IB_POOL_DELAYED,
87ad8b1aafSjsg 	/* Immediate submissions to the bottom of the pipeline. */
88ad8b1aafSjsg 	AMDGPU_IB_POOL_IMMEDIATE,
89ad8b1aafSjsg 	/* Direct submission to the ring buffer during init and reset. */
90ad8b1aafSjsg 	AMDGPU_IB_POOL_DIRECT,
91ad8b1aafSjsg 
92ad8b1aafSjsg 	AMDGPU_IB_POOL_MAX
93fb4d8502Sjsg };
94fb4d8502Sjsg 
951bb76ff1Sjsg struct amdgpu_ib {
96*f005ef32Sjsg 	struct drm_suballoc		*sa_bo;
971bb76ff1Sjsg 	uint32_t			length_dw;
981bb76ff1Sjsg 	uint64_t			gpu_addr;
991bb76ff1Sjsg 	uint32_t			*ptr;
1001bb76ff1Sjsg 	uint32_t			flags;
1011bb76ff1Sjsg };
102fb4d8502Sjsg 
103ad8b1aafSjsg struct amdgpu_sched {
104ad8b1aafSjsg 	u32				num_scheds;
105ad8b1aafSjsg 	struct drm_gpu_scheduler	*sched[AMDGPU_MAX_HWIP_RINGS];
106ad8b1aafSjsg };
107ad8b1aafSjsg 
108fb4d8502Sjsg /*
109fb4d8502Sjsg  * Fences.
110fb4d8502Sjsg  */
111fb4d8502Sjsg struct amdgpu_fence_driver {
112fb4d8502Sjsg 	uint64_t			gpu_addr;
113fb4d8502Sjsg 	volatile uint32_t		*cpu_addr;
114fb4d8502Sjsg 	/* sync_seq is protected by ring emission lock */
115fb4d8502Sjsg 	uint32_t			sync_seq;
116fb4d8502Sjsg 	atomic_t			last_seq;
117fb4d8502Sjsg 	bool				initialized;
118fb4d8502Sjsg 	struct amdgpu_irq_src		*irq_src;
119fb4d8502Sjsg 	unsigned			irq_type;
120fb4d8502Sjsg 	struct timeout			fallback_timer;
121fb4d8502Sjsg 	unsigned			num_fences_mask;
122fb4d8502Sjsg 	spinlock_t			lock;
123fb4d8502Sjsg 	struct dma_fence		**fences;
124fb4d8502Sjsg };
125fb4d8502Sjsg 
1261bb76ff1Sjsg extern const struct drm_sched_backend_ops amdgpu_sched_ops;
1271bb76ff1Sjsg 
1281bb76ff1Sjsg void amdgpu_fence_driver_clear_job_fences(struct amdgpu_ring *ring);
129*f005ef32Sjsg void amdgpu_fence_driver_set_error(struct amdgpu_ring *ring, int error);
130fb4d8502Sjsg void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring);
131fb4d8502Sjsg 
1321bb76ff1Sjsg int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
133fb4d8502Sjsg int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
134fb4d8502Sjsg 				   struct amdgpu_irq_src *irq_src,
135fb4d8502Sjsg 				   unsigned irq_type);
1365ca02815Sjsg void amdgpu_fence_driver_hw_init(struct amdgpu_device *adev);
1375ca02815Sjsg void amdgpu_fence_driver_hw_fini(struct amdgpu_device *adev);
1385ca02815Sjsg int amdgpu_fence_driver_sw_init(struct amdgpu_device *adev);
1395ca02815Sjsg void amdgpu_fence_driver_sw_fini(struct amdgpu_device *adev);
1405ca02815Sjsg int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence, struct amdgpu_job *job,
141fb4d8502Sjsg 		      unsigned flags);
142ad8b1aafSjsg int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s,
143ad8b1aafSjsg 			      uint32_t timeout);
144c349dbc7Sjsg bool amdgpu_fence_process(struct amdgpu_ring *ring);
145fb4d8502Sjsg int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
146fb4d8502Sjsg signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
147fb4d8502Sjsg 				      uint32_t wait_seq,
148fb4d8502Sjsg 				      signed long timeout);
149fb4d8502Sjsg unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
150*f005ef32Sjsg 
1511bb76ff1Sjsg void amdgpu_fence_driver_isr_toggle(struct amdgpu_device *adev, bool stop);
152fb4d8502Sjsg 
153*f005ef32Sjsg u64 amdgpu_fence_last_unsignaled_time_us(struct amdgpu_ring *ring);
154*f005ef32Sjsg void amdgpu_fence_update_start_timestamp(struct amdgpu_ring *ring, uint32_t seq,
155*f005ef32Sjsg 					 ktime_t timestamp);
156*f005ef32Sjsg 
157fb4d8502Sjsg /*
158fb4d8502Sjsg  * Rings.
159fb4d8502Sjsg  */
160fb4d8502Sjsg 
161fb4d8502Sjsg /* provided by hw blocks that expose a ring buffer for commands */
162fb4d8502Sjsg struct amdgpu_ring_funcs {
163fb4d8502Sjsg 	enum amdgpu_ring_type	type;
164fb4d8502Sjsg 	uint32_t		align_mask;
165fb4d8502Sjsg 	u32			nop;
166fb4d8502Sjsg 	bool			support_64bit_ptrs;
167c349dbc7Sjsg 	bool			no_user_fence;
1681bb76ff1Sjsg 	bool			secure_submission_supported;
169fb4d8502Sjsg 	unsigned		extra_dw;
170fb4d8502Sjsg 
171fb4d8502Sjsg 	/* ring read/write ptr handling */
172fb4d8502Sjsg 	u64 (*get_rptr)(struct amdgpu_ring *ring);
173fb4d8502Sjsg 	u64 (*get_wptr)(struct amdgpu_ring *ring);
174fb4d8502Sjsg 	void (*set_wptr)(struct amdgpu_ring *ring);
175fb4d8502Sjsg 	/* validating and patching of IBs */
1761bb76ff1Sjsg 	int (*parse_cs)(struct amdgpu_cs_parser *p,
1771bb76ff1Sjsg 			struct amdgpu_job *job,
1781bb76ff1Sjsg 			struct amdgpu_ib *ib);
1791bb76ff1Sjsg 	int (*patch_cs_in_place)(struct amdgpu_cs_parser *p,
1801bb76ff1Sjsg 				 struct amdgpu_job *job,
1811bb76ff1Sjsg 				 struct amdgpu_ib *ib);
182fb4d8502Sjsg 	/* constants to calculate how many DW are needed for an emit */
183fb4d8502Sjsg 	unsigned emit_frame_size;
184fb4d8502Sjsg 	unsigned emit_ib_size;
185fb4d8502Sjsg 	/* command emit functions */
186fb4d8502Sjsg 	void (*emit_ib)(struct amdgpu_ring *ring,
187c349dbc7Sjsg 			struct amdgpu_job *job,
188fb4d8502Sjsg 			struct amdgpu_ib *ib,
189c349dbc7Sjsg 			uint32_t flags);
190fb4d8502Sjsg 	void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
191fb4d8502Sjsg 			   uint64_t seq, unsigned flags);
192fb4d8502Sjsg 	void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
193fb4d8502Sjsg 	void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vmid,
194fb4d8502Sjsg 			      uint64_t pd_addr);
195fb4d8502Sjsg 	void (*emit_hdp_flush)(struct amdgpu_ring *ring);
196fb4d8502Sjsg 	void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
197fb4d8502Sjsg 				uint32_t gds_base, uint32_t gds_size,
198fb4d8502Sjsg 				uint32_t gws_base, uint32_t gws_size,
199fb4d8502Sjsg 				uint32_t oa_base, uint32_t oa_size);
200fb4d8502Sjsg 	/* testing functions */
201fb4d8502Sjsg 	int (*test_ring)(struct amdgpu_ring *ring);
202fb4d8502Sjsg 	int (*test_ib)(struct amdgpu_ring *ring, long timeout);
203fb4d8502Sjsg 	/* insert NOP packets */
204fb4d8502Sjsg 	void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
205fb4d8502Sjsg 	void (*insert_start)(struct amdgpu_ring *ring);
206fb4d8502Sjsg 	void (*insert_end)(struct amdgpu_ring *ring);
207fb4d8502Sjsg 	/* pad the indirect buffer to the necessary number of dw */
208fb4d8502Sjsg 	void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
209fb4d8502Sjsg 	unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
210fb4d8502Sjsg 	void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
211fb4d8502Sjsg 	/* note usage for clock and power gating */
212fb4d8502Sjsg 	void (*begin_use)(struct amdgpu_ring *ring);
213fb4d8502Sjsg 	void (*end_use)(struct amdgpu_ring *ring);
214fb4d8502Sjsg 	void (*emit_switch_buffer) (struct amdgpu_ring *ring);
215fb4d8502Sjsg 	void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
216*f005ef32Sjsg 	void (*emit_gfx_shadow)(struct amdgpu_ring *ring, u64 shadow_va, u64 csa_va,
217*f005ef32Sjsg 				u64 gds_va, bool init_shadow, int vmid);
218ad8b1aafSjsg 	void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg,
219ad8b1aafSjsg 			  uint32_t reg_val_offs);
220fb4d8502Sjsg 	void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
221fb4d8502Sjsg 	void (*emit_reg_wait)(struct amdgpu_ring *ring, uint32_t reg,
222fb4d8502Sjsg 			      uint32_t val, uint32_t mask);
223fb4d8502Sjsg 	void (*emit_reg_write_reg_wait)(struct amdgpu_ring *ring,
224fb4d8502Sjsg 					uint32_t reg0, uint32_t reg1,
225fb4d8502Sjsg 					uint32_t ref, uint32_t mask);
226ad8b1aafSjsg 	void (*emit_frame_cntl)(struct amdgpu_ring *ring, bool start,
227ad8b1aafSjsg 				bool secure);
228c349dbc7Sjsg 	/* Try to soft recover the ring to make the fence signal */
229c349dbc7Sjsg 	void (*soft_recovery)(struct amdgpu_ring *ring, unsigned vmid);
230c349dbc7Sjsg 	int (*preempt_ib)(struct amdgpu_ring *ring);
231ad8b1aafSjsg 	void (*emit_mem_sync)(struct amdgpu_ring *ring);
2325ca02815Sjsg 	void (*emit_wave_limit)(struct amdgpu_ring *ring, bool enable);
233*f005ef32Sjsg 	void (*patch_cntl)(struct amdgpu_ring *ring, unsigned offset);
234*f005ef32Sjsg 	void (*patch_ce)(struct amdgpu_ring *ring, unsigned offset);
235*f005ef32Sjsg 	void (*patch_de)(struct amdgpu_ring *ring, unsigned offset);
236fb4d8502Sjsg };
237fb4d8502Sjsg 
238fb4d8502Sjsg struct amdgpu_ring {
239fb4d8502Sjsg 	struct amdgpu_device		*adev;
240fb4d8502Sjsg 	const struct amdgpu_ring_funcs	*funcs;
241fb4d8502Sjsg 	struct amdgpu_fence_driver	fence_drv;
242fb4d8502Sjsg 	struct drm_gpu_scheduler	sched;
243fb4d8502Sjsg 
244fb4d8502Sjsg 	struct amdgpu_bo	*ring_obj;
245fb4d8502Sjsg 	volatile uint32_t	*ring;
246fb4d8502Sjsg 	unsigned		rptr_offs;
2471bb76ff1Sjsg 	u64			rptr_gpu_addr;
2481bb76ff1Sjsg 	volatile u32		*rptr_cpu_addr;
249fb4d8502Sjsg 	u64			wptr;
250fb4d8502Sjsg 	u64			wptr_old;
251fb4d8502Sjsg 	unsigned		ring_size;
252fb4d8502Sjsg 	unsigned		max_dw;
253fb4d8502Sjsg 	int			count_dw;
254fb4d8502Sjsg 	uint64_t		gpu_addr;
255fb4d8502Sjsg 	uint64_t		ptr_mask;
256fb4d8502Sjsg 	uint32_t		buf_mask;
257fb4d8502Sjsg 	u32			idx;
258*f005ef32Sjsg 	u32			xcc_id;
259*f005ef32Sjsg 	u32			xcp_id;
260fb4d8502Sjsg 	u32			me;
261fb4d8502Sjsg 	u32			pipe;
262fb4d8502Sjsg 	u32			queue;
263fb4d8502Sjsg 	struct amdgpu_bo	*mqd_obj;
264fb4d8502Sjsg 	uint64_t                mqd_gpu_addr;
265fb4d8502Sjsg 	void                    *mqd_ptr;
266*f005ef32Sjsg 	unsigned                mqd_size;
267fb4d8502Sjsg 	uint64_t                eop_gpu_addr;
268fb4d8502Sjsg 	u32			doorbell_index;
269fb4d8502Sjsg 	bool			use_doorbell;
270fb4d8502Sjsg 	bool			use_pollmem;
271fb4d8502Sjsg 	unsigned		wptr_offs;
2721bb76ff1Sjsg 	u64			wptr_gpu_addr;
2731bb76ff1Sjsg 	volatile u32		*wptr_cpu_addr;
274fb4d8502Sjsg 	unsigned		fence_offs;
2751bb76ff1Sjsg 	u64			fence_gpu_addr;
2761bb76ff1Sjsg 	volatile u32		*fence_cpu_addr;
277fb4d8502Sjsg 	uint64_t		current_ctx;
278fb4d8502Sjsg 	char			name[16];
279c349dbc7Sjsg 	u32                     trail_seq;
280c349dbc7Sjsg 	unsigned		trail_fence_offs;
281c349dbc7Sjsg 	u64			trail_fence_gpu_addr;
282c349dbc7Sjsg 	volatile u32		*trail_fence_cpu_addr;
283fb4d8502Sjsg 	unsigned		cond_exe_offs;
284fb4d8502Sjsg 	u64			cond_exe_gpu_addr;
285fb4d8502Sjsg 	volatile u32		*cond_exe_cpu_addr;
286*f005ef32Sjsg 	unsigned		vm_hub;
287fb4d8502Sjsg 	unsigned		vm_inv_eng;
288fb4d8502Sjsg 	struct dma_fence	*vmid_wait;
289fb4d8502Sjsg 	bool			has_compute_vm_bug;
290ad8b1aafSjsg 	bool			no_scheduler;
2915ca02815Sjsg 	int			hw_prio;
2921bb76ff1Sjsg 	unsigned 		num_hw_submission;
2931bb76ff1Sjsg 	atomic_t		*sched_score;
294fb4d8502Sjsg 
2951bb76ff1Sjsg 	/* used for mes */
2961bb76ff1Sjsg 	bool			is_mes_queue;
2971bb76ff1Sjsg 	uint32_t		hw_queue_id;
2981bb76ff1Sjsg 	struct amdgpu_mes_ctx_data *mes_ctx;
299*f005ef32Sjsg 
300*f005ef32Sjsg 	bool            is_sw_ring;
301*f005ef32Sjsg 	unsigned int    entry_index;
302*f005ef32Sjsg 
303fb4d8502Sjsg };
304fb4d8502Sjsg 
3051bb76ff1Sjsg #define amdgpu_ring_parse_cs(r, p, job, ib) ((r)->funcs->parse_cs((p), (job), (ib)))
3061bb76ff1Sjsg #define amdgpu_ring_patch_cs_in_place(r, p, job, ib) ((r)->funcs->patch_cs_in_place((p), (job), (ib)))
307c349dbc7Sjsg #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
308*f005ef32Sjsg #define amdgpu_ring_test_ib(r, t) ((r)->funcs->test_ib ? (r)->funcs->test_ib((r), (t)) : 0)
309c349dbc7Sjsg #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
310c349dbc7Sjsg #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
311c349dbc7Sjsg #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
312c349dbc7Sjsg #define amdgpu_ring_emit_ib(r, job, ib, flags) ((r)->funcs->emit_ib((r), (job), (ib), (flags)))
313c349dbc7Sjsg #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
314c349dbc7Sjsg #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
315c349dbc7Sjsg #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
316c349dbc7Sjsg #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
317c349dbc7Sjsg #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
318c349dbc7Sjsg #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
319c349dbc7Sjsg #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
320*f005ef32Sjsg #define amdgpu_ring_emit_gfx_shadow(r, s, c, g, i, v) ((r)->funcs->emit_gfx_shadow((r), (s), (c), (g), (i), (v)))
321ad8b1aafSjsg #define amdgpu_ring_emit_rreg(r, d, o) (r)->funcs->emit_rreg((r), (d), (o))
322c349dbc7Sjsg #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
323c349dbc7Sjsg #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
324c349dbc7Sjsg #define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m))
325ad8b1aafSjsg #define amdgpu_ring_emit_frame_cntl(r, b, s) (r)->funcs->emit_frame_cntl((r), (b), (s))
326c349dbc7Sjsg #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
327c349dbc7Sjsg #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
328c349dbc7Sjsg #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
329c349dbc7Sjsg #define amdgpu_ring_preempt_ib(r) (r)->funcs->preempt_ib(r)
330*f005ef32Sjsg #define amdgpu_ring_patch_cntl(r, o) ((r)->funcs->patch_cntl((r), (o)))
331*f005ef32Sjsg #define amdgpu_ring_patch_ce(r, o) ((r)->funcs->patch_ce((r), (o)))
332*f005ef32Sjsg #define amdgpu_ring_patch_de(r, o) ((r)->funcs->patch_de((r), (o)))
333c349dbc7Sjsg 
334*f005ef32Sjsg unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type);
335fb4d8502Sjsg int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
336*f005ef32Sjsg void amdgpu_ring_ib_begin(struct amdgpu_ring *ring);
337*f005ef32Sjsg void amdgpu_ring_ib_end(struct amdgpu_ring *ring);
338*f005ef32Sjsg void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring);
339*f005ef32Sjsg void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring);
340*f005ef32Sjsg void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring);
341*f005ef32Sjsg 
342fb4d8502Sjsg void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
343fb4d8502Sjsg void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
344fb4d8502Sjsg void amdgpu_ring_commit(struct amdgpu_ring *ring);
345fb4d8502Sjsg void amdgpu_ring_undo(struct amdgpu_ring *ring);
346fb4d8502Sjsg int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
3471bb76ff1Sjsg 		     unsigned int max_dw, struct amdgpu_irq_src *irq_src,
3481bb76ff1Sjsg 		     unsigned int irq_type, unsigned int hw_prio,
3495ca02815Sjsg 		     atomic_t *sched_score);
350fb4d8502Sjsg void amdgpu_ring_fini(struct amdgpu_ring *ring);
351fb4d8502Sjsg void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
352fb4d8502Sjsg 						uint32_t reg0, uint32_t val0,
353fb4d8502Sjsg 						uint32_t reg1, uint32_t val1);
354c349dbc7Sjsg bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
355c349dbc7Sjsg 			       struct dma_fence *fence);
356c349dbc7Sjsg 
amdgpu_ring_set_preempt_cond_exec(struct amdgpu_ring * ring,bool cond_exec)357c349dbc7Sjsg static inline void amdgpu_ring_set_preempt_cond_exec(struct amdgpu_ring *ring,
358c349dbc7Sjsg 							bool cond_exec)
359c349dbc7Sjsg {
360c349dbc7Sjsg 	*ring->cond_exe_cpu_addr = cond_exec;
361c349dbc7Sjsg }
362fb4d8502Sjsg 
amdgpu_ring_clear_ring(struct amdgpu_ring * ring)363fb4d8502Sjsg static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
364fb4d8502Sjsg {
365fb4d8502Sjsg 	int i = 0;
366fb4d8502Sjsg 	while (i <= ring->buf_mask)
367fb4d8502Sjsg 		ring->ring[i++] = ring->funcs->nop;
368fb4d8502Sjsg 
369fb4d8502Sjsg }
370fb4d8502Sjsg 
amdgpu_ring_write(struct amdgpu_ring * ring,uint32_t v)371fb4d8502Sjsg static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
372fb4d8502Sjsg {
373fb4d8502Sjsg 	if (ring->count_dw <= 0)
374fb4d8502Sjsg 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
375fb4d8502Sjsg 	ring->ring[ring->wptr++ & ring->buf_mask] = v;
376fb4d8502Sjsg 	ring->wptr &= ring->ptr_mask;
377fb4d8502Sjsg 	ring->count_dw--;
378fb4d8502Sjsg }
379fb4d8502Sjsg 
amdgpu_ring_write_multiple(struct amdgpu_ring * ring,void * src,int count_dw)380fb4d8502Sjsg static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
381fb4d8502Sjsg 					      void *src, int count_dw)
382fb4d8502Sjsg {
383fb4d8502Sjsg 	unsigned occupied, chunk1, chunk2;
384fb4d8502Sjsg 	void *dst;
385fb4d8502Sjsg 
386fb4d8502Sjsg 	if (unlikely(ring->count_dw < count_dw))
387fb4d8502Sjsg 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
388fb4d8502Sjsg 
389fb4d8502Sjsg 	occupied = ring->wptr & ring->buf_mask;
390fb4d8502Sjsg 	dst = (void *)&ring->ring[occupied];
391fb4d8502Sjsg 	chunk1 = ring->buf_mask + 1 - occupied;
392fb4d8502Sjsg 	chunk1 = (chunk1 >= count_dw) ? count_dw : chunk1;
393fb4d8502Sjsg 	chunk2 = count_dw - chunk1;
394fb4d8502Sjsg 	chunk1 <<= 2;
395fb4d8502Sjsg 	chunk2 <<= 2;
396fb4d8502Sjsg 
397fb4d8502Sjsg 	if (chunk1)
398fb4d8502Sjsg 		memcpy(dst, src, chunk1);
399fb4d8502Sjsg 
400fb4d8502Sjsg 	if (chunk2) {
401fb4d8502Sjsg 		src += chunk1;
402fb4d8502Sjsg 		dst = (void *)ring->ring;
403fb4d8502Sjsg 		memcpy(dst, src, chunk2);
404fb4d8502Sjsg 	}
405fb4d8502Sjsg 
406fb4d8502Sjsg 	ring->wptr += count_dw;
407fb4d8502Sjsg 	ring->wptr &= ring->ptr_mask;
408fb4d8502Sjsg 	ring->count_dw -= count_dw;
409fb4d8502Sjsg }
410fb4d8502Sjsg 
4111bb76ff1Sjsg #define amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset)			\
4121bb76ff1Sjsg 	(ring->is_mes_queue && ring->mes_ctx ?				\
4131bb76ff1Sjsg 	 (ring->mes_ctx->meta_data_gpu_addr + offset) : 0)
4141bb76ff1Sjsg 
4151bb76ff1Sjsg #define amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset)			\
4161bb76ff1Sjsg 	(ring->is_mes_queue && ring->mes_ctx ?				\
4171bb76ff1Sjsg 	 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \
4181bb76ff1Sjsg 	 NULL)
4191bb76ff1Sjsg 
420c349dbc7Sjsg int amdgpu_ring_test_helper(struct amdgpu_ring *ring);
421c349dbc7Sjsg 
4221bb76ff1Sjsg void amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
423c349dbc7Sjsg 			      struct amdgpu_ring *ring);
4241bb76ff1Sjsg 
4251bb76ff1Sjsg int amdgpu_ring_init_mqd(struct amdgpu_ring *ring);
4261bb76ff1Sjsg 
amdgpu_ib_get_value(struct amdgpu_ib * ib,int idx)4271bb76ff1Sjsg static inline u32 amdgpu_ib_get_value(struct amdgpu_ib *ib, int idx)
4281bb76ff1Sjsg {
4291bb76ff1Sjsg 	return ib->ptr[idx];
4301bb76ff1Sjsg }
4311bb76ff1Sjsg 
amdgpu_ib_set_value(struct amdgpu_ib * ib,int idx,uint32_t value)4321bb76ff1Sjsg static inline void amdgpu_ib_set_value(struct amdgpu_ib *ib, int idx,
4331bb76ff1Sjsg 				       uint32_t value)
4341bb76ff1Sjsg {
4351bb76ff1Sjsg 	ib->ptr[idx] = value;
4361bb76ff1Sjsg }
4371bb76ff1Sjsg 
4381bb76ff1Sjsg int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
4391bb76ff1Sjsg 		  unsigned size,
4401bb76ff1Sjsg 		  enum amdgpu_ib_pool_type pool,
4411bb76ff1Sjsg 		  struct amdgpu_ib *ib);
4421bb76ff1Sjsg void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
4431bb76ff1Sjsg 		    struct dma_fence *f);
4441bb76ff1Sjsg int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
4451bb76ff1Sjsg 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
4461bb76ff1Sjsg 		       struct dma_fence **f);
4471bb76ff1Sjsg int amdgpu_ib_pool_init(struct amdgpu_device *adev);
4481bb76ff1Sjsg void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
4491bb76ff1Sjsg int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
450c349dbc7Sjsg 
451fb4d8502Sjsg #endif
452