xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_ras.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2018 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg  * all copies or substantial portions of the Software.
13c349dbc7Sjsg  *
14c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg  *
22c349dbc7Sjsg  *
23c349dbc7Sjsg  */
24c349dbc7Sjsg #ifndef _AMDGPU_RAS_H
25c349dbc7Sjsg #define _AMDGPU_RAS_H
26c349dbc7Sjsg 
27c349dbc7Sjsg #include <linux/debugfs.h>
28c349dbc7Sjsg #include <linux/list.h>
29c349dbc7Sjsg #include "ta_ras_if.h"
30c349dbc7Sjsg #include "amdgpu_ras_eeprom.h"
31c349dbc7Sjsg 
321bb76ff1Sjsg struct amdgpu_iv_entry;
331bb76ff1Sjsg 
34ad8b1aafSjsg #define AMDGPU_RAS_FLAG_INIT_BY_VBIOS		(0x1 << 0)
35*f005ef32Sjsg /* position of instance value in sub_block_index of
36*f005ef32Sjsg  * ta_ras_trigger_error_input, the sub block uses lower 12 bits
37*f005ef32Sjsg  */
38*f005ef32Sjsg #define AMDGPU_RAS_INST_MASK 0xfffff000
39*f005ef32Sjsg #define AMDGPU_RAS_INST_SHIFT 0xc
40ad8b1aafSjsg 
41c349dbc7Sjsg enum amdgpu_ras_block {
42c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__UMC = 0,
43c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__SDMA,
44c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX,
45c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__MMHUB,
46c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__ATHUB,
47c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__PCIE_BIF,
48c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__HDP,
49c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__XGMI_WAFL,
50c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__DF,
51c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__SMN,
52c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__SEM,
53c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__MP0,
54c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__MP1,
55c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__FUSE,
561bb76ff1Sjsg 	AMDGPU_RAS_BLOCK__MCA,
571bb76ff1Sjsg 	AMDGPU_RAS_BLOCK__VCN,
581bb76ff1Sjsg 	AMDGPU_RAS_BLOCK__JPEG,
59c349dbc7Sjsg 
60c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__LAST
61c349dbc7Sjsg };
62c349dbc7Sjsg 
631bb76ff1Sjsg enum amdgpu_ras_mca_block {
641bb76ff1Sjsg 	AMDGPU_RAS_MCA_BLOCK__MP0 = 0,
651bb76ff1Sjsg 	AMDGPU_RAS_MCA_BLOCK__MP1,
661bb76ff1Sjsg 	AMDGPU_RAS_MCA_BLOCK__MPIO,
671bb76ff1Sjsg 	AMDGPU_RAS_MCA_BLOCK__IOHC,
685ca02815Sjsg 
691bb76ff1Sjsg 	AMDGPU_RAS_MCA_BLOCK__LAST
701bb76ff1Sjsg };
711bb76ff1Sjsg 
72c349dbc7Sjsg #define AMDGPU_RAS_BLOCK_COUNT	AMDGPU_RAS_BLOCK__LAST
731bb76ff1Sjsg #define AMDGPU_RAS_MCA_BLOCK_COUNT	AMDGPU_RAS_MCA_BLOCK__LAST
74c349dbc7Sjsg #define AMDGPU_RAS_BLOCK_MASK	((1ULL << AMDGPU_RAS_BLOCK_COUNT) - 1)
75c349dbc7Sjsg 
76c349dbc7Sjsg enum amdgpu_ras_gfx_subblock {
77c349dbc7Sjsg 	/* CPC */
78c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_START = 0,
79c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPC_SCRATCH =
80c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_START,
81c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPC_UCODE,
82c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_STATE_ME1,
83c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_CSINVOC_ME1,
84c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME1,
85c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_STATE_ME2,
86c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_CSINVOC_ME2,
87c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME2,
88c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPC_INDEX_END =
89c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_DC_RESTORE_ME2,
90c349dbc7Sjsg 	/* CPF */
91c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_START,
92c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPF_ROQ_ME2 =
93c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_START,
94c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPF_ROQ_ME1,
95c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPF_TAG,
96c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPF_INDEX_END = AMDGPU_RAS_BLOCK__GFX_CPF_TAG,
97c349dbc7Sjsg 	/* CPG */
98c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_START,
99c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPG_DMA_ROQ =
100c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_START,
101c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPG_DMA_TAG,
102c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPG_TAG,
103c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_CPG_INDEX_END = AMDGPU_RAS_BLOCK__GFX_CPG_TAG,
104c349dbc7Sjsg 	/* GDS */
105c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_START,
106c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_MEM = AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_START,
107c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_INPUT_QUEUE,
108c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_OA_PHY_CMD_RAM_MEM,
109c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_OA_PHY_DATA_RAM_MEM,
110c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_OA_PIPE_MEM,
111c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_GDS_INDEX_END =
112c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_GDS_OA_PIPE_MEM,
113c349dbc7Sjsg 	/* SPI */
114c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SPI_SR_MEM,
115c349dbc7Sjsg 	/* SQ */
116c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_START,
117c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_SGPR = AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_START,
118c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_LDS_D,
119c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_LDS_I,
120c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_VGPR,
121c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQ_INDEX_END = AMDGPU_RAS_BLOCK__GFX_SQ_VGPR,
122c349dbc7Sjsg 	/* SQC (3 ranges) */
123c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_START,
124c349dbc7Sjsg 	/* SQC range 0 */
125c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_START =
126c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_START,
127c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_UTCL1_LFIFO =
128c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_START,
129c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU0_WRITE_DATA_BUF,
130c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU0_UTCL1_LFIFO,
131c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU1_WRITE_DATA_BUF,
132c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU1_UTCL1_LFIFO,
133c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_WRITE_DATA_BUF,
134c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_UTCL1_LFIFO,
135c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX0_END =
136c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_DATA_CU2_UTCL1_LFIFO,
137c349dbc7Sjsg 	/* SQC range 1 */
138c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_START,
139c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_TAG_RAM =
140c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_START,
141c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_UTCL1_MISS_FIFO,
142c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_MISS_FIFO,
143c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKA_BANK_RAM,
144c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_TAG_RAM,
145c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_HIT_FIFO,
146c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_MISS_FIFO,
147c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_DIRTY_BIT_RAM,
148c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_BANK_RAM,
149c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX1_END =
150c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKA_BANK_RAM,
151c349dbc7Sjsg 	/* SQC range 2 */
152c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_START,
153c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_TAG_RAM =
154c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_START,
155c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_UTCL1_MISS_FIFO,
156c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_MISS_FIFO,
157c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INST_BANKB_BANK_RAM,
158c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_TAG_RAM,
159c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_HIT_FIFO,
160c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_MISS_FIFO,
161c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_DIRTY_BIT_RAM,
162c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_BANK_RAM,
163c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_END =
164c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_DATA_BANKB_BANK_RAM,
165c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_SQC_INDEX_END =
166c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_SQC_INDEX2_END,
167c349dbc7Sjsg 	/* TA */
168c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_INDEX_START,
169c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_FS_DFIFO =
170c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TA_INDEX_START,
171c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_FS_AFIFO,
172c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_FL_LFIFO,
173c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_FX_LFIFO,
174c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_FS_CFIFO,
175c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TA_INDEX_END = AMDGPU_RAS_BLOCK__GFX_TA_FS_CFIFO,
176c349dbc7Sjsg 	/* TCA */
177c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_START,
178c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCA_HOLE_FIFO =
179c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_START,
180c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCA_REQ_FIFO,
181c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCA_INDEX_END =
182c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCA_REQ_FIFO,
183c349dbc7Sjsg 	/* TCC (5 sub-ranges) */
184c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_START,
185c349dbc7Sjsg 	/* TCC range 0 */
186c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_START =
187c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_START,
188c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA =
189c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_START,
190c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_0_1,
191c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_1_0,
192c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DATA_BANK_1_1,
193c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DIRTY_BANK_0,
194c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_DIRTY_BANK_1,
195c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_HIGH_RATE_TAG,
196c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_LOW_RATE_TAG,
197c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX0_END =
198c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_LOW_RATE_TAG,
199c349dbc7Sjsg 	/* TCC range 1 */
200c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_START,
201c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_DEC =
202c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_START,
203c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_TRANSFER,
204c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX1_END =
205c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_IN_USE_TRANSFER,
206c349dbc7Sjsg 	/* TCC range 2 */
207c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_START,
208c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_RETURN_DATA =
209c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_START,
210c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_RETURN_CONTROL,
211c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_UC_ATOMIC_FIFO,
212c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_WRITE_RETURN,
213c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_WRITE_CACHE_READ,
214c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_SRC_FIFO,
215c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_SRC_FIFO_NEXT_RAM,
216c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_TAG_PROBE_FIFO,
217c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX2_END =
218c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_CACHE_TAG_PROBE_FIFO,
219c349dbc7Sjsg 	/* TCC range 3 */
220c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_START,
221c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO =
222c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_START,
223c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO_NEXT_RAM,
224c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX3_END =
225c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_LATENCY_FIFO_NEXT_RAM,
226c349dbc7Sjsg 	/* TCC range 4 */
227c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_START,
228c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_WRRET_TAG_WRITE_RETURN =
229c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_START,
230c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_ATOMIC_RETURN_BUFFER,
231c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_END =
232c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_ATOMIC_RETURN_BUFFER,
233c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCC_INDEX_END =
234c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCC_INDEX4_END,
235c349dbc7Sjsg 	/* TCI */
236c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCI_WRITE_RAM,
237c349dbc7Sjsg 	/* TCP */
238c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_START,
239c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_CACHE_RAM =
240c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_START,
241c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_LFIFO_RAM,
242c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_CMD_FIFO,
243c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_VM_FIFO,
244c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_DB_RAM,
245c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO0,
246c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO1,
247c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TCP_INDEX_END =
248c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TCP_UTCL1_LFIFO1,
249c349dbc7Sjsg 	/* TD */
250c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TD_INDEX_START,
251c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TD_SS_FIFO_LO =
252c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_TD_INDEX_START,
253c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TD_SS_FIFO_HI,
254c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TD_CS_FIFO,
255c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_TD_INDEX_END = AMDGPU_RAS_BLOCK__GFX_TD_CS_FIFO,
256c349dbc7Sjsg 	/* EA (3 sub-ranges) */
257c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX_START,
258c349dbc7Sjsg 	/* EA range 0 */
259c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_START =
260c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_INDEX_START,
261c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_DRAMRD_CMDMEM =
262c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_START,
263c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_CMDMEM,
264c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_DATAMEM,
265c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_RRET_TAGMEM,
266c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_WRET_TAGMEM,
267c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_GMIRD_CMDMEM,
268c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_CMDMEM,
269c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_DATAMEM,
270c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX0_END =
271c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_DATAMEM,
272c349dbc7Sjsg 	/* EA range 1 */
273c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_START,
274c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_DRAMRD_PAGEMEM =
275c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_START,
276c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_DRAMWR_PAGEMEM,
277c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_IORD_CMDMEM,
278c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_IOWR_CMDMEM,
279c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_IOWR_DATAMEM,
280c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_GMIRD_PAGEMEM,
281c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_PAGEMEM,
282c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX1_END =
283c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_GMIWR_PAGEMEM,
284c349dbc7Sjsg 	/* EA range 2 */
285c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_START,
286c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_MAM_D0MEM =
287c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_START,
288c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_MAM_D1MEM,
289c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_MAM_D2MEM,
290c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_MAM_D3MEM,
291c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_END =
292c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_MAM_D3MEM,
293c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_EA_INDEX_END =
294c349dbc7Sjsg 		AMDGPU_RAS_BLOCK__GFX_EA_INDEX2_END,
295c349dbc7Sjsg 	/* UTC VM L2 bank */
296c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__UTC_VML2_BANK_CACHE,
297c349dbc7Sjsg 	/* UTC VM walker */
298c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__UTC_VML2_WALKER,
299c349dbc7Sjsg 	/* UTC ATC L2 2MB cache */
300c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__UTC_ATCL2_CACHE_2M_BANK,
301c349dbc7Sjsg 	/* UTC ATC L2 4KB cache */
302c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__UTC_ATCL2_CACHE_4K_BANK,
303c349dbc7Sjsg 	AMDGPU_RAS_BLOCK__GFX_MAX
304c349dbc7Sjsg };
305c349dbc7Sjsg 
306c349dbc7Sjsg enum amdgpu_ras_error_type {
307c349dbc7Sjsg 	AMDGPU_RAS_ERROR__NONE							= 0,
308c349dbc7Sjsg 	AMDGPU_RAS_ERROR__PARITY						= 1,
309c349dbc7Sjsg 	AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE					= 2,
310c349dbc7Sjsg 	AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE					= 4,
311c349dbc7Sjsg 	AMDGPU_RAS_ERROR__POISON						= 8,
312c349dbc7Sjsg };
313c349dbc7Sjsg 
314c349dbc7Sjsg enum amdgpu_ras_ret {
315c349dbc7Sjsg 	AMDGPU_RAS_SUCCESS = 0,
316c349dbc7Sjsg 	AMDGPU_RAS_FAIL,
317c349dbc7Sjsg 	AMDGPU_RAS_UE,
318c349dbc7Sjsg 	AMDGPU_RAS_CE,
319c349dbc7Sjsg 	AMDGPU_RAS_PT,
320c349dbc7Sjsg };
321c349dbc7Sjsg 
322*f005ef32Sjsg /* ras error status reisger fields */
323*f005ef32Sjsg #define ERR_STATUS_LO__ERR_STATUS_VALID_FLAG__SHIFT	0x0
324*f005ef32Sjsg #define ERR_STATUS_LO__ERR_STATUS_VALID_FLAG_MASK	0x00000001L
325*f005ef32Sjsg #define ERR_STATUS_LO__MEMORY_ID__SHIFT			0x18
326*f005ef32Sjsg #define ERR_STATUS_LO__MEMORY_ID_MASK			0xFF000000L
327*f005ef32Sjsg #define ERR_STATUS_HI__ERR_INFO_VALID_FLAG__SHIFT	0x2
328*f005ef32Sjsg #define ERR_STATUS_HI__ERR_INFO_VALID_FLAG_MASK		0x00000004L
329*f005ef32Sjsg #define ERR_STATUS__ERR_CNT__SHIFT			0x17
330*f005ef32Sjsg #define ERR_STATUS__ERR_CNT_MASK			0x03800000L
331*f005ef32Sjsg 
332*f005ef32Sjsg #define AMDGPU_RAS_REG_ENTRY(ip, inst, reg_lo, reg_hi) \
333*f005ef32Sjsg 	ip##_HWIP, inst, reg_lo##_BASE_IDX, reg_lo, reg_hi##_BASE_IDX, reg_hi
334*f005ef32Sjsg 
335*f005ef32Sjsg #define AMDGPU_RAS_REG_ENTRY_OFFSET(hwip, ip_inst, segment, reg) \
336*f005ef32Sjsg 	(adev->reg_offset[hwip][ip_inst][segment] + (reg))
337*f005ef32Sjsg 
338*f005ef32Sjsg #define AMDGPU_RAS_ERR_INFO_VALID	(1 << 0)
339*f005ef32Sjsg #define AMDGPU_RAS_ERR_STATUS_VALID	(1 << 1)
340*f005ef32Sjsg #define AMDGPU_RAS_ERR_ADDRESS_VALID	(1 << 2)
341*f005ef32Sjsg 
342*f005ef32Sjsg #define AMDGPU_RAS_GPU_RESET_MODE2_RESET  (0x1 << 0)
343*f005ef32Sjsg #define AMDGPU_RAS_GPU_RESET_MODE1_RESET  (0x1 << 1)
344*f005ef32Sjsg 
345*f005ef32Sjsg struct amdgpu_ras_err_status_reg_entry {
346*f005ef32Sjsg 	uint32_t hwip;
347*f005ef32Sjsg 	uint32_t ip_inst;
348*f005ef32Sjsg 	uint32_t seg_lo;
349*f005ef32Sjsg 	uint32_t reg_lo;
350*f005ef32Sjsg 	uint32_t seg_hi;
351*f005ef32Sjsg 	uint32_t reg_hi;
352*f005ef32Sjsg 	uint32_t reg_inst;
353*f005ef32Sjsg 	uint32_t flags;
354*f005ef32Sjsg 	const char *block_name;
355*f005ef32Sjsg };
356*f005ef32Sjsg 
357*f005ef32Sjsg struct amdgpu_ras_memory_id_entry {
358*f005ef32Sjsg 	uint32_t memory_id;
359*f005ef32Sjsg 	const char *name;
360*f005ef32Sjsg };
361*f005ef32Sjsg 
362c349dbc7Sjsg struct ras_common_if {
363c349dbc7Sjsg 	enum amdgpu_ras_block block;
364c349dbc7Sjsg 	enum amdgpu_ras_error_type type;
365c349dbc7Sjsg 	uint32_t sub_block_index;
366c349dbc7Sjsg 	char name[32];
367c349dbc7Sjsg };
368c349dbc7Sjsg 
3691bb76ff1Sjsg #define MAX_UMC_CHANNEL_NUM 32
3701bb76ff1Sjsg 
3711bb76ff1Sjsg struct ecc_info_per_ch {
3721bb76ff1Sjsg 	uint16_t ce_count_lo_chip;
3731bb76ff1Sjsg 	uint16_t ce_count_hi_chip;
3741bb76ff1Sjsg 	uint64_t mca_umc_status;
3751bb76ff1Sjsg 	uint64_t mca_umc_addr;
3761bb76ff1Sjsg 	uint64_t mca_ceumc_addr;
3771bb76ff1Sjsg };
3781bb76ff1Sjsg 
3791bb76ff1Sjsg struct umc_ecc_info {
3801bb76ff1Sjsg 	struct ecc_info_per_ch ecc[MAX_UMC_CHANNEL_NUM];
3811bb76ff1Sjsg 
3821bb76ff1Sjsg 	/* Determine smu ecctable whether support
3831bb76ff1Sjsg 	 * record correctable error address
3841bb76ff1Sjsg 	 */
3851bb76ff1Sjsg 	int record_ce_addr_supported;
3861bb76ff1Sjsg };
3871bb76ff1Sjsg 
388c349dbc7Sjsg struct amdgpu_ras {
389c349dbc7Sjsg 	/* ras infrastructure */
390c349dbc7Sjsg 	/* for ras itself. */
391c349dbc7Sjsg 	uint32_t features;
392c349dbc7Sjsg 	struct list_head head;
393c349dbc7Sjsg 	/* sysfs */
394c349dbc7Sjsg 	struct device_attribute features_attr;
395c349dbc7Sjsg 	struct bin_attribute badpages_attr;
3965ca02815Sjsg 	struct dentry *de_ras_eeprom_table;
397c349dbc7Sjsg 	/* block array */
398c349dbc7Sjsg 	struct ras_manager *objs;
399c349dbc7Sjsg 
400c349dbc7Sjsg 	/* gpu recovery */
401c349dbc7Sjsg 	struct work_struct recovery_work;
402c349dbc7Sjsg 	atomic_t in_recovery;
403c349dbc7Sjsg 	struct amdgpu_device *adev;
404c349dbc7Sjsg 	/* error handler data */
405c349dbc7Sjsg 	struct ras_err_handler_data *eh_data;
406c349dbc7Sjsg 	struct rwlock recovery_lock;
407c349dbc7Sjsg 
408c349dbc7Sjsg 	uint32_t flags;
409c349dbc7Sjsg 	bool reboot;
410c349dbc7Sjsg 	struct amdgpu_ras_eeprom_control eeprom_control;
411af8ed3f7Sjsg 
412af8ed3f7Sjsg 	bool error_query_ready;
413ad8b1aafSjsg 
414ad8b1aafSjsg 	/* bad page count threshold */
415ad8b1aafSjsg 	uint32_t bad_page_cnt_threshold;
416ad8b1aafSjsg 
417ad8b1aafSjsg 	/* disable ras error count harvest in recovery */
418ad8b1aafSjsg 	bool disable_ras_err_cnt_harvest;
4195ca02815Sjsg 
4201bb76ff1Sjsg 	/* is poison mode supported */
4211bb76ff1Sjsg 	bool poison_supported;
4221bb76ff1Sjsg 
4235ca02815Sjsg 	/* RAS count errors delayed work */
4245ca02815Sjsg 	struct delayed_work ras_counte_delay_work;
4255ca02815Sjsg 	atomic_t ras_ue_count;
4265ca02815Sjsg 	atomic_t ras_ce_count;
4271bb76ff1Sjsg 
4281bb76ff1Sjsg 	/* record umc error info queried from smu */
4291bb76ff1Sjsg 	struct umc_ecc_info umc_ecc;
4301bb76ff1Sjsg 
4311bb76ff1Sjsg 	/* Indicates smu whether need update bad channel info */
4321bb76ff1Sjsg 	bool update_channel_flag;
433*f005ef32Sjsg 
434*f005ef32Sjsg 	/* Record special requirements of gpu reset caller */
435*f005ef32Sjsg 	uint32_t  gpu_reset_flags;
436c349dbc7Sjsg };
437c349dbc7Sjsg 
438c349dbc7Sjsg struct ras_fs_data {
439c349dbc7Sjsg 	char sysfs_name[32];
440c349dbc7Sjsg 	char debugfs_name[32];
441c349dbc7Sjsg };
442c349dbc7Sjsg 
443c349dbc7Sjsg struct ras_err_data {
444c349dbc7Sjsg 	unsigned long ue_count;
445c349dbc7Sjsg 	unsigned long ce_count;
446c349dbc7Sjsg 	unsigned long err_addr_cnt;
447c349dbc7Sjsg 	struct eeprom_table_record *err_addr;
448c349dbc7Sjsg };
449c349dbc7Sjsg 
450c349dbc7Sjsg struct ras_err_handler_data {
451c349dbc7Sjsg 	/* point to bad page records array */
452c349dbc7Sjsg 	struct eeprom_table_record *bps;
453c349dbc7Sjsg 	/* the count of entries */
454c349dbc7Sjsg 	int count;
455c349dbc7Sjsg 	/* the space can place new entries */
456c349dbc7Sjsg 	int space_left;
457c349dbc7Sjsg };
458c349dbc7Sjsg 
459c349dbc7Sjsg typedef int (*ras_ih_cb)(struct amdgpu_device *adev,
460c349dbc7Sjsg 		void *err_data,
461c349dbc7Sjsg 		struct amdgpu_iv_entry *entry);
462c349dbc7Sjsg 
463c349dbc7Sjsg struct ras_ih_data {
464c349dbc7Sjsg 	/* interrupt bottom half */
465c349dbc7Sjsg 	struct work_struct ih_work;
466c349dbc7Sjsg 	int inuse;
467c349dbc7Sjsg 	/* IP callback */
468c349dbc7Sjsg 	ras_ih_cb cb;
469c349dbc7Sjsg 	/* full of entries */
470c349dbc7Sjsg 	unsigned char *ring;
471c349dbc7Sjsg 	unsigned int ring_size;
472c349dbc7Sjsg 	unsigned int element_size;
473c349dbc7Sjsg 	unsigned int aligned_element_size;
474c349dbc7Sjsg 	unsigned int rptr;
475c349dbc7Sjsg 	unsigned int wptr;
476c349dbc7Sjsg };
477c349dbc7Sjsg 
478c349dbc7Sjsg struct ras_manager {
479c349dbc7Sjsg 	struct ras_common_if head;
480c349dbc7Sjsg 	/* reference count */
481c349dbc7Sjsg 	int use;
482c349dbc7Sjsg 	/* ras block link */
483c349dbc7Sjsg 	struct list_head node;
484c349dbc7Sjsg 	/* the device */
485c349dbc7Sjsg 	struct amdgpu_device *adev;
486c349dbc7Sjsg 	/* sysfs */
487c349dbc7Sjsg 	struct device_attribute sysfs_attr;
488c349dbc7Sjsg 	int attr_inuse;
489c349dbc7Sjsg 
490c349dbc7Sjsg 	/* fs node name */
491c349dbc7Sjsg 	struct ras_fs_data fs_data;
492c349dbc7Sjsg 
493c349dbc7Sjsg 	/* IH data */
494c349dbc7Sjsg 	struct ras_ih_data ih_data;
495c349dbc7Sjsg 
496c349dbc7Sjsg 	struct ras_err_data err_data;
497c349dbc7Sjsg };
498c349dbc7Sjsg 
499c349dbc7Sjsg struct ras_badpage {
500c349dbc7Sjsg 	unsigned int bp;
501c349dbc7Sjsg 	unsigned int size;
502c349dbc7Sjsg 	unsigned int flags;
503c349dbc7Sjsg };
504c349dbc7Sjsg 
505c349dbc7Sjsg /* interfaces for IP */
506c349dbc7Sjsg struct ras_fs_if {
507c349dbc7Sjsg 	struct ras_common_if head;
5085ca02815Sjsg 	const char* sysfs_name;
509c349dbc7Sjsg 	char debugfs_name[32];
510c349dbc7Sjsg };
511c349dbc7Sjsg 
512c349dbc7Sjsg struct ras_query_if {
513c349dbc7Sjsg 	struct ras_common_if head;
514c349dbc7Sjsg 	unsigned long ue_count;
515c349dbc7Sjsg 	unsigned long ce_count;
516c349dbc7Sjsg };
517c349dbc7Sjsg 
518c349dbc7Sjsg struct ras_inject_if {
519c349dbc7Sjsg 	struct ras_common_if head;
520c349dbc7Sjsg 	uint64_t address;
521c349dbc7Sjsg 	uint64_t value;
522*f005ef32Sjsg 	uint32_t instance_mask;
523c349dbc7Sjsg };
524c349dbc7Sjsg 
525c349dbc7Sjsg struct ras_cure_if {
526c349dbc7Sjsg 	struct ras_common_if head;
527c349dbc7Sjsg 	uint64_t address;
528c349dbc7Sjsg };
529c349dbc7Sjsg 
530c349dbc7Sjsg struct ras_ih_if {
531c349dbc7Sjsg 	struct ras_common_if head;
532c349dbc7Sjsg 	ras_ih_cb cb;
533c349dbc7Sjsg };
534c349dbc7Sjsg 
535c349dbc7Sjsg struct ras_dispatch_if {
536c349dbc7Sjsg 	struct ras_common_if head;
537c349dbc7Sjsg 	struct amdgpu_iv_entry *entry;
538c349dbc7Sjsg };
539c349dbc7Sjsg 
540c349dbc7Sjsg struct ras_debug_if {
541c349dbc7Sjsg 	union {
542c349dbc7Sjsg 		struct ras_common_if head;
543c349dbc7Sjsg 		struct ras_inject_if inject;
544c349dbc7Sjsg 	};
545c349dbc7Sjsg 	int op;
546c349dbc7Sjsg };
5471bb76ff1Sjsg 
5481bb76ff1Sjsg struct amdgpu_ras_block_object {
5491bb76ff1Sjsg 	struct ras_common_if  ras_comm;
5501bb76ff1Sjsg 
5511bb76ff1Sjsg 	int (*ras_block_match)(struct amdgpu_ras_block_object *block_obj,
5521bb76ff1Sjsg 				enum amdgpu_ras_block block, uint32_t sub_block_index);
5531bb76ff1Sjsg 	int (*ras_late_init)(struct amdgpu_device *adev, struct ras_common_if *ras_block);
5541bb76ff1Sjsg 	void (*ras_fini)(struct amdgpu_device *adev, struct ras_common_if *ras_block);
5551bb76ff1Sjsg 	ras_ih_cb ras_cb;
5561bb76ff1Sjsg 	const struct amdgpu_ras_block_hw_ops *hw_ops;
5571bb76ff1Sjsg };
5581bb76ff1Sjsg 
5591bb76ff1Sjsg struct amdgpu_ras_block_hw_ops {
560*f005ef32Sjsg 	int  (*ras_error_inject)(struct amdgpu_device *adev,
561*f005ef32Sjsg 			void *inject_if, uint32_t instance_mask);
5621bb76ff1Sjsg 	void (*query_ras_error_count)(struct amdgpu_device *adev, void *ras_error_status);
5631bb76ff1Sjsg 	void (*query_ras_error_status)(struct amdgpu_device *adev);
5641bb76ff1Sjsg 	void (*query_ras_error_address)(struct amdgpu_device *adev, void *ras_error_status);
5651bb76ff1Sjsg 	void (*reset_ras_error_count)(struct amdgpu_device *adev);
5661bb76ff1Sjsg 	void (*reset_ras_error_status)(struct amdgpu_device *adev);
5671bb76ff1Sjsg 	bool (*query_poison_status)(struct amdgpu_device *adev);
5681bb76ff1Sjsg 	bool (*handle_poison_consumption)(struct amdgpu_device *adev);
5691bb76ff1Sjsg };
5701bb76ff1Sjsg 
571c349dbc7Sjsg /* work flow
572c349dbc7Sjsg  * vbios
573c349dbc7Sjsg  * 1: ras feature enable (enabled by default)
574c349dbc7Sjsg  * psp
575c349dbc7Sjsg  * 2: ras framework init (in ip_init)
576c349dbc7Sjsg  * IP
577c349dbc7Sjsg  * 3: IH add
578c349dbc7Sjsg  * 4: debugfs/sysfs create
579c349dbc7Sjsg  * 5: query/inject
580c349dbc7Sjsg  * 6: debugfs/sysfs remove
581c349dbc7Sjsg  * 7: IH remove
582c349dbc7Sjsg  * 8: feature disable
583c349dbc7Sjsg  */
584c349dbc7Sjsg 
585c349dbc7Sjsg 
586c349dbc7Sjsg int amdgpu_ras_recovery_init(struct amdgpu_device *adev);
587c349dbc7Sjsg 
588c349dbc7Sjsg void amdgpu_ras_resume(struct amdgpu_device *adev);
589c349dbc7Sjsg void amdgpu_ras_suspend(struct amdgpu_device *adev);
590c349dbc7Sjsg 
5915ca02815Sjsg int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
5925ca02815Sjsg 				 unsigned long *ce_count,
593*f005ef32Sjsg 				 unsigned long *ue_count,
594*f005ef32Sjsg 				 struct ras_query_if *query_info);
595ad8b1aafSjsg 
596c349dbc7Sjsg /* error handling functions */
597c349dbc7Sjsg int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
598c349dbc7Sjsg 		struct eeprom_table_record *bps, int pages);
599c349dbc7Sjsg 
600*f005ef32Sjsg int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
601*f005ef32Sjsg 		unsigned long *new_cnt);
602c349dbc7Sjsg 
603c349dbc7Sjsg static inline enum ta_ras_block
amdgpu_ras_block_to_ta(enum amdgpu_ras_block block)604c349dbc7Sjsg amdgpu_ras_block_to_ta(enum amdgpu_ras_block block) {
605c349dbc7Sjsg 	switch (block) {
606c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__UMC:
607c349dbc7Sjsg 		return TA_RAS_BLOCK__UMC;
608c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__SDMA:
609c349dbc7Sjsg 		return TA_RAS_BLOCK__SDMA;
610c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__GFX:
611c349dbc7Sjsg 		return TA_RAS_BLOCK__GFX;
612c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__MMHUB:
613c349dbc7Sjsg 		return TA_RAS_BLOCK__MMHUB;
614c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__ATHUB:
615c349dbc7Sjsg 		return TA_RAS_BLOCK__ATHUB;
616c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__PCIE_BIF:
617c349dbc7Sjsg 		return TA_RAS_BLOCK__PCIE_BIF;
618c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__HDP:
619c349dbc7Sjsg 		return TA_RAS_BLOCK__HDP;
620c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
621c349dbc7Sjsg 		return TA_RAS_BLOCK__XGMI_WAFL;
622c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__DF:
623c349dbc7Sjsg 		return TA_RAS_BLOCK__DF;
624c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__SMN:
625c349dbc7Sjsg 		return TA_RAS_BLOCK__SMN;
626c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__SEM:
627c349dbc7Sjsg 		return TA_RAS_BLOCK__SEM;
628c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__MP0:
629c349dbc7Sjsg 		return TA_RAS_BLOCK__MP0;
630c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__MP1:
631c349dbc7Sjsg 		return TA_RAS_BLOCK__MP1;
632c349dbc7Sjsg 	case AMDGPU_RAS_BLOCK__FUSE:
633c349dbc7Sjsg 		return TA_RAS_BLOCK__FUSE;
6341bb76ff1Sjsg 	case AMDGPU_RAS_BLOCK__MCA:
6351bb76ff1Sjsg 		return TA_RAS_BLOCK__MCA;
636*f005ef32Sjsg 	case AMDGPU_RAS_BLOCK__VCN:
637*f005ef32Sjsg 		return TA_RAS_BLOCK__VCN;
638*f005ef32Sjsg 	case AMDGPU_RAS_BLOCK__JPEG:
639*f005ef32Sjsg 		return TA_RAS_BLOCK__JPEG;
640c349dbc7Sjsg 	default:
641c349dbc7Sjsg 		WARN_ONCE(1, "RAS ERROR: unexpected block id %d\n", block);
642c349dbc7Sjsg 		return TA_RAS_BLOCK__UMC;
643c349dbc7Sjsg 	}
644c349dbc7Sjsg }
645c349dbc7Sjsg 
646c349dbc7Sjsg static inline enum ta_ras_error_type
amdgpu_ras_error_to_ta(enum amdgpu_ras_error_type error)647c349dbc7Sjsg amdgpu_ras_error_to_ta(enum amdgpu_ras_error_type error) {
648c349dbc7Sjsg 	switch (error) {
649c349dbc7Sjsg 	case AMDGPU_RAS_ERROR__NONE:
650c349dbc7Sjsg 		return TA_RAS_ERROR__NONE;
651c349dbc7Sjsg 	case AMDGPU_RAS_ERROR__PARITY:
652c349dbc7Sjsg 		return TA_RAS_ERROR__PARITY;
653c349dbc7Sjsg 	case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
654c349dbc7Sjsg 		return TA_RAS_ERROR__SINGLE_CORRECTABLE;
655c349dbc7Sjsg 	case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
656c349dbc7Sjsg 		return TA_RAS_ERROR__MULTI_UNCORRECTABLE;
657c349dbc7Sjsg 	case AMDGPU_RAS_ERROR__POISON:
658c349dbc7Sjsg 		return TA_RAS_ERROR__POISON;
659c349dbc7Sjsg 	default:
660c349dbc7Sjsg 		WARN_ONCE(1, "RAS ERROR: unexpected error type %d\n", error);
661c349dbc7Sjsg 		return TA_RAS_ERROR__NONE;
662c349dbc7Sjsg 	}
663c349dbc7Sjsg }
664c349dbc7Sjsg 
665c349dbc7Sjsg /* called in ip_init and ip_fini */
666c349dbc7Sjsg int amdgpu_ras_init(struct amdgpu_device *adev);
6671bb76ff1Sjsg int amdgpu_ras_late_init(struct amdgpu_device *adev);
668c349dbc7Sjsg int amdgpu_ras_fini(struct amdgpu_device *adev);
669c349dbc7Sjsg int amdgpu_ras_pre_fini(struct amdgpu_device *adev);
6701bb76ff1Sjsg 
6711bb76ff1Sjsg int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
6721bb76ff1Sjsg 			struct ras_common_if *ras_block);
6731bb76ff1Sjsg 
6741bb76ff1Sjsg void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
6751bb76ff1Sjsg 			  struct ras_common_if *ras_block);
676c349dbc7Sjsg 
677c349dbc7Sjsg int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
678c349dbc7Sjsg 		struct ras_common_if *head, bool enable);
679c349dbc7Sjsg 
680c349dbc7Sjsg int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
681c349dbc7Sjsg 		struct ras_common_if *head, bool enable);
682c349dbc7Sjsg 
683c349dbc7Sjsg int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
6841bb76ff1Sjsg 		struct ras_common_if *head);
685c349dbc7Sjsg 
686c349dbc7Sjsg int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
687c349dbc7Sjsg 		struct ras_common_if *head);
688c349dbc7Sjsg 
689c349dbc7Sjsg void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev);
690c349dbc7Sjsg 
6915ca02815Sjsg int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
692c349dbc7Sjsg 		struct ras_query_if *info);
693c349dbc7Sjsg 
6945ca02815Sjsg int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
6955ca02815Sjsg 		enum amdgpu_ras_block block);
6965ca02815Sjsg 
697c349dbc7Sjsg int amdgpu_ras_error_inject(struct amdgpu_device *adev,
698c349dbc7Sjsg 		struct ras_inject_if *info);
699c349dbc7Sjsg 
700c349dbc7Sjsg int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
7011bb76ff1Sjsg 		struct ras_common_if *head);
702c349dbc7Sjsg 
703c349dbc7Sjsg int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
7041bb76ff1Sjsg 		struct ras_common_if *head);
705c349dbc7Sjsg 
706c349dbc7Sjsg int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
707c349dbc7Sjsg 		struct ras_dispatch_if *info);
708c349dbc7Sjsg 
709c349dbc7Sjsg struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
710c349dbc7Sjsg 		struct ras_common_if *head);
711c349dbc7Sjsg 
712c349dbc7Sjsg extern atomic_t amdgpu_ras_in_intr;
713c349dbc7Sjsg 
amdgpu_ras_intr_triggered(void)714c349dbc7Sjsg static inline bool amdgpu_ras_intr_triggered(void)
715c349dbc7Sjsg {
716c349dbc7Sjsg 	return !!atomic_read(&amdgpu_ras_in_intr);
717c349dbc7Sjsg }
718c349dbc7Sjsg 
amdgpu_ras_intr_cleared(void)719c349dbc7Sjsg static inline void amdgpu_ras_intr_cleared(void)
720c349dbc7Sjsg {
721c349dbc7Sjsg 	atomic_set(&amdgpu_ras_in_intr, 0);
722c349dbc7Sjsg }
723c349dbc7Sjsg 
724c349dbc7Sjsg void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev);
725c349dbc7Sjsg 
726af8ed3f7Sjsg void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready);
727af8ed3f7Sjsg 
728ad8b1aafSjsg bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev);
7295ca02815Sjsg 
7305ca02815Sjsg void amdgpu_release_ras_context(struct amdgpu_device *adev);
7315ca02815Sjsg 
7325ca02815Sjsg int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev);
7335ca02815Sjsg 
7341bb76ff1Sjsg const char *get_ras_block_str(struct ras_common_if *ras_block);
7351bb76ff1Sjsg 
7361bb76ff1Sjsg bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev);
7371bb76ff1Sjsg 
7381bb76ff1Sjsg int amdgpu_ras_is_supported(struct amdgpu_device *adev, unsigned int block);
7391bb76ff1Sjsg 
7401bb76ff1Sjsg int amdgpu_ras_reset_gpu(struct amdgpu_device *adev);
7411bb76ff1Sjsg 
7421bb76ff1Sjsg struct amdgpu_ras* amdgpu_ras_get_context(struct amdgpu_device *adev);
7431bb76ff1Sjsg 
7441bb76ff1Sjsg int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con);
7451bb76ff1Sjsg 
7461bb76ff1Sjsg int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
7471bb76ff1Sjsg 				struct amdgpu_ras_block_object *ras_block_obj);
7481bb76ff1Sjsg void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev);
749*f005ef32Sjsg void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name);
750*f005ef32Sjsg bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
751*f005ef32Sjsg 					 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
752*f005ef32Sjsg 					 uint32_t instance,
753*f005ef32Sjsg 					 uint32_t *memory_id);
754*f005ef32Sjsg bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
755*f005ef32Sjsg 				       const struct amdgpu_ras_err_status_reg_entry *reg_entry,
756*f005ef32Sjsg 				       uint32_t instance,
757*f005ef32Sjsg 				       unsigned long *err_cnt);
758*f005ef32Sjsg void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
759*f005ef32Sjsg 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
760*f005ef32Sjsg 					   uint32_t reg_list_size,
761*f005ef32Sjsg 					   const struct amdgpu_ras_memory_id_entry *mem_list,
762*f005ef32Sjsg 					   uint32_t mem_list_size,
763*f005ef32Sjsg 					   uint32_t instance,
764*f005ef32Sjsg 					   uint32_t err_type,
765*f005ef32Sjsg 					   unsigned long *err_count);
766*f005ef32Sjsg void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
767*f005ef32Sjsg 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
768*f005ef32Sjsg 					   uint32_t reg_list_size,
769*f005ef32Sjsg 					   uint32_t instance);
770c349dbc7Sjsg #endif
771