1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright (C) 2019 Advanced Micro Devices, Inc.
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice shall be included
12c349dbc7Sjsg * in all copies or substantial portions of the Software.
13c349dbc7Sjsg *
14c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15c349dbc7Sjsg * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c349dbc7Sjsg * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18c349dbc7Sjsg * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19c349dbc7Sjsg * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20c349dbc7Sjsg */
21c349dbc7Sjsg
22c349dbc7Sjsg #include "amdgpu.h"
23c349dbc7Sjsg #include "amdgpu_ras.h"
24c349dbc7Sjsg
amdgpu_nbio_ras_sw_init(struct amdgpu_device * adev)25*f005ef32Sjsg int amdgpu_nbio_ras_sw_init(struct amdgpu_device *adev)
26*f005ef32Sjsg {
27*f005ef32Sjsg int err;
28*f005ef32Sjsg struct amdgpu_nbio_ras *ras;
29*f005ef32Sjsg
30*f005ef32Sjsg if (!adev->nbio.ras)
31*f005ef32Sjsg return 0;
32*f005ef32Sjsg
33*f005ef32Sjsg ras = adev->nbio.ras;
34*f005ef32Sjsg err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
35*f005ef32Sjsg if (err) {
36*f005ef32Sjsg dev_err(adev->dev, "Failed to register pcie_bif ras block!\n");
37*f005ef32Sjsg return err;
38*f005ef32Sjsg }
39*f005ef32Sjsg
40*f005ef32Sjsg strlcpy(ras->ras_block.ras_comm.name, "pcie_bif",
41*f005ef32Sjsg sizeof(ras->ras_block.ras_comm.name));
42*f005ef32Sjsg ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__PCIE_BIF;
43*f005ef32Sjsg ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
44*f005ef32Sjsg adev->nbio.ras_if = &ras->ras_block.ras_comm;
45*f005ef32Sjsg
46*f005ef32Sjsg return 0;
47*f005ef32Sjsg }
48*f005ef32Sjsg
amdgpu_nbio_get_pcie_replay_count(struct amdgpu_device * adev)49*f005ef32Sjsg u64 amdgpu_nbio_get_pcie_replay_count(struct amdgpu_device *adev)
50*f005ef32Sjsg {
51*f005ef32Sjsg if (adev->nbio.funcs && adev->nbio.funcs->get_pcie_replay_count)
52*f005ef32Sjsg return adev->nbio.funcs->get_pcie_replay_count(adev);
53*f005ef32Sjsg
54*f005ef32Sjsg return 0;
55*f005ef32Sjsg }
56*f005ef32Sjsg
amdgpu_nbio_get_pcie_usage(struct amdgpu_device * adev,uint64_t * count0,uint64_t * count1)57*f005ef32Sjsg void amdgpu_nbio_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
58*f005ef32Sjsg uint64_t *count1)
59*f005ef32Sjsg {
60*f005ef32Sjsg if (adev->nbio.funcs->get_pcie_usage)
61*f005ef32Sjsg adev->nbio.funcs->get_pcie_usage(adev, count0, count1);
62*f005ef32Sjsg
63*f005ef32Sjsg }
64*f005ef32Sjsg
amdgpu_nbio_ras_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block)651bb76ff1Sjsg int amdgpu_nbio_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
66c349dbc7Sjsg {
67c349dbc7Sjsg int r;
681bb76ff1Sjsg r = amdgpu_ras_block_late_init(adev, ras_block);
69c349dbc7Sjsg if (r)
701bb76ff1Sjsg return r;
71c349dbc7Sjsg
721bb76ff1Sjsg if (amdgpu_ras_is_supported(adev, ras_block->block)) {
73c349dbc7Sjsg r = amdgpu_irq_get(adev, &adev->nbio.ras_controller_irq, 0);
74c349dbc7Sjsg if (r)
75c349dbc7Sjsg goto late_fini;
76c349dbc7Sjsg r = amdgpu_irq_get(adev, &adev->nbio.ras_err_event_athub_irq, 0);
77c349dbc7Sjsg if (r)
78c349dbc7Sjsg goto late_fini;
79c349dbc7Sjsg }
80c349dbc7Sjsg
81c349dbc7Sjsg return 0;
82c349dbc7Sjsg late_fini:
831bb76ff1Sjsg amdgpu_ras_block_late_fini(adev, ras_block);
84c349dbc7Sjsg return r;
85c349dbc7Sjsg }
86