15ca02815Sjsg /*
25ca02815Sjsg * Copyright 2021 Advanced Micro Devices, Inc.
35ca02815Sjsg *
45ca02815Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
55ca02815Sjsg * copy of this software and associated documentation files (the "Software"),
65ca02815Sjsg * to deal in the Software without restriction, including without limitation
75ca02815Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
85ca02815Sjsg * and/or sell copies of the Software, and to permit persons to whom the
95ca02815Sjsg * Software is furnished to do so, subject to the following conditions:
105ca02815Sjsg *
115ca02815Sjsg * The above copyright notice and this permission notice shall be included in
125ca02815Sjsg * all copies or substantial portions of the Software.
135ca02815Sjsg *
145ca02815Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
155ca02815Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
165ca02815Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
175ca02815Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
185ca02815Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
195ca02815Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
205ca02815Sjsg * OTHER DEALINGS IN THE SOFTWARE.
215ca02815Sjsg *
225ca02815Sjsg */
235ca02815Sjsg #include "amdgpu_ras.h"
245ca02815Sjsg #include "amdgpu.h"
255ca02815Sjsg #include "amdgpu_mca.h"
265ca02815Sjsg
275ca02815Sjsg #include "umc/umc_6_7_0_offset.h"
285ca02815Sjsg #include "umc/umc_6_7_0_sh_mask.h"
295ca02815Sjsg
amdgpu_mca_query_correctable_error_count(struct amdgpu_device * adev,uint64_t mc_status_addr,unsigned long * error_count)305ca02815Sjsg void amdgpu_mca_query_correctable_error_count(struct amdgpu_device *adev,
315ca02815Sjsg uint64_t mc_status_addr,
325ca02815Sjsg unsigned long *error_count)
335ca02815Sjsg {
341bb76ff1Sjsg uint64_t mc_status = RREG64_PCIE(mc_status_addr);
355ca02815Sjsg
365ca02815Sjsg if (REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1 &&
375ca02815Sjsg REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, CECC) == 1)
385ca02815Sjsg *error_count += 1;
395ca02815Sjsg }
405ca02815Sjsg
amdgpu_mca_query_uncorrectable_error_count(struct amdgpu_device * adev,uint64_t mc_status_addr,unsigned long * error_count)415ca02815Sjsg void amdgpu_mca_query_uncorrectable_error_count(struct amdgpu_device *adev,
425ca02815Sjsg uint64_t mc_status_addr,
435ca02815Sjsg unsigned long *error_count)
445ca02815Sjsg {
451bb76ff1Sjsg uint64_t mc_status = RREG64_PCIE(mc_status_addr);
465ca02815Sjsg
475ca02815Sjsg if ((REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1) &&
485ca02815Sjsg (REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Deferred) == 1 ||
495ca02815Sjsg REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UECC) == 1 ||
505ca02815Sjsg REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, PCC) == 1 ||
515ca02815Sjsg REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UC) == 1 ||
525ca02815Sjsg REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, TCC) == 1))
535ca02815Sjsg *error_count += 1;
545ca02815Sjsg }
555ca02815Sjsg
amdgpu_mca_reset_error_count(struct amdgpu_device * adev,uint64_t mc_status_addr)565ca02815Sjsg void amdgpu_mca_reset_error_count(struct amdgpu_device *adev,
575ca02815Sjsg uint64_t mc_status_addr)
585ca02815Sjsg {
591bb76ff1Sjsg WREG64_PCIE(mc_status_addr, 0x0ULL);
605ca02815Sjsg }
615ca02815Sjsg
amdgpu_mca_query_ras_error_count(struct amdgpu_device * adev,uint64_t mc_status_addr,void * ras_error_status)625ca02815Sjsg void amdgpu_mca_query_ras_error_count(struct amdgpu_device *adev,
635ca02815Sjsg uint64_t mc_status_addr,
645ca02815Sjsg void *ras_error_status)
655ca02815Sjsg {
665ca02815Sjsg struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
675ca02815Sjsg
685ca02815Sjsg amdgpu_mca_query_correctable_error_count(adev, mc_status_addr, &(err_data->ce_count));
695ca02815Sjsg amdgpu_mca_query_uncorrectable_error_count(adev, mc_status_addr, &(err_data->ue_count));
705ca02815Sjsg
715ca02815Sjsg amdgpu_mca_reset_error_count(adev, mc_status_addr);
725ca02815Sjsg }
73*f005ef32Sjsg
amdgpu_mca_mp0_ras_sw_init(struct amdgpu_device * adev)74*f005ef32Sjsg int amdgpu_mca_mp0_ras_sw_init(struct amdgpu_device *adev)
75*f005ef32Sjsg {
76*f005ef32Sjsg int err;
77*f005ef32Sjsg struct amdgpu_mca_ras_block *ras;
78*f005ef32Sjsg
79*f005ef32Sjsg if (!adev->mca.mp0.ras)
80*f005ef32Sjsg return 0;
81*f005ef32Sjsg
82*f005ef32Sjsg ras = adev->mca.mp0.ras;
83*f005ef32Sjsg
84*f005ef32Sjsg err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
85*f005ef32Sjsg if (err) {
86*f005ef32Sjsg dev_err(adev->dev, "Failed to register mca.mp0 ras block!\n");
87*f005ef32Sjsg return err;
88*f005ef32Sjsg }
89*f005ef32Sjsg
90*f005ef32Sjsg strlcpy(ras->ras_block.ras_comm.name, "mca.mp0",
91*f005ef32Sjsg sizeof(ras->ras_block.ras_comm.name));
92*f005ef32Sjsg ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
93*f005ef32Sjsg ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
94*f005ef32Sjsg adev->mca.mp0.ras_if = &ras->ras_block.ras_comm;
95*f005ef32Sjsg
96*f005ef32Sjsg return 0;
97*f005ef32Sjsg }
98*f005ef32Sjsg
amdgpu_mca_mp1_ras_sw_init(struct amdgpu_device * adev)99*f005ef32Sjsg int amdgpu_mca_mp1_ras_sw_init(struct amdgpu_device *adev)
100*f005ef32Sjsg {
101*f005ef32Sjsg int err;
102*f005ef32Sjsg struct amdgpu_mca_ras_block *ras;
103*f005ef32Sjsg
104*f005ef32Sjsg if (!adev->mca.mp1.ras)
105*f005ef32Sjsg return 0;
106*f005ef32Sjsg
107*f005ef32Sjsg ras = adev->mca.mp1.ras;
108*f005ef32Sjsg
109*f005ef32Sjsg err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
110*f005ef32Sjsg if (err) {
111*f005ef32Sjsg dev_err(adev->dev, "Failed to register mca.mp1 ras block!\n");
112*f005ef32Sjsg return err;
113*f005ef32Sjsg }
114*f005ef32Sjsg
115*f005ef32Sjsg strlcpy(ras->ras_block.ras_comm.name, "mca.mp1",
116*f005ef32Sjsg sizeof(ras->ras_block.ras_comm.name));
117*f005ef32Sjsg ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
118*f005ef32Sjsg ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
119*f005ef32Sjsg adev->mca.mp1.ras_if = &ras->ras_block.ras_comm;
120*f005ef32Sjsg
121*f005ef32Sjsg return 0;
122*f005ef32Sjsg }
123*f005ef32Sjsg
amdgpu_mca_mpio_ras_sw_init(struct amdgpu_device * adev)124*f005ef32Sjsg int amdgpu_mca_mpio_ras_sw_init(struct amdgpu_device *adev)
125*f005ef32Sjsg {
126*f005ef32Sjsg int err;
127*f005ef32Sjsg struct amdgpu_mca_ras_block *ras;
128*f005ef32Sjsg
129*f005ef32Sjsg if (!adev->mca.mpio.ras)
130*f005ef32Sjsg return 0;
131*f005ef32Sjsg
132*f005ef32Sjsg ras = adev->mca.mpio.ras;
133*f005ef32Sjsg
134*f005ef32Sjsg err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
135*f005ef32Sjsg if (err) {
136*f005ef32Sjsg dev_err(adev->dev, "Failed to register mca.mpio ras block!\n");
137*f005ef32Sjsg return err;
138*f005ef32Sjsg }
139*f005ef32Sjsg
140*f005ef32Sjsg strlcpy(ras->ras_block.ras_comm.name, "mca.mpio",
141*f005ef32Sjsg sizeof(ras->ras_block.ras_comm.name));
142*f005ef32Sjsg ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
143*f005ef32Sjsg ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
144*f005ef32Sjsg adev->mca.mpio.ras_if = &ras->ras_block.ras_comm;
145*f005ef32Sjsg
146*f005ef32Sjsg return 0;
147*f005ef32Sjsg }
148