xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_jpeg.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2019 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12c349dbc7Sjsg  * all copies or substantial portions of the Software.
13c349dbc7Sjsg  *
14c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21c349dbc7Sjsg  *
22c349dbc7Sjsg  */
23c349dbc7Sjsg 
24c349dbc7Sjsg #ifndef __AMDGPU_JPEG_H__
25c349dbc7Sjsg #define __AMDGPU_JPEG_H__
26c349dbc7Sjsg 
271bb76ff1Sjsg #include "amdgpu_ras.h"
281bb76ff1Sjsg 
29*f005ef32Sjsg #define AMDGPU_MAX_JPEG_INSTANCES	4
30*f005ef32Sjsg #define AMDGPU_MAX_JPEG_RINGS		8
31c349dbc7Sjsg 
32c349dbc7Sjsg #define AMDGPU_JPEG_HARVEST_JPEG0 (1 << 0)
33c349dbc7Sjsg #define AMDGPU_JPEG_HARVEST_JPEG1 (1 << 1)
34c349dbc7Sjsg 
35c349dbc7Sjsg struct amdgpu_jpeg_reg{
36*f005ef32Sjsg 	unsigned jpeg_pitch[AMDGPU_MAX_JPEG_RINGS];
37c349dbc7Sjsg };
38c349dbc7Sjsg 
39c349dbc7Sjsg struct amdgpu_jpeg_inst {
40*f005ef32Sjsg 	struct amdgpu_ring ring_dec[AMDGPU_MAX_JPEG_RINGS];
41c349dbc7Sjsg 	struct amdgpu_irq_src irq;
42*f005ef32Sjsg 	struct amdgpu_irq_src ras_poison_irq;
43c349dbc7Sjsg 	struct amdgpu_jpeg_reg external;
44*f005ef32Sjsg 	uint8_t aid_id;
45c349dbc7Sjsg };
46c349dbc7Sjsg 
471bb76ff1Sjsg struct amdgpu_jpeg_ras {
481bb76ff1Sjsg 	struct amdgpu_ras_block_object ras_block;
491bb76ff1Sjsg };
501bb76ff1Sjsg 
51c349dbc7Sjsg struct amdgpu_jpeg {
52c349dbc7Sjsg 	uint8_t	num_jpeg_inst;
53c349dbc7Sjsg 	struct amdgpu_jpeg_inst inst[AMDGPU_MAX_JPEG_INSTANCES];
54*f005ef32Sjsg 	unsigned num_jpeg_rings;
55c349dbc7Sjsg 	struct amdgpu_jpeg_reg internal;
56c349dbc7Sjsg 	unsigned harvest_config;
57c349dbc7Sjsg 	struct delayed_work idle_work;
58c349dbc7Sjsg 	enum amd_powergating_state cur_state;
59ad8b1aafSjsg 	struct rwlock jpeg_pg_lock;
60ad8b1aafSjsg 	atomic_t total_submission_cnt;
611bb76ff1Sjsg 	struct ras_common_if	*ras_if;
621bb76ff1Sjsg 	struct amdgpu_jpeg_ras	*ras;
63*f005ef32Sjsg 
64*f005ef32Sjsg 	uint16_t inst_mask;
65*f005ef32Sjsg 	uint8_t num_inst_per_aid;
66c349dbc7Sjsg };
67c349dbc7Sjsg 
68c349dbc7Sjsg int amdgpu_jpeg_sw_init(struct amdgpu_device *adev);
69c349dbc7Sjsg int amdgpu_jpeg_sw_fini(struct amdgpu_device *adev);
70c349dbc7Sjsg int amdgpu_jpeg_suspend(struct amdgpu_device *adev);
71c349dbc7Sjsg int amdgpu_jpeg_resume(struct amdgpu_device *adev);
72c349dbc7Sjsg 
73c349dbc7Sjsg void amdgpu_jpeg_ring_begin_use(struct amdgpu_ring *ring);
74c349dbc7Sjsg void amdgpu_jpeg_ring_end_use(struct amdgpu_ring *ring);
75c349dbc7Sjsg 
76c349dbc7Sjsg int amdgpu_jpeg_dec_ring_test_ring(struct amdgpu_ring *ring);
77c349dbc7Sjsg int amdgpu_jpeg_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout);
78c349dbc7Sjsg 
791bb76ff1Sjsg int amdgpu_jpeg_process_poison_irq(struct amdgpu_device *adev,
801bb76ff1Sjsg 				struct amdgpu_irq_src *source,
811bb76ff1Sjsg 				struct amdgpu_iv_entry *entry);
82*f005ef32Sjsg int amdgpu_jpeg_ras_late_init(struct amdgpu_device *adev,
83*f005ef32Sjsg 				struct ras_common_if *ras_block);
84*f005ef32Sjsg int amdgpu_jpeg_ras_sw_init(struct amdgpu_device *adev);
851bb76ff1Sjsg 
86c349dbc7Sjsg #endif /*__AMDGPU_JPEG_H__*/
87