xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_jpeg.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2019 Advanced Micro Devices, Inc.
3c349dbc7Sjsg  * All Rights Reserved.
4c349dbc7Sjsg  *
5c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
6c349dbc7Sjsg  * copy of this software and associated documentation files (the
7c349dbc7Sjsg  * "Software"), to deal in the Software without restriction, including
8c349dbc7Sjsg  * without limitation the rights to use, copy, modify, merge, publish,
9c349dbc7Sjsg  * distribute, sub license, and/or sell copies of the Software, and to
10c349dbc7Sjsg  * permit persons to whom the Software is furnished to do so, subject to
11c349dbc7Sjsg  * the following conditions:
12c349dbc7Sjsg  *
13c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16c349dbc7Sjsg  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17c349dbc7Sjsg  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18c349dbc7Sjsg  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19c349dbc7Sjsg  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20c349dbc7Sjsg  *
21c349dbc7Sjsg  * The above copyright notice and this permission notice (including the
22c349dbc7Sjsg  * next paragraph) shall be included in all copies or substantial portions
23c349dbc7Sjsg  * of the Software.
24c349dbc7Sjsg  *
25c349dbc7Sjsg  */
26c349dbc7Sjsg 
27c349dbc7Sjsg #include "amdgpu.h"
28c349dbc7Sjsg #include "amdgpu_jpeg.h"
29c349dbc7Sjsg #include "amdgpu_pm.h"
30c349dbc7Sjsg #include "soc15d.h"
31c349dbc7Sjsg #include "soc15_common.h"
32c349dbc7Sjsg 
33c349dbc7Sjsg #define JPEG_IDLE_TIMEOUT	msecs_to_jiffies(1000)
34c349dbc7Sjsg 
35c349dbc7Sjsg static void amdgpu_jpeg_idle_work_handler(struct work_struct *work);
36c349dbc7Sjsg 
amdgpu_jpeg_sw_init(struct amdgpu_device * adev)37c349dbc7Sjsg int amdgpu_jpeg_sw_init(struct amdgpu_device *adev)
38c349dbc7Sjsg {
39c349dbc7Sjsg 	INIT_DELAYED_WORK(&adev->jpeg.idle_work, amdgpu_jpeg_idle_work_handler);
40ad8b1aafSjsg 	rw_init(&adev->jpeg.jpeg_pg_lock, "jpgpg");
41ad8b1aafSjsg 	atomic_set(&adev->jpeg.total_submission_cnt, 0);
42c349dbc7Sjsg 
43c349dbc7Sjsg 	return 0;
44c349dbc7Sjsg }
45c349dbc7Sjsg 
amdgpu_jpeg_sw_fini(struct amdgpu_device * adev)46c349dbc7Sjsg int amdgpu_jpeg_sw_fini(struct amdgpu_device *adev)
47c349dbc7Sjsg {
48*f005ef32Sjsg 	int i, j;
49c349dbc7Sjsg 
50c349dbc7Sjsg 	for (i = 0; i < adev->jpeg.num_jpeg_inst; ++i) {
51c349dbc7Sjsg 		if (adev->jpeg.harvest_config & (1 << i))
52c349dbc7Sjsg 			continue;
53c349dbc7Sjsg 
54*f005ef32Sjsg 		for (j = 0; j < adev->jpeg.num_jpeg_rings; ++j)
55*f005ef32Sjsg 			amdgpu_ring_fini(&adev->jpeg.inst[i].ring_dec[j]);
56c349dbc7Sjsg 	}
57c349dbc7Sjsg 
58ad8b1aafSjsg 	mutex_destroy(&adev->jpeg.jpeg_pg_lock);
59ad8b1aafSjsg 
60c349dbc7Sjsg 	return 0;
61c349dbc7Sjsg }
62c349dbc7Sjsg 
amdgpu_jpeg_suspend(struct amdgpu_device * adev)63c349dbc7Sjsg int amdgpu_jpeg_suspend(struct amdgpu_device *adev)
64c349dbc7Sjsg {
65c349dbc7Sjsg 	cancel_delayed_work_sync(&adev->jpeg.idle_work);
66c349dbc7Sjsg 
67c349dbc7Sjsg 	return 0;
68c349dbc7Sjsg }
69c349dbc7Sjsg 
amdgpu_jpeg_resume(struct amdgpu_device * adev)70c349dbc7Sjsg int amdgpu_jpeg_resume(struct amdgpu_device *adev)
71c349dbc7Sjsg {
72c349dbc7Sjsg 	return 0;
73c349dbc7Sjsg }
74c349dbc7Sjsg 
amdgpu_jpeg_idle_work_handler(struct work_struct * work)75c349dbc7Sjsg static void amdgpu_jpeg_idle_work_handler(struct work_struct *work)
76c349dbc7Sjsg {
77c349dbc7Sjsg 	struct amdgpu_device *adev =
78c349dbc7Sjsg 		container_of(work, struct amdgpu_device, jpeg.idle_work.work);
79c349dbc7Sjsg 	unsigned int fences = 0;
80*f005ef32Sjsg 	unsigned int i, j;
81c349dbc7Sjsg 
82c349dbc7Sjsg 	for (i = 0; i < adev->jpeg.num_jpeg_inst; ++i) {
83c349dbc7Sjsg 		if (adev->jpeg.harvest_config & (1 << i))
84c349dbc7Sjsg 			continue;
85c349dbc7Sjsg 
86*f005ef32Sjsg 		for (j = 0; j < adev->jpeg.num_jpeg_rings; ++j)
87*f005ef32Sjsg 			fences += amdgpu_fence_count_emitted(&adev->jpeg.inst[i].ring_dec[j]);
88c349dbc7Sjsg 	}
89c349dbc7Sjsg 
90ad8b1aafSjsg 	if (!fences && !atomic_read(&adev->jpeg.total_submission_cnt))
91c349dbc7Sjsg 		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_JPEG,
92c349dbc7Sjsg 						       AMD_PG_STATE_GATE);
93c349dbc7Sjsg 	else
94c349dbc7Sjsg 		schedule_delayed_work(&adev->jpeg.idle_work, JPEG_IDLE_TIMEOUT);
95c349dbc7Sjsg }
96c349dbc7Sjsg 
amdgpu_jpeg_ring_begin_use(struct amdgpu_ring * ring)97c349dbc7Sjsg void amdgpu_jpeg_ring_begin_use(struct amdgpu_ring *ring)
98c349dbc7Sjsg {
99c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
100c349dbc7Sjsg 
101ad8b1aafSjsg 	atomic_inc(&adev->jpeg.total_submission_cnt);
102ad8b1aafSjsg 	cancel_delayed_work_sync(&adev->jpeg.idle_work);
103ad8b1aafSjsg 
104ad8b1aafSjsg 	mutex_lock(&adev->jpeg.jpeg_pg_lock);
105c349dbc7Sjsg 	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_JPEG,
106c349dbc7Sjsg 						       AMD_PG_STATE_UNGATE);
107ad8b1aafSjsg 	mutex_unlock(&adev->jpeg.jpeg_pg_lock);
108c349dbc7Sjsg }
109c349dbc7Sjsg 
amdgpu_jpeg_ring_end_use(struct amdgpu_ring * ring)110c349dbc7Sjsg void amdgpu_jpeg_ring_end_use(struct amdgpu_ring *ring)
111c349dbc7Sjsg {
112ad8b1aafSjsg 	atomic_dec(&ring->adev->jpeg.total_submission_cnt);
113c349dbc7Sjsg 	schedule_delayed_work(&ring->adev->jpeg.idle_work, JPEG_IDLE_TIMEOUT);
114c349dbc7Sjsg }
115c349dbc7Sjsg 
amdgpu_jpeg_dec_ring_test_ring(struct amdgpu_ring * ring)116c349dbc7Sjsg int amdgpu_jpeg_dec_ring_test_ring(struct amdgpu_ring *ring)
117c349dbc7Sjsg {
118c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
119c349dbc7Sjsg 	uint32_t tmp = 0;
120c349dbc7Sjsg 	unsigned i;
121c349dbc7Sjsg 	int r;
122c349dbc7Sjsg 
123*f005ef32Sjsg 	/* JPEG in SRIOV does not support direct register read/write */
124*f005ef32Sjsg 	if (amdgpu_sriov_vf(adev))
125*f005ef32Sjsg 		return 0;
126*f005ef32Sjsg 
127c349dbc7Sjsg 	r = amdgpu_ring_alloc(ring, 3);
128c349dbc7Sjsg 	if (r)
129c349dbc7Sjsg 		return r;
130c349dbc7Sjsg 
131*f005ef32Sjsg 	WREG32(adev->jpeg.inst[ring->me].external.jpeg_pitch[ring->pipe], 0xCAFEDEAD);
132*f005ef32Sjsg 	/* Add a read register to make sure the write register is executed. */
133*f005ef32Sjsg 	RREG32(adev->jpeg.inst[ring->me].external.jpeg_pitch[ring->pipe]);
134*f005ef32Sjsg 
135*f005ef32Sjsg 	amdgpu_ring_write(ring, PACKET0(adev->jpeg.internal.jpeg_pitch[ring->pipe], 0));
136*f005ef32Sjsg 	amdgpu_ring_write(ring, 0xABADCAFE);
137c349dbc7Sjsg 	amdgpu_ring_commit(ring);
138c349dbc7Sjsg 
139c349dbc7Sjsg 	for (i = 0; i < adev->usec_timeout; i++) {
140*f005ef32Sjsg 		tmp = RREG32(adev->jpeg.inst[ring->me].external.jpeg_pitch[ring->pipe]);
141*f005ef32Sjsg 		if (tmp == 0xABADCAFE)
142c349dbc7Sjsg 			break;
143c349dbc7Sjsg 		udelay(1);
144c349dbc7Sjsg 	}
145c349dbc7Sjsg 
146c349dbc7Sjsg 	if (i >= adev->usec_timeout)
147c349dbc7Sjsg 		r = -ETIMEDOUT;
148c349dbc7Sjsg 
149c349dbc7Sjsg 	return r;
150c349dbc7Sjsg }
151c349dbc7Sjsg 
amdgpu_jpeg_dec_set_reg(struct amdgpu_ring * ring,uint32_t handle,struct dma_fence ** fence)152c349dbc7Sjsg static int amdgpu_jpeg_dec_set_reg(struct amdgpu_ring *ring, uint32_t handle,
153c349dbc7Sjsg 		struct dma_fence **fence)
154c349dbc7Sjsg {
155c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
156c349dbc7Sjsg 	struct amdgpu_job *job;
157c349dbc7Sjsg 	struct amdgpu_ib *ib;
158c349dbc7Sjsg 	struct dma_fence *f = NULL;
159c349dbc7Sjsg 	const unsigned ib_size_dw = 16;
160c349dbc7Sjsg 	int i, r;
161c349dbc7Sjsg 
162*f005ef32Sjsg 	r = amdgpu_job_alloc_with_ib(ring->adev, NULL, NULL, ib_size_dw * 4,
163ad8b1aafSjsg 				     AMDGPU_IB_POOL_DIRECT, &job);
164c349dbc7Sjsg 	if (r)
165c349dbc7Sjsg 		return r;
166c349dbc7Sjsg 
167c349dbc7Sjsg 	ib = &job->ibs[0];
168c349dbc7Sjsg 
169*f005ef32Sjsg 	ib->ptr[0] = PACKETJ(adev->jpeg.internal.jpeg_pitch[ring->pipe], 0, 0, PACKETJ_TYPE0);
170c349dbc7Sjsg 	ib->ptr[1] = 0xDEADBEEF;
171c349dbc7Sjsg 	for (i = 2; i < 16; i += 2) {
172c349dbc7Sjsg 		ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
173c349dbc7Sjsg 		ib->ptr[i+1] = 0;
174c349dbc7Sjsg 	}
175c349dbc7Sjsg 	ib->length_dw = 16;
176c349dbc7Sjsg 
177c349dbc7Sjsg 	r = amdgpu_job_submit_direct(job, ring, &f);
178c349dbc7Sjsg 	if (r)
179c349dbc7Sjsg 		goto err;
180c349dbc7Sjsg 
181c349dbc7Sjsg 	if (fence)
182c349dbc7Sjsg 		*fence = dma_fence_get(f);
183c349dbc7Sjsg 	dma_fence_put(f);
184c349dbc7Sjsg 
185c349dbc7Sjsg 	return 0;
186c349dbc7Sjsg 
187c349dbc7Sjsg err:
188c349dbc7Sjsg 	amdgpu_job_free(job);
189c349dbc7Sjsg 	return r;
190c349dbc7Sjsg }
191c349dbc7Sjsg 
amdgpu_jpeg_dec_ring_test_ib(struct amdgpu_ring * ring,long timeout)192c349dbc7Sjsg int amdgpu_jpeg_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
193c349dbc7Sjsg {
194c349dbc7Sjsg 	struct amdgpu_device *adev = ring->adev;
195c349dbc7Sjsg 	uint32_t tmp = 0;
196c349dbc7Sjsg 	unsigned i;
197c349dbc7Sjsg 	struct dma_fence *fence = NULL;
198c349dbc7Sjsg 	long r = 0;
199c349dbc7Sjsg 
200c349dbc7Sjsg 	r = amdgpu_jpeg_dec_set_reg(ring, 1, &fence);
201c349dbc7Sjsg 	if (r)
202c349dbc7Sjsg 		goto error;
203c349dbc7Sjsg 
204c349dbc7Sjsg 	r = dma_fence_wait_timeout(fence, false, timeout);
205c349dbc7Sjsg 	if (r == 0) {
206c349dbc7Sjsg 		r = -ETIMEDOUT;
207c349dbc7Sjsg 		goto error;
208c349dbc7Sjsg 	} else if (r < 0) {
209c349dbc7Sjsg 		goto error;
210c349dbc7Sjsg 	} else {
211c349dbc7Sjsg 		r = 0;
212c349dbc7Sjsg 	}
213*f005ef32Sjsg 	if (!amdgpu_sriov_vf(adev)) {
214c349dbc7Sjsg 		for (i = 0; i < adev->usec_timeout; i++) {
215*f005ef32Sjsg 			tmp = RREG32(adev->jpeg.inst[ring->me].external.jpeg_pitch[ring->pipe]);
216c349dbc7Sjsg 			if (tmp == 0xDEADBEEF)
217c349dbc7Sjsg 				break;
218c349dbc7Sjsg 			udelay(1);
219c349dbc7Sjsg 		}
220c349dbc7Sjsg 
221c349dbc7Sjsg 		if (i >= adev->usec_timeout)
222c349dbc7Sjsg 			r = -ETIMEDOUT;
223*f005ef32Sjsg 	}
224c349dbc7Sjsg 
225c349dbc7Sjsg 	dma_fence_put(fence);
226c349dbc7Sjsg error:
227c349dbc7Sjsg 	return r;
228c349dbc7Sjsg }
2291bb76ff1Sjsg 
amdgpu_jpeg_process_poison_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)2301bb76ff1Sjsg int amdgpu_jpeg_process_poison_irq(struct amdgpu_device *adev,
2311bb76ff1Sjsg 				struct amdgpu_irq_src *source,
2321bb76ff1Sjsg 				struct amdgpu_iv_entry *entry)
2331bb76ff1Sjsg {
2341bb76ff1Sjsg 	struct ras_common_if *ras_if = adev->jpeg.ras_if;
2351bb76ff1Sjsg 	struct ras_dispatch_if ih_data = {
2361bb76ff1Sjsg 		.entry = entry,
2371bb76ff1Sjsg 	};
2381bb76ff1Sjsg 
2391bb76ff1Sjsg 	if (!ras_if)
2401bb76ff1Sjsg 		return 0;
2411bb76ff1Sjsg 
2421bb76ff1Sjsg 	ih_data.head = *ras_if;
2431bb76ff1Sjsg 	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
2441bb76ff1Sjsg 
2451bb76ff1Sjsg 	return 0;
2461bb76ff1Sjsg }
247*f005ef32Sjsg 
amdgpu_jpeg_ras_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block)248*f005ef32Sjsg int amdgpu_jpeg_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
249*f005ef32Sjsg {
250*f005ef32Sjsg 	int r, i;
251*f005ef32Sjsg 
252*f005ef32Sjsg 	r = amdgpu_ras_block_late_init(adev, ras_block);
253*f005ef32Sjsg 	if (r)
254*f005ef32Sjsg 		return r;
255*f005ef32Sjsg 
256*f005ef32Sjsg 	if (amdgpu_ras_is_supported(adev, ras_block->block)) {
257*f005ef32Sjsg 		for (i = 0; i < adev->jpeg.num_jpeg_inst; ++i) {
258*f005ef32Sjsg 			if (adev->jpeg.harvest_config & (1 << i) ||
259*f005ef32Sjsg 			    !adev->jpeg.inst[i].ras_poison_irq.funcs)
260*f005ef32Sjsg 				continue;
261*f005ef32Sjsg 
262*f005ef32Sjsg 			r = amdgpu_irq_get(adev, &adev->jpeg.inst[i].ras_poison_irq, 0);
263*f005ef32Sjsg 			if (r)
264*f005ef32Sjsg 				goto late_fini;
265*f005ef32Sjsg 		}
266*f005ef32Sjsg 	}
267*f005ef32Sjsg 	return 0;
268*f005ef32Sjsg 
269*f005ef32Sjsg late_fini:
270*f005ef32Sjsg 	amdgpu_ras_block_late_fini(adev, ras_block);
271*f005ef32Sjsg 	return r;
272*f005ef32Sjsg }
273*f005ef32Sjsg 
amdgpu_jpeg_ras_sw_init(struct amdgpu_device * adev)274*f005ef32Sjsg int amdgpu_jpeg_ras_sw_init(struct amdgpu_device *adev)
275*f005ef32Sjsg {
276*f005ef32Sjsg 	int err;
277*f005ef32Sjsg 	struct amdgpu_jpeg_ras *ras;
278*f005ef32Sjsg 
279*f005ef32Sjsg 	if (!adev->jpeg.ras)
280*f005ef32Sjsg 		return 0;
281*f005ef32Sjsg 
282*f005ef32Sjsg 	ras = adev->jpeg.ras;
283*f005ef32Sjsg 	err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
284*f005ef32Sjsg 	if (err) {
285*f005ef32Sjsg 		dev_err(adev->dev, "Failed to register jpeg ras block!\n");
286*f005ef32Sjsg 		return err;
287*f005ef32Sjsg 	}
288*f005ef32Sjsg 
289*f005ef32Sjsg 	strlcpy(ras->ras_block.ras_comm.name, "jpeg",
290*f005ef32Sjsg 	    sizeof(ras->ras_block.ras_comm.name));
291*f005ef32Sjsg 	ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__JPEG;
292*f005ef32Sjsg 	ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__POISON;
293*f005ef32Sjsg 	adev->jpeg.ras_if = &ras->ras_block.ras_comm;
294*f005ef32Sjsg 
295*f005ef32Sjsg 	if (!ras->ras_block.ras_late_init)
296*f005ef32Sjsg 		ras->ras_block.ras_late_init = amdgpu_jpeg_ras_late_init;
297*f005ef32Sjsg 
298*f005ef32Sjsg 	return 0;
299*f005ef32Sjsg }
300