1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2018 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg */
23fb4d8502Sjsg #ifndef __AMDGPU_JOB_H__
24fb4d8502Sjsg #define __AMDGPU_JOB_H__
25fb4d8502Sjsg
261bb76ff1Sjsg #include <drm/gpu_scheduler.h>
271bb76ff1Sjsg #include "amdgpu_sync.h"
281bb76ff1Sjsg #include "amdgpu_ring.h"
291bb76ff1Sjsg
30fb4d8502Sjsg /* bit set means command submit involves a preamble IB */
31fb4d8502Sjsg #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0)
32fb4d8502Sjsg /* bit set means preamble IB is first presented in belonging context */
33fb4d8502Sjsg #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1)
34fb4d8502Sjsg /* bit set means context switch occured */
35fb4d8502Sjsg #define AMDGPU_HAVE_CTX_SWITCH (1 << 2)
36c349dbc7Sjsg /* bit set means IB is preempted */
37c349dbc7Sjsg #define AMDGPU_IB_PREEMPTED (1 << 3)
38fb4d8502Sjsg
39fb4d8502Sjsg #define to_amdgpu_job(sched_job) \
40fb4d8502Sjsg container_of((sched_job), struct amdgpu_job, base)
41fb4d8502Sjsg
42c349dbc7Sjsg #define AMDGPU_JOB_GET_VMID(job) ((job) ? (job)->vmid : 0)
43c349dbc7Sjsg
44fb4d8502Sjsg struct amdgpu_fence;
45ad8b1aafSjsg enum amdgpu_ib_pool_type;
46fb4d8502Sjsg
47fb4d8502Sjsg struct amdgpu_job {
48fb4d8502Sjsg struct drm_sched_job base;
49fb4d8502Sjsg struct amdgpu_vm *vm;
50*f005ef32Sjsg struct amdgpu_sync explicit_sync;
515ca02815Sjsg struct dma_fence hw_fence;
521bb76ff1Sjsg struct dma_fence *gang_submit;
53fb4d8502Sjsg uint32_t preamble_status;
54c349dbc7Sjsg uint32_t preemption_status;
55fb4d8502Sjsg bool vm_needs_flush;
56*f005ef32Sjsg bool gds_switch_needed;
57*f005ef32Sjsg bool spm_update_needed;
58fb4d8502Sjsg uint64_t vm_pd_addr;
59fb4d8502Sjsg unsigned vmid;
60fb4d8502Sjsg unsigned pasid;
61fb4d8502Sjsg uint32_t gds_base, gds_size;
62fb4d8502Sjsg uint32_t gws_base, gws_size;
63fb4d8502Sjsg uint32_t oa_base, oa_size;
64*f005ef32Sjsg uint64_t generation;
65fb4d8502Sjsg
66fb4d8502Sjsg /* user fence handling */
67fb4d8502Sjsg uint64_t uf_addr;
68fb4d8502Sjsg uint64_t uf_sequence;
695ca02815Sjsg
70*f005ef32Sjsg /* virtual addresses for shadow/GDS/CSA */
71*f005ef32Sjsg uint64_t shadow_va;
72*f005ef32Sjsg uint64_t csa_va;
73*f005ef32Sjsg uint64_t gds_va;
74*f005ef32Sjsg bool init_shadow;
75*f005ef32Sjsg
765ca02815Sjsg /* job_run_counter >= 1 means a resubmit job */
775ca02815Sjsg uint32_t job_run_counter;
781bb76ff1Sjsg
791bb76ff1Sjsg uint32_t num_ibs;
801bb76ff1Sjsg struct amdgpu_ib ibs[];
81fb4d8502Sjsg };
82fb4d8502Sjsg
amdgpu_job_ring(struct amdgpu_job * job)831bb76ff1Sjsg static inline struct amdgpu_ring *amdgpu_job_ring(struct amdgpu_job *job)
841bb76ff1Sjsg {
851bb76ff1Sjsg return to_amdgpu_ring(job->base.entity->rq->sched);
861bb76ff1Sjsg }
871bb76ff1Sjsg
88*f005ef32Sjsg int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm,
89*f005ef32Sjsg struct drm_sched_entity *entity, void *owner,
90*f005ef32Sjsg unsigned int num_ibs, struct amdgpu_job **job);
91*f005ef32Sjsg int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev,
92*f005ef32Sjsg struct drm_sched_entity *entity, void *owner,
93*f005ef32Sjsg size_t size, enum amdgpu_ib_pool_type pool_type,
94*f005ef32Sjsg struct amdgpu_job **job);
951bb76ff1Sjsg void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds,
961bb76ff1Sjsg struct amdgpu_bo *gws, struct amdgpu_bo *oa);
97fb4d8502Sjsg void amdgpu_job_free_resources(struct amdgpu_job *job);
981bb76ff1Sjsg void amdgpu_job_set_gang_leader(struct amdgpu_job *job,
991bb76ff1Sjsg struct amdgpu_job *leader);
100fb4d8502Sjsg void amdgpu_job_free(struct amdgpu_job *job);
101*f005ef32Sjsg struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job);
102fb4d8502Sjsg int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring,
103fb4d8502Sjsg struct dma_fence **fence);
104c349dbc7Sjsg
105c349dbc7Sjsg void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched);
106c349dbc7Sjsg
107fb4d8502Sjsg #endif
108