xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/amdgpu_gfx.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2014 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  *
22fb4d8502Sjsg  */
23fb4d8502Sjsg 
24fb4d8502Sjsg #ifndef __AMDGPU_GFX_H__
25fb4d8502Sjsg #define __AMDGPU_GFX_H__
26fb4d8502Sjsg 
27c349dbc7Sjsg /*
28c349dbc7Sjsg  * GFX stuff
29c349dbc7Sjsg  */
30c349dbc7Sjsg #include "clearstate_defs.h"
31c349dbc7Sjsg #include "amdgpu_ring.h"
32c349dbc7Sjsg #include "amdgpu_rlc.h"
331bb76ff1Sjsg #include "amdgpu_imu.h"
345ca02815Sjsg #include "soc15.h"
351bb76ff1Sjsg #include "amdgpu_ras.h"
36*f005ef32Sjsg #include "amdgpu_ring_mux.h"
37fb4d8502Sjsg 
38c349dbc7Sjsg /* GFX current status */
39c349dbc7Sjsg #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
40c349dbc7Sjsg #define AMDGPU_GFX_SAFE_MODE			0x00000001L
41c349dbc7Sjsg #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
42c349dbc7Sjsg #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
43c349dbc7Sjsg #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
44fb4d8502Sjsg 
45*f005ef32Sjsg #define AMDGPU_MAX_GC_INSTANCES		8
46*f005ef32Sjsg #define KGD_MAX_QUEUES			128
47*f005ef32Sjsg 
48c349dbc7Sjsg #define AMDGPU_MAX_GFX_QUEUES KGD_MAX_QUEUES
49c349dbc7Sjsg #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
50fb4d8502Sjsg 
511bb76ff1Sjsg enum amdgpu_gfx_pipe_priority {
521bb76ff1Sjsg 	AMDGPU_GFX_PIPE_PRIO_NORMAL = AMDGPU_RING_PRIO_1,
531bb76ff1Sjsg 	AMDGPU_GFX_PIPE_PRIO_HIGH = AMDGPU_RING_PRIO_2
545ca02815Sjsg };
555ca02815Sjsg 
56c349dbc7Sjsg #define AMDGPU_GFX_QUEUE_PRIORITY_MINIMUM  0
57c349dbc7Sjsg #define AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM  15
58c349dbc7Sjsg 
59*f005ef32Sjsg enum amdgpu_gfx_partition {
60*f005ef32Sjsg 	AMDGPU_SPX_PARTITION_MODE = 0,
61*f005ef32Sjsg 	AMDGPU_DPX_PARTITION_MODE = 1,
62*f005ef32Sjsg 	AMDGPU_TPX_PARTITION_MODE = 2,
63*f005ef32Sjsg 	AMDGPU_QPX_PARTITION_MODE = 3,
64*f005ef32Sjsg 	AMDGPU_CPX_PARTITION_MODE = 4,
65*f005ef32Sjsg 	AMDGPU_UNKNOWN_COMPUTE_PARTITION_MODE = -1,
66*f005ef32Sjsg 	/* Automatically choose the right mode */
67*f005ef32Sjsg 	AMDGPU_AUTO_COMPUTE_PARTITION_MODE = -2,
68*f005ef32Sjsg };
69*f005ef32Sjsg 
70*f005ef32Sjsg #define NUM_XCC(x) hweight16(x)
71*f005ef32Sjsg 
72*f005ef32Sjsg enum amdgpu_pkg_type {
73*f005ef32Sjsg 	AMDGPU_PKG_TYPE_APU = 2,
74*f005ef32Sjsg 	AMDGPU_PKG_TYPE_UNKNOWN,
75*f005ef32Sjsg };
76*f005ef32Sjsg 
77*f005ef32Sjsg enum amdgpu_gfx_ras_mem_id_type {
78*f005ef32Sjsg 	AMDGPU_GFX_CP_MEM = 0,
79*f005ef32Sjsg 	AMDGPU_GFX_GCEA_MEM,
80*f005ef32Sjsg 	AMDGPU_GFX_GC_CANE_MEM,
81*f005ef32Sjsg 	AMDGPU_GFX_GCUTCL2_MEM,
82*f005ef32Sjsg 	AMDGPU_GFX_GDS_MEM,
83*f005ef32Sjsg 	AMDGPU_GFX_LDS_MEM,
84*f005ef32Sjsg 	AMDGPU_GFX_RLC_MEM,
85*f005ef32Sjsg 	AMDGPU_GFX_SP_MEM,
86*f005ef32Sjsg 	AMDGPU_GFX_SPI_MEM,
87*f005ef32Sjsg 	AMDGPU_GFX_SQC_MEM,
88*f005ef32Sjsg 	AMDGPU_GFX_SQ_MEM,
89*f005ef32Sjsg 	AMDGPU_GFX_TA_MEM,
90*f005ef32Sjsg 	AMDGPU_GFX_TCC_MEM,
91*f005ef32Sjsg 	AMDGPU_GFX_TCA_MEM,
92*f005ef32Sjsg 	AMDGPU_GFX_TCI_MEM,
93*f005ef32Sjsg 	AMDGPU_GFX_TCP_MEM,
94*f005ef32Sjsg 	AMDGPU_GFX_TD_MEM,
95*f005ef32Sjsg 	AMDGPU_GFX_TCX_MEM,
96*f005ef32Sjsg 	AMDGPU_GFX_ATC_L2_MEM,
97*f005ef32Sjsg 	AMDGPU_GFX_UTCL2_MEM,
98*f005ef32Sjsg 	AMDGPU_GFX_VML2_MEM,
99*f005ef32Sjsg 	AMDGPU_GFX_VML2_WALKER_MEM,
100*f005ef32Sjsg 	AMDGPU_GFX_MEM_TYPE_NUM
101*f005ef32Sjsg };
102*f005ef32Sjsg 
103c349dbc7Sjsg struct amdgpu_mec {
104c349dbc7Sjsg 	struct amdgpu_bo	*hpd_eop_obj;
105c349dbc7Sjsg 	u64			hpd_eop_gpu_addr;
106c349dbc7Sjsg 	struct amdgpu_bo	*mec_fw_obj;
107c349dbc7Sjsg 	u64			mec_fw_gpu_addr;
1081bb76ff1Sjsg 	struct amdgpu_bo	*mec_fw_data_obj;
1091bb76ff1Sjsg 	u64			mec_fw_data_gpu_addr;
1101bb76ff1Sjsg 
111c349dbc7Sjsg 	u32 num_mec;
112c349dbc7Sjsg 	u32 num_pipe_per_mec;
113c349dbc7Sjsg 	u32 num_queue_per_pipe;
114*f005ef32Sjsg 	void			*mqd_backup[AMDGPU_MAX_COMPUTE_RINGS * AMDGPU_MAX_GC_INSTANCES];
115*f005ef32Sjsg };
116c349dbc7Sjsg 
117*f005ef32Sjsg struct amdgpu_mec_bitmap {
118c349dbc7Sjsg 	/* These are the resources for which amdgpu takes ownership */
119c349dbc7Sjsg 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
120c349dbc7Sjsg };
121c349dbc7Sjsg 
122c349dbc7Sjsg enum amdgpu_unmap_queues_action {
123c349dbc7Sjsg 	PREEMPT_QUEUES = 0,
124c349dbc7Sjsg 	RESET_QUEUES,
125c349dbc7Sjsg 	DISABLE_PROCESS_QUEUES,
126c349dbc7Sjsg 	PREEMPT_QUEUES_NO_UNMAP,
127c349dbc7Sjsg };
128c349dbc7Sjsg 
129c349dbc7Sjsg struct kiq_pm4_funcs {
130c349dbc7Sjsg 	/* Support ASIC-specific kiq pm4 packets*/
131c349dbc7Sjsg 	void (*kiq_set_resources)(struct amdgpu_ring *kiq_ring,
132c349dbc7Sjsg 					uint64_t queue_mask);
133c349dbc7Sjsg 	void (*kiq_map_queues)(struct amdgpu_ring *kiq_ring,
134c349dbc7Sjsg 					struct amdgpu_ring *ring);
135c349dbc7Sjsg 	void (*kiq_unmap_queues)(struct amdgpu_ring *kiq_ring,
136fb4d8502Sjsg 				 struct amdgpu_ring *ring,
137c349dbc7Sjsg 				 enum amdgpu_unmap_queues_action action,
138c349dbc7Sjsg 				 u64 gpu_addr, u64 seq);
139c349dbc7Sjsg 	void (*kiq_query_status)(struct amdgpu_ring *kiq_ring,
140c349dbc7Sjsg 					struct amdgpu_ring *ring,
141c349dbc7Sjsg 					u64 addr,
142c349dbc7Sjsg 					u64 seq);
143c349dbc7Sjsg 	void (*kiq_invalidate_tlbs)(struct amdgpu_ring *kiq_ring,
144c349dbc7Sjsg 				uint16_t pasid, uint32_t flush_type,
145c349dbc7Sjsg 				bool all_hub);
146c349dbc7Sjsg 	/* Packet sizes */
147c349dbc7Sjsg 	int set_resources_size;
148c349dbc7Sjsg 	int map_queues_size;
149c349dbc7Sjsg 	int unmap_queues_size;
150c349dbc7Sjsg 	int query_status_size;
151c349dbc7Sjsg 	int invalidate_tlbs_size;
152c349dbc7Sjsg };
153fb4d8502Sjsg 
154c349dbc7Sjsg struct amdgpu_kiq {
155c349dbc7Sjsg 	u64			eop_gpu_addr;
156c349dbc7Sjsg 	struct amdgpu_bo	*eop_obj;
157c349dbc7Sjsg 	spinlock_t              ring_lock;
158c349dbc7Sjsg 	struct amdgpu_ring	ring;
159c349dbc7Sjsg 	struct amdgpu_irq_src	irq;
160c349dbc7Sjsg 	const struct kiq_pm4_funcs *pmf;
161*f005ef32Sjsg 	void			*mqd_backup;
162c349dbc7Sjsg };
163fb4d8502Sjsg 
164c349dbc7Sjsg /*
165c349dbc7Sjsg  * GFX configurations
166c349dbc7Sjsg  */
167c349dbc7Sjsg #define AMDGPU_GFX_MAX_SE 4
168c349dbc7Sjsg #define AMDGPU_GFX_MAX_SH_PER_SE 2
169c349dbc7Sjsg 
170c349dbc7Sjsg struct amdgpu_rb_config {
171c349dbc7Sjsg 	uint32_t rb_backend_disable;
172c349dbc7Sjsg 	uint32_t user_rb_backend_disable;
173c349dbc7Sjsg 	uint32_t raster_config;
174c349dbc7Sjsg 	uint32_t raster_config_1;
175c349dbc7Sjsg };
176c349dbc7Sjsg 
177c349dbc7Sjsg struct gb_addr_config {
178c349dbc7Sjsg 	uint16_t pipe_interleave_size;
179c349dbc7Sjsg 	uint8_t num_pipes;
180c349dbc7Sjsg 	uint8_t max_compress_frags;
181c349dbc7Sjsg 	uint8_t num_banks;
182c349dbc7Sjsg 	uint8_t num_se;
183c349dbc7Sjsg 	uint8_t num_rb_per_se;
184ad8b1aafSjsg 	uint8_t num_pkrs;
185c349dbc7Sjsg };
186c349dbc7Sjsg 
187c349dbc7Sjsg struct amdgpu_gfx_config {
188c349dbc7Sjsg 	unsigned max_shader_engines;
189c349dbc7Sjsg 	unsigned max_tile_pipes;
190c349dbc7Sjsg 	unsigned max_cu_per_sh;
191c349dbc7Sjsg 	unsigned max_sh_per_se;
192c349dbc7Sjsg 	unsigned max_backends_per_se;
193c349dbc7Sjsg 	unsigned max_texture_channel_caches;
194c349dbc7Sjsg 	unsigned max_gprs;
195c349dbc7Sjsg 	unsigned max_gs_threads;
196c349dbc7Sjsg 	unsigned max_hw_contexts;
197c349dbc7Sjsg 	unsigned sc_prim_fifo_size_frontend;
198c349dbc7Sjsg 	unsigned sc_prim_fifo_size_backend;
199c349dbc7Sjsg 	unsigned sc_hiz_tile_fifo_size;
200c349dbc7Sjsg 	unsigned sc_earlyz_tile_fifo_size;
201c349dbc7Sjsg 
202c349dbc7Sjsg 	unsigned num_tile_pipes;
203c349dbc7Sjsg 	unsigned backend_enable_mask;
204c349dbc7Sjsg 	unsigned mem_max_burst_length_bytes;
205c349dbc7Sjsg 	unsigned mem_row_size_in_kb;
206c349dbc7Sjsg 	unsigned shader_engine_tile_size;
207c349dbc7Sjsg 	unsigned num_gpus;
208c349dbc7Sjsg 	unsigned multi_gpu_tile_size;
209c349dbc7Sjsg 	unsigned mc_arb_ramcfg;
210c349dbc7Sjsg 	unsigned num_banks;
211c349dbc7Sjsg 	unsigned num_ranks;
212c349dbc7Sjsg 	unsigned gb_addr_config;
213c349dbc7Sjsg 	unsigned num_rbs;
214c349dbc7Sjsg 	unsigned gs_vgt_table_depth;
215c349dbc7Sjsg 	unsigned gs_prim_buffer_depth;
216c349dbc7Sjsg 
217c349dbc7Sjsg 	uint32_t tile_mode_array[32];
218c349dbc7Sjsg 	uint32_t macrotile_mode_array[16];
219c349dbc7Sjsg 
220c349dbc7Sjsg 	struct gb_addr_config gb_addr_config_fields;
221c349dbc7Sjsg 	struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
222c349dbc7Sjsg 
223c349dbc7Sjsg 	/* gfx configure feature */
224c349dbc7Sjsg 	uint32_t double_offchip_lds_buf;
225c349dbc7Sjsg 	/* cached value of DB_DEBUG2 */
226c349dbc7Sjsg 	uint32_t db_debug2;
227c349dbc7Sjsg 	/* gfx10 specific config */
228c349dbc7Sjsg 	uint32_t num_sc_per_sh;
229c349dbc7Sjsg 	uint32_t num_packer_per_sc;
230c349dbc7Sjsg 	uint32_t pa_sc_tile_steering_override;
231*f005ef32Sjsg 	/* Whether texture coordinate truncation is conformant. */
232*f005ef32Sjsg 	bool ta_cntl2_truncate_coord_mode;
233c349dbc7Sjsg 	uint64_t tcc_disabled_mask;
2341bb76ff1Sjsg 	uint32_t gc_num_tcp_per_sa;
2351bb76ff1Sjsg 	uint32_t gc_num_sdp_interface;
2361bb76ff1Sjsg 	uint32_t gc_num_tcps;
2371bb76ff1Sjsg 	uint32_t gc_num_tcp_per_wpg;
2381bb76ff1Sjsg 	uint32_t gc_tcp_l1_size;
2391bb76ff1Sjsg 	uint32_t gc_num_sqc_per_wgp;
2401bb76ff1Sjsg 	uint32_t gc_l1_instruction_cache_size_per_sqc;
2411bb76ff1Sjsg 	uint32_t gc_l1_data_cache_size_per_sqc;
2421bb76ff1Sjsg 	uint32_t gc_gl1c_per_sa;
2431bb76ff1Sjsg 	uint32_t gc_gl1c_size_per_instance;
2441bb76ff1Sjsg 	uint32_t gc_gl2c_per_gpu;
245*f005ef32Sjsg 	uint32_t gc_tcp_size_per_cu;
246*f005ef32Sjsg 	uint32_t gc_num_cu_per_sqc;
247*f005ef32Sjsg 	uint32_t gc_tcc_size;
248c349dbc7Sjsg };
249c349dbc7Sjsg 
250c349dbc7Sjsg struct amdgpu_cu_info {
251c349dbc7Sjsg 	uint32_t simd_per_cu;
252c349dbc7Sjsg 	uint32_t max_waves_per_simd;
253c349dbc7Sjsg 	uint32_t wave_front_size;
254c349dbc7Sjsg 	uint32_t max_scratch_slots_per_cu;
255c349dbc7Sjsg 	uint32_t lds_size;
256c349dbc7Sjsg 
257c349dbc7Sjsg 	/* total active CU number */
258c349dbc7Sjsg 	uint32_t number;
259c349dbc7Sjsg 	uint32_t ao_cu_mask;
260c349dbc7Sjsg 	uint32_t ao_cu_bitmap[4][4];
261*f005ef32Sjsg 	uint32_t bitmap[AMDGPU_MAX_GC_INSTANCES][4][4];
262c349dbc7Sjsg };
263c349dbc7Sjsg 
2641bb76ff1Sjsg struct amdgpu_gfx_ras {
2651bb76ff1Sjsg 	struct amdgpu_ras_block_object  ras_block;
2665ca02815Sjsg 	void (*enable_watchdog_timer)(struct amdgpu_device *adev);
2671bb76ff1Sjsg 	bool (*query_utcl2_poison_status)(struct amdgpu_device *adev);
268*f005ef32Sjsg 	int (*rlc_gc_fed_irq)(struct amdgpu_device *adev,
269*f005ef32Sjsg 				struct amdgpu_irq_src *source,
270*f005ef32Sjsg 				struct amdgpu_iv_entry *entry);
271*f005ef32Sjsg 	int (*poison_consumption_handler)(struct amdgpu_device *adev,
272*f005ef32Sjsg 						struct amdgpu_iv_entry *entry);
273*f005ef32Sjsg };
274*f005ef32Sjsg 
275*f005ef32Sjsg struct amdgpu_gfx_shadow_info {
276*f005ef32Sjsg 	u32 shadow_size;
277*f005ef32Sjsg 	u32 shadow_alignment;
278*f005ef32Sjsg 	u32 csa_size;
279*f005ef32Sjsg 	u32 csa_alignment;
2805ca02815Sjsg };
2815ca02815Sjsg 
282c349dbc7Sjsg struct amdgpu_gfx_funcs {
283c349dbc7Sjsg 	/* get the gpu clock counter */
284c349dbc7Sjsg 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
285c349dbc7Sjsg 	void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num,
286*f005ef32Sjsg 			     u32 sh_num, u32 instance, int xcc_id);
287*f005ef32Sjsg 	void (*read_wave_data)(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
288c349dbc7Sjsg 			       uint32_t wave, uint32_t *dst, int *no_fields);
289*f005ef32Sjsg 	void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
290c349dbc7Sjsg 				uint32_t wave, uint32_t thread, uint32_t start,
291c349dbc7Sjsg 				uint32_t size, uint32_t *dst);
292*f005ef32Sjsg 	void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
293c349dbc7Sjsg 				uint32_t wave, uint32_t start, uint32_t size,
294c349dbc7Sjsg 				uint32_t *dst);
295c349dbc7Sjsg 	void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe,
296*f005ef32Sjsg 				 u32 queue, u32 vmid, u32 xcc_id);
297ad8b1aafSjsg 	void (*init_spm_golden)(struct amdgpu_device *adev);
2985ca02815Sjsg 	void (*update_perfmon_mgcg)(struct amdgpu_device *adev, bool enable);
299*f005ef32Sjsg 	int (*get_gfx_shadow_info)(struct amdgpu_device *adev,
300*f005ef32Sjsg 				   struct amdgpu_gfx_shadow_info *shadow_info);
301*f005ef32Sjsg 	enum amdgpu_gfx_partition
302*f005ef32Sjsg 			(*query_partition_mode)(struct amdgpu_device *adev);
303*f005ef32Sjsg 	int (*switch_partition_mode)(struct amdgpu_device *adev,
304*f005ef32Sjsg 				     int num_xccs_per_xcp);
305*f005ef32Sjsg 	int (*ih_node_to_logical_xcc)(struct amdgpu_device *adev, int ih_node);
306c349dbc7Sjsg };
307c349dbc7Sjsg 
308c349dbc7Sjsg struct sq_work {
309c349dbc7Sjsg 	struct work_struct	work;
310c349dbc7Sjsg 	unsigned ih_data;
311c349dbc7Sjsg };
312c349dbc7Sjsg 
313c349dbc7Sjsg struct amdgpu_pfp {
314c349dbc7Sjsg 	struct amdgpu_bo		*pfp_fw_obj;
315c349dbc7Sjsg 	uint64_t			pfp_fw_gpu_addr;
316c349dbc7Sjsg 	uint32_t			*pfp_fw_ptr;
3171bb76ff1Sjsg 
3181bb76ff1Sjsg 	struct amdgpu_bo		*pfp_fw_data_obj;
3191bb76ff1Sjsg 	uint64_t			pfp_fw_data_gpu_addr;
3201bb76ff1Sjsg 	uint32_t			*pfp_fw_data_ptr;
321c349dbc7Sjsg };
322c349dbc7Sjsg 
323c349dbc7Sjsg struct amdgpu_ce {
324c349dbc7Sjsg 	struct amdgpu_bo		*ce_fw_obj;
325c349dbc7Sjsg 	uint64_t			ce_fw_gpu_addr;
326c349dbc7Sjsg 	uint32_t			*ce_fw_ptr;
327c349dbc7Sjsg };
328c349dbc7Sjsg 
329c349dbc7Sjsg struct amdgpu_me {
330c349dbc7Sjsg 	struct amdgpu_bo		*me_fw_obj;
331c349dbc7Sjsg 	uint64_t			me_fw_gpu_addr;
332c349dbc7Sjsg 	uint32_t			*me_fw_ptr;
3331bb76ff1Sjsg 
3341bb76ff1Sjsg 	struct amdgpu_bo		*me_fw_data_obj;
3351bb76ff1Sjsg 	uint64_t			me_fw_data_gpu_addr;
3361bb76ff1Sjsg 	uint32_t			*me_fw_data_ptr;
3371bb76ff1Sjsg 
338c349dbc7Sjsg 	uint32_t			num_me;
339c349dbc7Sjsg 	uint32_t			num_pipe_per_me;
340c349dbc7Sjsg 	uint32_t			num_queue_per_pipe;
341c349dbc7Sjsg 	void				*mqd_backup[AMDGPU_MAX_GFX_RINGS];
342c349dbc7Sjsg 
343c349dbc7Sjsg 	/* These are the resources for which amdgpu takes ownership */
344c349dbc7Sjsg 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
345c349dbc7Sjsg };
346c349dbc7Sjsg 
347c349dbc7Sjsg struct amdgpu_gfx {
348c349dbc7Sjsg 	struct rwlock			gpu_clock_mutex;
349c349dbc7Sjsg 	struct amdgpu_gfx_config	config;
350c349dbc7Sjsg 	struct amdgpu_rlc		rlc;
351c349dbc7Sjsg 	struct amdgpu_pfp		pfp;
352c349dbc7Sjsg 	struct amdgpu_ce		ce;
353c349dbc7Sjsg 	struct amdgpu_me		me;
354c349dbc7Sjsg 	struct amdgpu_mec		mec;
355*f005ef32Sjsg 	struct amdgpu_mec_bitmap	mec_bitmap[AMDGPU_MAX_GC_INSTANCES];
356*f005ef32Sjsg 	struct amdgpu_kiq		kiq[AMDGPU_MAX_GC_INSTANCES];
3571bb76ff1Sjsg 	struct amdgpu_imu		imu;
3581bb76ff1Sjsg 	bool				rs64_enable; /* firmware format */
359c349dbc7Sjsg 	const struct firmware		*me_fw;	/* ME firmware */
360c349dbc7Sjsg 	uint32_t			me_fw_version;
361c349dbc7Sjsg 	const struct firmware		*pfp_fw; /* PFP firmware */
362c349dbc7Sjsg 	uint32_t			pfp_fw_version;
363c349dbc7Sjsg 	const struct firmware		*ce_fw;	/* CE firmware */
364c349dbc7Sjsg 	uint32_t			ce_fw_version;
365c349dbc7Sjsg 	const struct firmware		*rlc_fw; /* RLC firmware */
366c349dbc7Sjsg 	uint32_t			rlc_fw_version;
367c349dbc7Sjsg 	const struct firmware		*mec_fw; /* MEC firmware */
368c349dbc7Sjsg 	uint32_t			mec_fw_version;
369c349dbc7Sjsg 	const struct firmware		*mec2_fw; /* MEC2 firmware */
370c349dbc7Sjsg 	uint32_t			mec2_fw_version;
3711bb76ff1Sjsg 	const struct firmware		*imu_fw; /* IMU firmware */
3721bb76ff1Sjsg 	uint32_t			imu_fw_version;
373c349dbc7Sjsg 	uint32_t			me_feature_version;
374c349dbc7Sjsg 	uint32_t			ce_feature_version;
375c349dbc7Sjsg 	uint32_t			pfp_feature_version;
376c349dbc7Sjsg 	uint32_t			rlc_feature_version;
377c349dbc7Sjsg 	uint32_t			rlc_srlc_fw_version;
378c349dbc7Sjsg 	uint32_t			rlc_srlc_feature_version;
379c349dbc7Sjsg 	uint32_t			rlc_srlg_fw_version;
380c349dbc7Sjsg 	uint32_t			rlc_srlg_feature_version;
381c349dbc7Sjsg 	uint32_t			rlc_srls_fw_version;
382c349dbc7Sjsg 	uint32_t			rlc_srls_feature_version;
3831bb76ff1Sjsg 	uint32_t			rlcp_ucode_version;
3841bb76ff1Sjsg 	uint32_t			rlcp_ucode_feature_version;
3851bb76ff1Sjsg 	uint32_t			rlcv_ucode_version;
3861bb76ff1Sjsg 	uint32_t			rlcv_ucode_feature_version;
387c349dbc7Sjsg 	uint32_t			mec_feature_version;
388c349dbc7Sjsg 	uint32_t			mec2_feature_version;
389c349dbc7Sjsg 	bool				mec_fw_write_wait;
390c349dbc7Sjsg 	bool				me_fw_write_wait;
391c349dbc7Sjsg 	bool				cp_fw_write_wait;
392c349dbc7Sjsg 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
393c349dbc7Sjsg 	unsigned			num_gfx_rings;
394*f005ef32Sjsg 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS * AMDGPU_MAX_GC_INSTANCES];
395c349dbc7Sjsg 	unsigned			num_compute_rings;
396c349dbc7Sjsg 	struct amdgpu_irq_src		eop_irq;
397c349dbc7Sjsg 	struct amdgpu_irq_src		priv_reg_irq;
398c349dbc7Sjsg 	struct amdgpu_irq_src		priv_inst_irq;
399c349dbc7Sjsg 	struct amdgpu_irq_src		cp_ecc_error_irq;
400c349dbc7Sjsg 	struct amdgpu_irq_src		sq_irq;
401*f005ef32Sjsg 	struct amdgpu_irq_src		rlc_gc_fed_irq;
402c349dbc7Sjsg 	struct sq_work			sq_work;
403c349dbc7Sjsg 
404c349dbc7Sjsg 	/* gfx status */
405c349dbc7Sjsg 	uint32_t			gfx_current_status;
406c349dbc7Sjsg 	/* ce ram size*/
407c349dbc7Sjsg 	unsigned			ce_ram_size;
408c349dbc7Sjsg 	struct amdgpu_cu_info		cu_info;
409c349dbc7Sjsg 	const struct amdgpu_gfx_funcs	*funcs;
410c349dbc7Sjsg 
411c349dbc7Sjsg 	/* reset mask */
412c349dbc7Sjsg 	uint32_t                        grbm_soft_reset;
413c349dbc7Sjsg 	uint32_t                        srbm_soft_reset;
414c349dbc7Sjsg 
415c349dbc7Sjsg 	/* gfx off */
416c349dbc7Sjsg 	bool                            gfx_off_state;      /* true: enabled, false: disabled */
4171bb76ff1Sjsg 	struct rwlock			gfx_off_mutex;      /* mutex to change gfxoff state */
418c349dbc7Sjsg 	uint32_t                        gfx_off_req_count;  /* default 1, enable gfx off: dec 1, disable gfx off: add 1 */
4191bb76ff1Sjsg 	struct delayed_work             gfx_off_delay_work; /* async work to set gfx block off */
4201bb76ff1Sjsg 	uint32_t                        gfx_off_residency;  /* last logged residency */
4211bb76ff1Sjsg 	uint64_t                        gfx_off_entrycount; /* count of times GPU has get into GFXOFF state */
422c349dbc7Sjsg 
423c349dbc7Sjsg 	/* pipe reservation */
424c349dbc7Sjsg 	struct rwlock			pipe_reserve_mutex;
425c349dbc7Sjsg 	DECLARE_BITMAP			(pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
426c349dbc7Sjsg 
427c349dbc7Sjsg 	/*ras */
428c349dbc7Sjsg 	struct ras_common_if		*ras_if;
4291bb76ff1Sjsg 	struct amdgpu_gfx_ras		*ras;
4301bb76ff1Sjsg 
4311bb76ff1Sjsg 	bool				is_poweron;
432*f005ef32Sjsg 
433*f005ef32Sjsg 	struct amdgpu_ring		sw_gfx_ring[AMDGPU_MAX_SW_GFX_RINGS];
434*f005ef32Sjsg 	struct amdgpu_ring_mux          muxer;
435*f005ef32Sjsg 
436*f005ef32Sjsg 	bool				cp_gfx_shadow; /* for gfx11 */
437*f005ef32Sjsg 
438*f005ef32Sjsg 	uint16_t 			xcc_mask;
439*f005ef32Sjsg 	uint32_t			num_xcc_per_xcp;
440*f005ef32Sjsg 	struct rwlock			partition_mutex;
441*f005ef32Sjsg 	bool				mcbp; /* mid command buffer preemption */
442c349dbc7Sjsg };
443c349dbc7Sjsg 
444*f005ef32Sjsg struct amdgpu_gfx_ras_reg_entry {
445*f005ef32Sjsg 	struct amdgpu_ras_err_status_reg_entry reg_entry;
446*f005ef32Sjsg 	enum amdgpu_gfx_ras_mem_id_type mem_id_type;
447*f005ef32Sjsg 	uint32_t se_num;
448*f005ef32Sjsg };
449*f005ef32Sjsg 
450*f005ef32Sjsg struct amdgpu_gfx_ras_mem_id_entry {
451*f005ef32Sjsg 	const struct amdgpu_ras_memory_id_entry *mem_id_ent;
452*f005ef32Sjsg 	uint32_t size;
453*f005ef32Sjsg };
454*f005ef32Sjsg 
455*f005ef32Sjsg #define AMDGPU_GFX_MEMID_ENT(x) {(x), ARRAY_SIZE(x)},
456*f005ef32Sjsg 
457c349dbc7Sjsg #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
458*f005ef32Sjsg #define amdgpu_gfx_select_se_sh(adev, se, sh, instance, xcc_id) ((adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance), (xcc_id)))
459*f005ef32Sjsg #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q, vmid, xcc_id) ((adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q), (vmid), (xcc_id)))
460ad8b1aafSjsg #define amdgpu_gfx_init_spm_golden(adev) (adev)->gfx.funcs->init_spm_golden((adev))
461*f005ef32Sjsg #define amdgpu_gfx_get_gfx_shadow_info(adev, si) ((adev)->gfx.funcs->get_gfx_shadow_info((adev), (si)))
462fb4d8502Sjsg 
463fb4d8502Sjsg /**
464fb4d8502Sjsg  * amdgpu_gfx_create_bitmask - create a bitmask
465fb4d8502Sjsg  *
466fb4d8502Sjsg  * @bit_width: length of the mask
467fb4d8502Sjsg  *
468fb4d8502Sjsg  * create a variable length bit mask.
469fb4d8502Sjsg  * Returns the bitmask.
470fb4d8502Sjsg  */
amdgpu_gfx_create_bitmask(u32 bit_width)471fb4d8502Sjsg static inline u32 amdgpu_gfx_create_bitmask(u32 bit_width)
472fb4d8502Sjsg {
473fb4d8502Sjsg 	return (u32)((1ULL << bit_width) - 1);
474fb4d8502Sjsg }
475fb4d8502Sjsg 
476c349dbc7Sjsg void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se,
477c349dbc7Sjsg 				 unsigned max_sh);
478fb4d8502Sjsg 
479c349dbc7Sjsg int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
480c349dbc7Sjsg 			     struct amdgpu_ring *ring,
481*f005ef32Sjsg 			     struct amdgpu_irq_src *irq, int xcc_id);
482fb4d8502Sjsg 
483c349dbc7Sjsg void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring);
484fb4d8502Sjsg 
485*f005ef32Sjsg void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev, int xcc_id);
486c349dbc7Sjsg int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
487*f005ef32Sjsg 			unsigned hpd_size, int xcc_id);
488fb4d8502Sjsg 
489c349dbc7Sjsg int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev,
490*f005ef32Sjsg 			   unsigned mqd_size, int xcc_id);
491*f005ef32Sjsg void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev, int xcc_id);
492*f005ef32Sjsg int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev, int xcc_id);
493*f005ef32Sjsg int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev, int xcc_id);
494*f005ef32Sjsg int amdgpu_gfx_disable_kgq(struct amdgpu_device *adev, int xcc_id);
495*f005ef32Sjsg int amdgpu_gfx_enable_kgq(struct amdgpu_device *adev, int xcc_id);
496c349dbc7Sjsg 
497c349dbc7Sjsg void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev);
498c349dbc7Sjsg void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev);
499c349dbc7Sjsg 
500c349dbc7Sjsg int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec,
501c349dbc7Sjsg 				int pipe, int queue);
502ad8b1aafSjsg void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit,
503c349dbc7Sjsg 				 int *mec, int *pipe, int *queue);
504*f005ef32Sjsg bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, int xcc_id,
505*f005ef32Sjsg 				     int mec, int pipe, int queue);
506c349dbc7Sjsg bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev,
5075ca02815Sjsg 					       struct amdgpu_ring *ring);
5081bb76ff1Sjsg bool amdgpu_gfx_is_high_priority_graphics_queue(struct amdgpu_device *adev,
5091bb76ff1Sjsg 						struct amdgpu_ring *ring);
510c349dbc7Sjsg int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, int me,
511c349dbc7Sjsg 			       int pipe, int queue);
512c349dbc7Sjsg void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit,
513c349dbc7Sjsg 				int *me, int *pipe, int *queue);
514c349dbc7Sjsg bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, int me,
515c349dbc7Sjsg 				    int pipe, int queue);
516c349dbc7Sjsg void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable);
517ad8b1aafSjsg int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value);
5181bb76ff1Sjsg int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block);
519c349dbc7Sjsg void amdgpu_gfx_ras_fini(struct amdgpu_device *adev);
5201bb76ff1Sjsg int amdgpu_get_gfx_off_entrycount(struct amdgpu_device *adev, u64 *value);
5211bb76ff1Sjsg int amdgpu_get_gfx_off_residency(struct amdgpu_device *adev, u32 *residency);
5221bb76ff1Sjsg int amdgpu_set_gfx_off_residency(struct amdgpu_device *adev, bool value);
523c349dbc7Sjsg int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev,
524c349dbc7Sjsg 		void *err_data,
525c349dbc7Sjsg 		struct amdgpu_iv_entry *entry);
526c349dbc7Sjsg int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,
527c349dbc7Sjsg 				  struct amdgpu_irq_src *source,
528c349dbc7Sjsg 				  struct amdgpu_iv_entry *entry);
529c349dbc7Sjsg uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg);
530c349dbc7Sjsg void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v);
5315ca02815Sjsg int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev);
5321bb76ff1Sjsg void amdgpu_gfx_cp_init_microcode(struct amdgpu_device *adev, uint32_t ucode_id);
5331bb76ff1Sjsg 
534*f005ef32Sjsg int amdgpu_gfx_ras_sw_init(struct amdgpu_device *adev);
535*f005ef32Sjsg int amdgpu_gfx_poison_consumption_handler(struct amdgpu_device *adev,
536*f005ef32Sjsg 						struct amdgpu_iv_entry *entry);
537*f005ef32Sjsg 
538*f005ef32Sjsg bool amdgpu_gfx_is_master_xcc(struct amdgpu_device *adev, int xcc_id);
539*f005ef32Sjsg int amdgpu_gfx_sysfs_init(struct amdgpu_device *adev);
540*f005ef32Sjsg void amdgpu_gfx_sysfs_fini(struct amdgpu_device *adev);
541*f005ef32Sjsg void amdgpu_gfx_ras_error_func(struct amdgpu_device *adev,
542*f005ef32Sjsg 		void *ras_error_status,
543*f005ef32Sjsg 		void (*func)(struct amdgpu_device *adev, void *ras_error_status,
544*f005ef32Sjsg 				int xcc_id));
545*f005ef32Sjsg 
amdgpu_gfx_compute_mode_desc(int mode)546*f005ef32Sjsg static inline const char *amdgpu_gfx_compute_mode_desc(int mode)
547*f005ef32Sjsg {
548*f005ef32Sjsg 	switch (mode) {
549*f005ef32Sjsg 	case AMDGPU_SPX_PARTITION_MODE:
550*f005ef32Sjsg 		return "SPX";
551*f005ef32Sjsg 	case AMDGPU_DPX_PARTITION_MODE:
552*f005ef32Sjsg 		return "DPX";
553*f005ef32Sjsg 	case AMDGPU_TPX_PARTITION_MODE:
554*f005ef32Sjsg 		return "TPX";
555*f005ef32Sjsg 	case AMDGPU_QPX_PARTITION_MODE:
556*f005ef32Sjsg 		return "QPX";
557*f005ef32Sjsg 	case AMDGPU_CPX_PARTITION_MODE:
558*f005ef32Sjsg 		return "CPX";
559*f005ef32Sjsg 	default:
560*f005ef32Sjsg 		return "UNKNOWN";
561*f005ef32Sjsg 	}
562*f005ef32Sjsg 
563*f005ef32Sjsg 	return "UNKNOWN";
564*f005ef32Sjsg }
565*f005ef32Sjsg 
566fb4d8502Sjsg #endif
567