1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2007-8 Advanced Micro Devices, Inc.
3fb4d8502Sjsg * Copyright 2008 Red Hat Inc.
4fb4d8502Sjsg *
5fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
6fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
7fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
8fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
10fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
11fb4d8502Sjsg *
12fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
13fb4d8502Sjsg * all copies or substantial portions of the Software.
14fb4d8502Sjsg *
15fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
22fb4d8502Sjsg *
23fb4d8502Sjsg * Authors: Dave Airlie
24fb4d8502Sjsg * Alex Deucher
25fb4d8502Sjsg */
26c349dbc7Sjsg
271bb76ff1Sjsg #include <drm/display/drm_dp_helper.h>
28*f005ef32Sjsg #include <drm/drm_crtc_helper.h>
29fb4d8502Sjsg #include <drm/drm_edid.h>
30*f005ef32Sjsg #include <drm/drm_modeset_helper_vtables.h>
31c349dbc7Sjsg #include <drm/drm_probe_helper.h>
32fb4d8502Sjsg #include <drm/amdgpu_drm.h>
33fb4d8502Sjsg #include "amdgpu.h"
34fb4d8502Sjsg #include "atom.h"
35fb4d8502Sjsg #include "atombios_encoders.h"
36fb4d8502Sjsg #include "atombios_dp.h"
37fb4d8502Sjsg #include "amdgpu_connectors.h"
38fb4d8502Sjsg #include "amdgpu_i2c.h"
39c349dbc7Sjsg #include "amdgpu_display.h"
40fb4d8502Sjsg
41fb4d8502Sjsg #include <linux/pm_runtime.h>
42fb4d8502Sjsg
amdgpu_connector_hotplug(struct drm_connector * connector)43fb4d8502Sjsg void amdgpu_connector_hotplug(struct drm_connector *connector)
44fb4d8502Sjsg {
45fb4d8502Sjsg struct drm_device *dev = connector->dev;
46ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
47fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
48fb4d8502Sjsg
49fb4d8502Sjsg /* bail if the connector does not have hpd pin, e.g.,
50fb4d8502Sjsg * VGA, TV, etc.
51fb4d8502Sjsg */
52fb4d8502Sjsg if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
53fb4d8502Sjsg return;
54fb4d8502Sjsg
55fb4d8502Sjsg amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
56fb4d8502Sjsg
57fb4d8502Sjsg /* if the connector is already off, don't turn it back on */
58fb4d8502Sjsg if (connector->dpms != DRM_MODE_DPMS_ON)
59fb4d8502Sjsg return;
60fb4d8502Sjsg
61fb4d8502Sjsg /* just deal with DP (not eDP) here. */
62fb4d8502Sjsg if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
63fb4d8502Sjsg struct amdgpu_connector_atom_dig *dig_connector =
64fb4d8502Sjsg amdgpu_connector->con_priv;
65fb4d8502Sjsg
66fb4d8502Sjsg /* if existing sink type was not DP no need to retrain */
67fb4d8502Sjsg if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
68fb4d8502Sjsg return;
69fb4d8502Sjsg
70fb4d8502Sjsg /* first get sink type as it may be reset after (un)plug */
71fb4d8502Sjsg dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
72fb4d8502Sjsg /* don't do anything if sink is not display port, i.e.,
73fb4d8502Sjsg * passive dp->(dvi|hdmi) adaptor
74fb4d8502Sjsg */
75fb4d8502Sjsg if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
76fb4d8502Sjsg amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
77fb4d8502Sjsg amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
78fb4d8502Sjsg /* Don't start link training before we have the DPCD */
79fb4d8502Sjsg if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
80fb4d8502Sjsg return;
81fb4d8502Sjsg
82fb4d8502Sjsg /* Turn the connector off and back on immediately, which
83fb4d8502Sjsg * will trigger link training
84fb4d8502Sjsg */
85fb4d8502Sjsg drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
86fb4d8502Sjsg drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
87fb4d8502Sjsg }
88fb4d8502Sjsg }
89fb4d8502Sjsg }
90fb4d8502Sjsg
amdgpu_connector_property_change_mode(struct drm_encoder * encoder)91fb4d8502Sjsg static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
92fb4d8502Sjsg {
93fb4d8502Sjsg struct drm_crtc *crtc = encoder->crtc;
94fb4d8502Sjsg
95fb4d8502Sjsg if (crtc && crtc->enabled) {
96fb4d8502Sjsg drm_crtc_helper_set_mode(crtc, &crtc->mode,
97fb4d8502Sjsg crtc->x, crtc->y, crtc->primary->fb);
98fb4d8502Sjsg }
99fb4d8502Sjsg }
100fb4d8502Sjsg
amdgpu_connector_get_monitor_bpc(struct drm_connector * connector)101fb4d8502Sjsg int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
102fb4d8502Sjsg {
103fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
104fb4d8502Sjsg struct amdgpu_connector_atom_dig *dig_connector;
105fb4d8502Sjsg int bpc = 8;
106fb4d8502Sjsg unsigned mode_clock, max_tmds_clock;
107fb4d8502Sjsg
108fb4d8502Sjsg switch (connector->connector_type) {
109fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVII:
110fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIB:
111fb4d8502Sjsg if (amdgpu_connector->use_digital) {
1121bb76ff1Sjsg if (connector->display_info.is_hdmi) {
113fb4d8502Sjsg if (connector->display_info.bpc)
114fb4d8502Sjsg bpc = connector->display_info.bpc;
115fb4d8502Sjsg }
116fb4d8502Sjsg }
117fb4d8502Sjsg break;
118fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVID:
119fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIA:
1201bb76ff1Sjsg if (connector->display_info.is_hdmi) {
121fb4d8502Sjsg if (connector->display_info.bpc)
122fb4d8502Sjsg bpc = connector->display_info.bpc;
123fb4d8502Sjsg }
124fb4d8502Sjsg break;
125fb4d8502Sjsg case DRM_MODE_CONNECTOR_DisplayPort:
126fb4d8502Sjsg dig_connector = amdgpu_connector->con_priv;
127fb4d8502Sjsg if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
128fb4d8502Sjsg (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
1291bb76ff1Sjsg connector->display_info.is_hdmi) {
130fb4d8502Sjsg if (connector->display_info.bpc)
131fb4d8502Sjsg bpc = connector->display_info.bpc;
132fb4d8502Sjsg }
133fb4d8502Sjsg break;
134fb4d8502Sjsg case DRM_MODE_CONNECTOR_eDP:
135fb4d8502Sjsg case DRM_MODE_CONNECTOR_LVDS:
136fb4d8502Sjsg if (connector->display_info.bpc)
137fb4d8502Sjsg bpc = connector->display_info.bpc;
138fb4d8502Sjsg else {
139fb4d8502Sjsg const struct drm_connector_helper_funcs *connector_funcs =
140fb4d8502Sjsg connector->helper_private;
141fb4d8502Sjsg struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
142fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
143fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
144fb4d8502Sjsg
145fb4d8502Sjsg if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
146fb4d8502Sjsg bpc = 6;
147fb4d8502Sjsg else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
148fb4d8502Sjsg bpc = 8;
149fb4d8502Sjsg }
150fb4d8502Sjsg break;
151fb4d8502Sjsg }
152fb4d8502Sjsg
1531bb76ff1Sjsg if (connector->display_info.is_hdmi) {
154fb4d8502Sjsg /*
155fb4d8502Sjsg * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
156fb4d8502Sjsg * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
157fb4d8502Sjsg * 12 bpc is always supported on hdmi deep color sinks, as this is
158fb4d8502Sjsg * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
159fb4d8502Sjsg */
160fb4d8502Sjsg if (bpc > 12) {
161fb4d8502Sjsg DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
162fb4d8502Sjsg connector->name, bpc);
163fb4d8502Sjsg bpc = 12;
164fb4d8502Sjsg }
165fb4d8502Sjsg
166fb4d8502Sjsg /* Any defined maximum tmds clock limit we must not exceed? */
167fb4d8502Sjsg if (connector->display_info.max_tmds_clock > 0) {
168fb4d8502Sjsg /* mode_clock is clock in kHz for mode to be modeset on this connector */
169fb4d8502Sjsg mode_clock = amdgpu_connector->pixelclock_for_modeset;
170fb4d8502Sjsg
171fb4d8502Sjsg /* Maximum allowable input clock in kHz */
172fb4d8502Sjsg max_tmds_clock = connector->display_info.max_tmds_clock;
173fb4d8502Sjsg
174fb4d8502Sjsg DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
175fb4d8502Sjsg connector->name, mode_clock, max_tmds_clock);
176fb4d8502Sjsg
177fb4d8502Sjsg /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
178fb4d8502Sjsg if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
179b505d99bSjsg if ((connector->display_info.edid_hdmi_rgb444_dc_modes & DRM_EDID_HDMI_DC_30) &&
180fb4d8502Sjsg (mode_clock * 5/4 <= max_tmds_clock))
181fb4d8502Sjsg bpc = 10;
182fb4d8502Sjsg else
183fb4d8502Sjsg bpc = 8;
184fb4d8502Sjsg
185fb4d8502Sjsg DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
186fb4d8502Sjsg connector->name, bpc);
187fb4d8502Sjsg }
188fb4d8502Sjsg
189fb4d8502Sjsg if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
190fb4d8502Sjsg bpc = 8;
191fb4d8502Sjsg DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
192fb4d8502Sjsg connector->name, bpc);
193fb4d8502Sjsg }
194fb4d8502Sjsg } else if (bpc > 8) {
195fb4d8502Sjsg /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
196fb4d8502Sjsg DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
197fb4d8502Sjsg connector->name);
198fb4d8502Sjsg bpc = 8;
199fb4d8502Sjsg }
200fb4d8502Sjsg }
201fb4d8502Sjsg
202fb4d8502Sjsg if ((amdgpu_deep_color == 0) && (bpc > 8)) {
203fb4d8502Sjsg DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
204fb4d8502Sjsg connector->name);
205fb4d8502Sjsg bpc = 8;
206fb4d8502Sjsg }
207fb4d8502Sjsg
208fb4d8502Sjsg DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
209fb4d8502Sjsg connector->name, connector->display_info.bpc, bpc);
210fb4d8502Sjsg
211fb4d8502Sjsg return bpc;
212fb4d8502Sjsg }
213fb4d8502Sjsg
214fb4d8502Sjsg static void
amdgpu_connector_update_scratch_regs(struct drm_connector * connector,enum drm_connector_status status)215fb4d8502Sjsg amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
216fb4d8502Sjsg enum drm_connector_status status)
217fb4d8502Sjsg {
218fb4d8502Sjsg struct drm_encoder *best_encoder;
219fb4d8502Sjsg struct drm_encoder *encoder;
220fb4d8502Sjsg const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
221fb4d8502Sjsg bool connected;
222fb4d8502Sjsg
223fb4d8502Sjsg best_encoder = connector_funcs->best_encoder(connector);
224fb4d8502Sjsg
225c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
226fb4d8502Sjsg if ((encoder == best_encoder) && (status == connector_status_connected))
227fb4d8502Sjsg connected = true;
228fb4d8502Sjsg else
229fb4d8502Sjsg connected = false;
230fb4d8502Sjsg
231fb4d8502Sjsg amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
232fb4d8502Sjsg }
233fb4d8502Sjsg }
234fb4d8502Sjsg
235fb4d8502Sjsg static struct drm_encoder *
amdgpu_connector_find_encoder(struct drm_connector * connector,int encoder_type)236fb4d8502Sjsg amdgpu_connector_find_encoder(struct drm_connector *connector,
237fb4d8502Sjsg int encoder_type)
238fb4d8502Sjsg {
239fb4d8502Sjsg struct drm_encoder *encoder;
240fb4d8502Sjsg
241c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
242fb4d8502Sjsg if (encoder->encoder_type == encoder_type)
243fb4d8502Sjsg return encoder;
244fb4d8502Sjsg }
245fb4d8502Sjsg
246fb4d8502Sjsg return NULL;
247fb4d8502Sjsg }
248fb4d8502Sjsg
amdgpu_connector_edid(struct drm_connector * connector)249fb4d8502Sjsg struct edid *amdgpu_connector_edid(struct drm_connector *connector)
250fb4d8502Sjsg {
251fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
252fb4d8502Sjsg struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
253fb4d8502Sjsg
254fb4d8502Sjsg if (amdgpu_connector->edid) {
255fb4d8502Sjsg return amdgpu_connector->edid;
256fb4d8502Sjsg } else if (edid_blob) {
257fb4d8502Sjsg struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
258fb4d8502Sjsg if (edid)
259fb4d8502Sjsg amdgpu_connector->edid = edid;
260fb4d8502Sjsg }
261fb4d8502Sjsg return amdgpu_connector->edid;
262fb4d8502Sjsg }
263fb4d8502Sjsg
264fb4d8502Sjsg static struct edid *
amdgpu_connector_get_hardcoded_edid(struct amdgpu_device * adev)265fb4d8502Sjsg amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
266fb4d8502Sjsg {
267fb4d8502Sjsg struct edid *edid;
268fb4d8502Sjsg
269fb4d8502Sjsg if (adev->mode_info.bios_hardcoded_edid) {
270fb4d8502Sjsg edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
271fb4d8502Sjsg if (edid) {
272fb4d8502Sjsg memcpy((unsigned char *)edid,
273fb4d8502Sjsg (unsigned char *)adev->mode_info.bios_hardcoded_edid,
274fb4d8502Sjsg adev->mode_info.bios_hardcoded_edid_size);
275fb4d8502Sjsg return edid;
276fb4d8502Sjsg }
277fb4d8502Sjsg }
278fb4d8502Sjsg return NULL;
279fb4d8502Sjsg }
280fb4d8502Sjsg
amdgpu_connector_get_edid(struct drm_connector * connector)281fb4d8502Sjsg static void amdgpu_connector_get_edid(struct drm_connector *connector)
282fb4d8502Sjsg {
283fb4d8502Sjsg struct drm_device *dev = connector->dev;
284ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
285fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
286fb4d8502Sjsg
287fb4d8502Sjsg if (amdgpu_connector->edid)
288fb4d8502Sjsg return;
289fb4d8502Sjsg
290fb4d8502Sjsg /* on hw with routers, select right port */
291fb4d8502Sjsg if (amdgpu_connector->router.ddc_valid)
292fb4d8502Sjsg amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
293fb4d8502Sjsg
294fb4d8502Sjsg if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
295fb4d8502Sjsg ENCODER_OBJECT_ID_NONE) &&
296fb4d8502Sjsg amdgpu_connector->ddc_bus->has_aux) {
297fb4d8502Sjsg amdgpu_connector->edid = drm_get_edid(connector,
298fb4d8502Sjsg &amdgpu_connector->ddc_bus->aux.ddc);
299fb4d8502Sjsg } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
300fb4d8502Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
301fb4d8502Sjsg struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
302fb4d8502Sjsg
303fb4d8502Sjsg if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
304fb4d8502Sjsg dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
305fb4d8502Sjsg amdgpu_connector->ddc_bus->has_aux)
306fb4d8502Sjsg amdgpu_connector->edid = drm_get_edid(connector,
307fb4d8502Sjsg &amdgpu_connector->ddc_bus->aux.ddc);
308fb4d8502Sjsg else if (amdgpu_connector->ddc_bus)
309fb4d8502Sjsg amdgpu_connector->edid = drm_get_edid(connector,
310fb4d8502Sjsg &amdgpu_connector->ddc_bus->adapter);
311fb4d8502Sjsg } else if (amdgpu_connector->ddc_bus) {
312fb4d8502Sjsg amdgpu_connector->edid = drm_get_edid(connector,
313fb4d8502Sjsg &amdgpu_connector->ddc_bus->adapter);
314fb4d8502Sjsg }
315fb4d8502Sjsg
316fb4d8502Sjsg if (!amdgpu_connector->edid) {
317fb4d8502Sjsg /* some laptops provide a hardcoded edid in rom for LCDs */
318fb4d8502Sjsg if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
3191bb76ff1Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_eDP))) {
320fb4d8502Sjsg amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
3211bb76ff1Sjsg drm_connector_update_edid_property(connector, amdgpu_connector->edid);
3221bb76ff1Sjsg }
323fb4d8502Sjsg }
324fb4d8502Sjsg }
325fb4d8502Sjsg
amdgpu_connector_free_edid(struct drm_connector * connector)326fb4d8502Sjsg static void amdgpu_connector_free_edid(struct drm_connector *connector)
327fb4d8502Sjsg {
328fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
329fb4d8502Sjsg
330fb4d8502Sjsg kfree(amdgpu_connector->edid);
331fb4d8502Sjsg amdgpu_connector->edid = NULL;
332fb4d8502Sjsg }
333fb4d8502Sjsg
amdgpu_connector_ddc_get_modes(struct drm_connector * connector)334fb4d8502Sjsg static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
335fb4d8502Sjsg {
336fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
337fb4d8502Sjsg int ret;
338fb4d8502Sjsg
339fb4d8502Sjsg if (amdgpu_connector->edid) {
340fb4d8502Sjsg drm_connector_update_edid_property(connector, amdgpu_connector->edid);
341fb4d8502Sjsg ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
342fb4d8502Sjsg return ret;
343fb4d8502Sjsg }
344fb4d8502Sjsg drm_connector_update_edid_property(connector, NULL);
345fb4d8502Sjsg return 0;
346fb4d8502Sjsg }
347fb4d8502Sjsg
348fb4d8502Sjsg static struct drm_encoder *
amdgpu_connector_best_single_encoder(struct drm_connector * connector)349fb4d8502Sjsg amdgpu_connector_best_single_encoder(struct drm_connector *connector)
350fb4d8502Sjsg {
351fb4d8502Sjsg struct drm_encoder *encoder;
352fb4d8502Sjsg
353fb4d8502Sjsg /* pick the first one */
354c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder)
355fb4d8502Sjsg return encoder;
356fb4d8502Sjsg
357fb4d8502Sjsg return NULL;
358fb4d8502Sjsg }
359fb4d8502Sjsg
amdgpu_get_native_mode(struct drm_connector * connector)360fb4d8502Sjsg static void amdgpu_get_native_mode(struct drm_connector *connector)
361fb4d8502Sjsg {
362fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
363fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
364fb4d8502Sjsg
365fb4d8502Sjsg if (encoder == NULL)
366fb4d8502Sjsg return;
367fb4d8502Sjsg
368fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
369fb4d8502Sjsg
370fb4d8502Sjsg if (!list_empty(&connector->probed_modes)) {
371fb4d8502Sjsg struct drm_display_mode *preferred_mode =
372fb4d8502Sjsg list_first_entry(&connector->probed_modes,
373fb4d8502Sjsg struct drm_display_mode, head);
374fb4d8502Sjsg
375fb4d8502Sjsg amdgpu_encoder->native_mode = *preferred_mode;
376fb4d8502Sjsg } else {
377fb4d8502Sjsg amdgpu_encoder->native_mode.clock = 0;
378fb4d8502Sjsg }
379fb4d8502Sjsg }
380fb4d8502Sjsg
381fb4d8502Sjsg static struct drm_display_mode *
amdgpu_connector_lcd_native_mode(struct drm_encoder * encoder)382fb4d8502Sjsg amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
383fb4d8502Sjsg {
384fb4d8502Sjsg struct drm_device *dev = encoder->dev;
385fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
386fb4d8502Sjsg struct drm_display_mode *mode = NULL;
387fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
388fb4d8502Sjsg
389fb4d8502Sjsg if (native_mode->hdisplay != 0 &&
390fb4d8502Sjsg native_mode->vdisplay != 0 &&
391fb4d8502Sjsg native_mode->clock != 0) {
392fb4d8502Sjsg mode = drm_mode_duplicate(dev, native_mode);
3933eb26408Sjsg if (!mode)
3943eb26408Sjsg return NULL;
3953eb26408Sjsg
396fb4d8502Sjsg mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
397fb4d8502Sjsg drm_mode_set_name(mode);
398fb4d8502Sjsg
399fb4d8502Sjsg DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
400fb4d8502Sjsg } else if (native_mode->hdisplay != 0 &&
401fb4d8502Sjsg native_mode->vdisplay != 0) {
402fb4d8502Sjsg /* mac laptops without an edid */
403fb4d8502Sjsg /* Note that this is not necessarily the exact panel mode,
404fb4d8502Sjsg * but an approximation based on the cvt formula. For these
405fb4d8502Sjsg * systems we should ideally read the mode info out of the
406fb4d8502Sjsg * registers or add a mode table, but this works and is much
407fb4d8502Sjsg * simpler.
408fb4d8502Sjsg */
409fb4d8502Sjsg mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
4103eb26408Sjsg if (!mode)
4113eb26408Sjsg return NULL;
4123eb26408Sjsg
413fb4d8502Sjsg mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
414fb4d8502Sjsg DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
415fb4d8502Sjsg }
416fb4d8502Sjsg return mode;
417fb4d8502Sjsg }
418fb4d8502Sjsg
amdgpu_connector_add_common_modes(struct drm_encoder * encoder,struct drm_connector * connector)419fb4d8502Sjsg static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
420fb4d8502Sjsg struct drm_connector *connector)
421fb4d8502Sjsg {
422fb4d8502Sjsg struct drm_device *dev = encoder->dev;
423fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
424fb4d8502Sjsg struct drm_display_mode *mode = NULL;
425fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
426fb4d8502Sjsg int i;
427fb4d8502Sjsg static const struct mode_size {
428fb4d8502Sjsg int w;
429fb4d8502Sjsg int h;
430fb4d8502Sjsg } common_modes[17] = {
431fb4d8502Sjsg { 640, 480},
432fb4d8502Sjsg { 720, 480},
433fb4d8502Sjsg { 800, 600},
434fb4d8502Sjsg { 848, 480},
435fb4d8502Sjsg {1024, 768},
436fb4d8502Sjsg {1152, 768},
437fb4d8502Sjsg {1280, 720},
438fb4d8502Sjsg {1280, 800},
439fb4d8502Sjsg {1280, 854},
440fb4d8502Sjsg {1280, 960},
441fb4d8502Sjsg {1280, 1024},
442fb4d8502Sjsg {1440, 900},
443fb4d8502Sjsg {1400, 1050},
444fb4d8502Sjsg {1680, 1050},
445fb4d8502Sjsg {1600, 1200},
446fb4d8502Sjsg {1920, 1080},
447fb4d8502Sjsg {1920, 1200}
448fb4d8502Sjsg };
449fb4d8502Sjsg
450fb4d8502Sjsg for (i = 0; i < 17; i++) {
451fb4d8502Sjsg if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
452fb4d8502Sjsg if (common_modes[i].w > 1024 ||
453fb4d8502Sjsg common_modes[i].h > 768)
454fb4d8502Sjsg continue;
455fb4d8502Sjsg }
456fb4d8502Sjsg if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
457fb4d8502Sjsg if (common_modes[i].w > native_mode->hdisplay ||
458fb4d8502Sjsg common_modes[i].h > native_mode->vdisplay ||
459fb4d8502Sjsg (common_modes[i].w == native_mode->hdisplay &&
460fb4d8502Sjsg common_modes[i].h == native_mode->vdisplay))
461fb4d8502Sjsg continue;
462fb4d8502Sjsg }
463fb4d8502Sjsg if (common_modes[i].w < 320 || common_modes[i].h < 200)
464fb4d8502Sjsg continue;
465fb4d8502Sjsg
466fb4d8502Sjsg mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
467fb4d8502Sjsg drm_mode_probed_add(connector, mode);
468fb4d8502Sjsg }
469fb4d8502Sjsg }
470fb4d8502Sjsg
amdgpu_connector_set_property(struct drm_connector * connector,struct drm_property * property,uint64_t val)471fb4d8502Sjsg static int amdgpu_connector_set_property(struct drm_connector *connector,
472fb4d8502Sjsg struct drm_property *property,
473fb4d8502Sjsg uint64_t val)
474fb4d8502Sjsg {
475fb4d8502Sjsg struct drm_device *dev = connector->dev;
476ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
477fb4d8502Sjsg struct drm_encoder *encoder;
478fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
479fb4d8502Sjsg
480fb4d8502Sjsg if (property == adev->mode_info.coherent_mode_property) {
481fb4d8502Sjsg struct amdgpu_encoder_atom_dig *dig;
482fb4d8502Sjsg bool new_coherent_mode;
483fb4d8502Sjsg
484fb4d8502Sjsg /* need to find digital encoder on connector */
485fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
486fb4d8502Sjsg if (!encoder)
487fb4d8502Sjsg return 0;
488fb4d8502Sjsg
489fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
490fb4d8502Sjsg
491fb4d8502Sjsg if (!amdgpu_encoder->enc_priv)
492fb4d8502Sjsg return 0;
493fb4d8502Sjsg
494fb4d8502Sjsg dig = amdgpu_encoder->enc_priv;
495fb4d8502Sjsg new_coherent_mode = val ? true : false;
496fb4d8502Sjsg if (dig->coherent_mode != new_coherent_mode) {
497fb4d8502Sjsg dig->coherent_mode = new_coherent_mode;
498fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
499fb4d8502Sjsg }
500fb4d8502Sjsg }
501fb4d8502Sjsg
502fb4d8502Sjsg if (property == adev->mode_info.audio_property) {
503fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
504fb4d8502Sjsg /* need to find digital encoder on connector */
505fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
506fb4d8502Sjsg if (!encoder)
507fb4d8502Sjsg return 0;
508fb4d8502Sjsg
509fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
510fb4d8502Sjsg
511fb4d8502Sjsg if (amdgpu_connector->audio != val) {
512fb4d8502Sjsg amdgpu_connector->audio = val;
513fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
514fb4d8502Sjsg }
515fb4d8502Sjsg }
516fb4d8502Sjsg
517fb4d8502Sjsg if (property == adev->mode_info.dither_property) {
518fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
519fb4d8502Sjsg /* need to find digital encoder on connector */
520fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
521fb4d8502Sjsg if (!encoder)
522fb4d8502Sjsg return 0;
523fb4d8502Sjsg
524fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
525fb4d8502Sjsg
526fb4d8502Sjsg if (amdgpu_connector->dither != val) {
527fb4d8502Sjsg amdgpu_connector->dither = val;
528fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
529fb4d8502Sjsg }
530fb4d8502Sjsg }
531fb4d8502Sjsg
532fb4d8502Sjsg if (property == adev->mode_info.underscan_property) {
533fb4d8502Sjsg /* need to find digital encoder on connector */
534fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
535fb4d8502Sjsg if (!encoder)
536fb4d8502Sjsg return 0;
537fb4d8502Sjsg
538fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
539fb4d8502Sjsg
540fb4d8502Sjsg if (amdgpu_encoder->underscan_type != val) {
541fb4d8502Sjsg amdgpu_encoder->underscan_type = val;
542fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
543fb4d8502Sjsg }
544fb4d8502Sjsg }
545fb4d8502Sjsg
546fb4d8502Sjsg if (property == adev->mode_info.underscan_hborder_property) {
547fb4d8502Sjsg /* need to find digital encoder on connector */
548fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
549fb4d8502Sjsg if (!encoder)
550fb4d8502Sjsg return 0;
551fb4d8502Sjsg
552fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
553fb4d8502Sjsg
554fb4d8502Sjsg if (amdgpu_encoder->underscan_hborder != val) {
555fb4d8502Sjsg amdgpu_encoder->underscan_hborder = val;
556fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
557fb4d8502Sjsg }
558fb4d8502Sjsg }
559fb4d8502Sjsg
560fb4d8502Sjsg if (property == adev->mode_info.underscan_vborder_property) {
561fb4d8502Sjsg /* need to find digital encoder on connector */
562fb4d8502Sjsg encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
563fb4d8502Sjsg if (!encoder)
564fb4d8502Sjsg return 0;
565fb4d8502Sjsg
566fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
567fb4d8502Sjsg
568fb4d8502Sjsg if (amdgpu_encoder->underscan_vborder != val) {
569fb4d8502Sjsg amdgpu_encoder->underscan_vborder = val;
570fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
571fb4d8502Sjsg }
572fb4d8502Sjsg }
573fb4d8502Sjsg
574fb4d8502Sjsg if (property == adev->mode_info.load_detect_property) {
575fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector =
576fb4d8502Sjsg to_amdgpu_connector(connector);
577fb4d8502Sjsg
578fb4d8502Sjsg if (val == 0)
579fb4d8502Sjsg amdgpu_connector->dac_load_detect = false;
580fb4d8502Sjsg else
581fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
582fb4d8502Sjsg }
583fb4d8502Sjsg
584fb4d8502Sjsg if (property == dev->mode_config.scaling_mode_property) {
585fb4d8502Sjsg enum amdgpu_rmx_type rmx_type;
586fb4d8502Sjsg
587fb4d8502Sjsg if (connector->encoder) {
588fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
589fb4d8502Sjsg } else {
590fb4d8502Sjsg const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
591fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
592fb4d8502Sjsg }
593fb4d8502Sjsg
594fb4d8502Sjsg switch (val) {
595fb4d8502Sjsg default:
596*f005ef32Sjsg case DRM_MODE_SCALE_NONE:
597*f005ef32Sjsg rmx_type = RMX_OFF;
598*f005ef32Sjsg break;
599*f005ef32Sjsg case DRM_MODE_SCALE_CENTER:
600*f005ef32Sjsg rmx_type = RMX_CENTER;
601*f005ef32Sjsg break;
602*f005ef32Sjsg case DRM_MODE_SCALE_ASPECT:
603*f005ef32Sjsg rmx_type = RMX_ASPECT;
604*f005ef32Sjsg break;
605*f005ef32Sjsg case DRM_MODE_SCALE_FULLSCREEN:
606*f005ef32Sjsg rmx_type = RMX_FULL;
607*f005ef32Sjsg break;
608fb4d8502Sjsg }
609*f005ef32Sjsg
610fb4d8502Sjsg if (amdgpu_encoder->rmx_type == rmx_type)
611fb4d8502Sjsg return 0;
612fb4d8502Sjsg
613fb4d8502Sjsg if ((rmx_type != DRM_MODE_SCALE_NONE) &&
614fb4d8502Sjsg (amdgpu_encoder->native_mode.clock == 0))
615fb4d8502Sjsg return 0;
616fb4d8502Sjsg
617fb4d8502Sjsg amdgpu_encoder->rmx_type = rmx_type;
618fb4d8502Sjsg
619fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
620fb4d8502Sjsg }
621fb4d8502Sjsg
622fb4d8502Sjsg return 0;
623fb4d8502Sjsg }
624fb4d8502Sjsg
625fb4d8502Sjsg static void
amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder * encoder,struct drm_connector * connector)626fb4d8502Sjsg amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
627fb4d8502Sjsg struct drm_connector *connector)
628fb4d8502Sjsg {
629fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
630fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
631fb4d8502Sjsg struct drm_display_mode *t, *mode;
632fb4d8502Sjsg
633fb4d8502Sjsg /* If the EDID preferred mode doesn't match the native mode, use it */
634fb4d8502Sjsg list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
635fb4d8502Sjsg if (mode->type & DRM_MODE_TYPE_PREFERRED) {
636fb4d8502Sjsg if (mode->hdisplay != native_mode->hdisplay ||
637fb4d8502Sjsg mode->vdisplay != native_mode->vdisplay)
6381bb76ff1Sjsg drm_mode_copy(native_mode, mode);
639fb4d8502Sjsg }
640fb4d8502Sjsg }
641fb4d8502Sjsg
642fb4d8502Sjsg /* Try to get native mode details from EDID if necessary */
643fb4d8502Sjsg if (!native_mode->clock) {
644fb4d8502Sjsg list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
645fb4d8502Sjsg if (mode->hdisplay == native_mode->hdisplay &&
646fb4d8502Sjsg mode->vdisplay == native_mode->vdisplay) {
6471bb76ff1Sjsg drm_mode_copy(native_mode, mode);
648fb4d8502Sjsg drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
649fb4d8502Sjsg DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
650fb4d8502Sjsg break;
651fb4d8502Sjsg }
652fb4d8502Sjsg }
653fb4d8502Sjsg }
654fb4d8502Sjsg
655fb4d8502Sjsg if (!native_mode->clock) {
656fb4d8502Sjsg DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
657fb4d8502Sjsg amdgpu_encoder->rmx_type = RMX_OFF;
658fb4d8502Sjsg }
659fb4d8502Sjsg }
660fb4d8502Sjsg
amdgpu_connector_lvds_get_modes(struct drm_connector * connector)661fb4d8502Sjsg static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
662fb4d8502Sjsg {
663fb4d8502Sjsg struct drm_encoder *encoder;
664fb4d8502Sjsg int ret = 0;
665fb4d8502Sjsg struct drm_display_mode *mode;
666fb4d8502Sjsg
667fb4d8502Sjsg amdgpu_connector_get_edid(connector);
668fb4d8502Sjsg ret = amdgpu_connector_ddc_get_modes(connector);
669fb4d8502Sjsg if (ret > 0) {
670fb4d8502Sjsg encoder = amdgpu_connector_best_single_encoder(connector);
671fb4d8502Sjsg if (encoder) {
672fb4d8502Sjsg amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
673fb4d8502Sjsg /* add scaled modes */
674fb4d8502Sjsg amdgpu_connector_add_common_modes(encoder, connector);
675fb4d8502Sjsg }
676fb4d8502Sjsg return ret;
677fb4d8502Sjsg }
678fb4d8502Sjsg
679fb4d8502Sjsg encoder = amdgpu_connector_best_single_encoder(connector);
680fb4d8502Sjsg if (!encoder)
681fb4d8502Sjsg return 0;
682fb4d8502Sjsg
683fb4d8502Sjsg /* we have no EDID modes */
684fb4d8502Sjsg mode = amdgpu_connector_lcd_native_mode(encoder);
685fb4d8502Sjsg if (mode) {
686fb4d8502Sjsg ret = 1;
687fb4d8502Sjsg drm_mode_probed_add(connector, mode);
688fb4d8502Sjsg /* add the width/height from vbios tables if available */
689fb4d8502Sjsg connector->display_info.width_mm = mode->width_mm;
690fb4d8502Sjsg connector->display_info.height_mm = mode->height_mm;
691fb4d8502Sjsg /* add scaled modes */
692fb4d8502Sjsg amdgpu_connector_add_common_modes(encoder, connector);
693fb4d8502Sjsg }
694fb4d8502Sjsg
695fb4d8502Sjsg return ret;
696fb4d8502Sjsg }
697fb4d8502Sjsg
amdgpu_connector_lvds_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)698fb4d8502Sjsg static enum drm_mode_status amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
699fb4d8502Sjsg struct drm_display_mode *mode)
700fb4d8502Sjsg {
701fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
702fb4d8502Sjsg
703fb4d8502Sjsg if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
704fb4d8502Sjsg return MODE_PANEL;
705fb4d8502Sjsg
706fb4d8502Sjsg if (encoder) {
707fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
708fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
709fb4d8502Sjsg
710fb4d8502Sjsg /* AVIVO hardware supports downscaling modes larger than the panel
711fb4d8502Sjsg * to the panel size, but I'm not sure this is desirable.
712fb4d8502Sjsg */
713fb4d8502Sjsg if ((mode->hdisplay > native_mode->hdisplay) ||
714fb4d8502Sjsg (mode->vdisplay > native_mode->vdisplay))
715fb4d8502Sjsg return MODE_PANEL;
716fb4d8502Sjsg
717fb4d8502Sjsg /* if scaling is disabled, block non-native modes */
718fb4d8502Sjsg if (amdgpu_encoder->rmx_type == RMX_OFF) {
719fb4d8502Sjsg if ((mode->hdisplay != native_mode->hdisplay) ||
720fb4d8502Sjsg (mode->vdisplay != native_mode->vdisplay))
721fb4d8502Sjsg return MODE_PANEL;
722fb4d8502Sjsg }
723fb4d8502Sjsg }
724fb4d8502Sjsg
725fb4d8502Sjsg return MODE_OK;
726fb4d8502Sjsg }
727fb4d8502Sjsg
728fb4d8502Sjsg static enum drm_connector_status
amdgpu_connector_lvds_detect(struct drm_connector * connector,bool force)729fb4d8502Sjsg amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
730fb4d8502Sjsg {
731fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
732fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
733fb4d8502Sjsg enum drm_connector_status ret = connector_status_disconnected;
734fb4d8502Sjsg int r;
735fb4d8502Sjsg
736c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
737fb4d8502Sjsg r = pm_runtime_get_sync(connector->dev->dev);
738ad8b1aafSjsg if (r < 0) {
739ad8b1aafSjsg pm_runtime_put_autosuspend(connector->dev->dev);
740fb4d8502Sjsg return connector_status_disconnected;
741c349dbc7Sjsg }
742ad8b1aafSjsg }
743fb4d8502Sjsg
744fb4d8502Sjsg if (encoder) {
745fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
746fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
747fb4d8502Sjsg
748fb4d8502Sjsg /* check if panel is valid */
749fb4d8502Sjsg if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
750fb4d8502Sjsg ret = connector_status_connected;
751fb4d8502Sjsg
752fb4d8502Sjsg }
753fb4d8502Sjsg
754fb4d8502Sjsg /* check for edid as well */
755fb4d8502Sjsg amdgpu_connector_get_edid(connector);
756fb4d8502Sjsg if (amdgpu_connector->edid)
757fb4d8502Sjsg ret = connector_status_connected;
758fb4d8502Sjsg /* check acpi lid status ??? */
759fb4d8502Sjsg
760fb4d8502Sjsg amdgpu_connector_update_scratch_regs(connector, ret);
761fb4d8502Sjsg
762c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
763fb4d8502Sjsg pm_runtime_mark_last_busy(connector->dev->dev);
764fb4d8502Sjsg pm_runtime_put_autosuspend(connector->dev->dev);
765c349dbc7Sjsg }
766fb4d8502Sjsg
767fb4d8502Sjsg return ret;
768fb4d8502Sjsg }
769fb4d8502Sjsg
amdgpu_connector_unregister(struct drm_connector * connector)770fb4d8502Sjsg static void amdgpu_connector_unregister(struct drm_connector *connector)
771fb4d8502Sjsg {
772fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
773fb4d8502Sjsg
774fb4d8502Sjsg if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
775fb4d8502Sjsg drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
776fb4d8502Sjsg amdgpu_connector->ddc_bus->has_aux = false;
777fb4d8502Sjsg }
778fb4d8502Sjsg }
779fb4d8502Sjsg
amdgpu_connector_destroy(struct drm_connector * connector)780fb4d8502Sjsg static void amdgpu_connector_destroy(struct drm_connector *connector)
781fb4d8502Sjsg {
782fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
783fb4d8502Sjsg
784fb4d8502Sjsg amdgpu_connector_free_edid(connector);
785fb4d8502Sjsg kfree(amdgpu_connector->con_priv);
786fb4d8502Sjsg drm_connector_unregister(connector);
787fb4d8502Sjsg drm_connector_cleanup(connector);
788fb4d8502Sjsg kfree(connector);
789fb4d8502Sjsg }
790fb4d8502Sjsg
amdgpu_connector_set_lcd_property(struct drm_connector * connector,struct drm_property * property,uint64_t value)791fb4d8502Sjsg static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
792fb4d8502Sjsg struct drm_property *property,
793fb4d8502Sjsg uint64_t value)
794fb4d8502Sjsg {
795fb4d8502Sjsg struct drm_device *dev = connector->dev;
796fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
797fb4d8502Sjsg enum amdgpu_rmx_type rmx_type;
798fb4d8502Sjsg
799fb4d8502Sjsg DRM_DEBUG_KMS("\n");
800fb4d8502Sjsg if (property != dev->mode_config.scaling_mode_property)
801fb4d8502Sjsg return 0;
802fb4d8502Sjsg
803fb4d8502Sjsg if (connector->encoder)
804fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
805fb4d8502Sjsg else {
806fb4d8502Sjsg const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
807fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
808fb4d8502Sjsg }
809fb4d8502Sjsg
810fb4d8502Sjsg switch (value) {
811*f005ef32Sjsg case DRM_MODE_SCALE_NONE:
812*f005ef32Sjsg rmx_type = RMX_OFF;
813*f005ef32Sjsg break;
814*f005ef32Sjsg case DRM_MODE_SCALE_CENTER:
815*f005ef32Sjsg rmx_type = RMX_CENTER;
816*f005ef32Sjsg break;
817*f005ef32Sjsg case DRM_MODE_SCALE_ASPECT:
818*f005ef32Sjsg rmx_type = RMX_ASPECT;
819*f005ef32Sjsg break;
820fb4d8502Sjsg default:
821*f005ef32Sjsg case DRM_MODE_SCALE_FULLSCREEN:
822*f005ef32Sjsg rmx_type = RMX_FULL;
823*f005ef32Sjsg break;
824fb4d8502Sjsg }
825*f005ef32Sjsg
826fb4d8502Sjsg if (amdgpu_encoder->rmx_type == rmx_type)
827fb4d8502Sjsg return 0;
828fb4d8502Sjsg
829fb4d8502Sjsg amdgpu_encoder->rmx_type = rmx_type;
830fb4d8502Sjsg
831fb4d8502Sjsg amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
832fb4d8502Sjsg return 0;
833fb4d8502Sjsg }
834fb4d8502Sjsg
835fb4d8502Sjsg
836fb4d8502Sjsg static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
837fb4d8502Sjsg .get_modes = amdgpu_connector_lvds_get_modes,
838fb4d8502Sjsg .mode_valid = amdgpu_connector_lvds_mode_valid,
839fb4d8502Sjsg .best_encoder = amdgpu_connector_best_single_encoder,
840fb4d8502Sjsg };
841fb4d8502Sjsg
842fb4d8502Sjsg static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
843fb4d8502Sjsg .dpms = drm_helper_connector_dpms,
844fb4d8502Sjsg .detect = amdgpu_connector_lvds_detect,
845fb4d8502Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
846fb4d8502Sjsg .early_unregister = amdgpu_connector_unregister,
847fb4d8502Sjsg .destroy = amdgpu_connector_destroy,
848fb4d8502Sjsg .set_property = amdgpu_connector_set_lcd_property,
849fb4d8502Sjsg };
850fb4d8502Sjsg
amdgpu_connector_vga_get_modes(struct drm_connector * connector)851fb4d8502Sjsg static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
852fb4d8502Sjsg {
853fb4d8502Sjsg int ret;
854fb4d8502Sjsg
855fb4d8502Sjsg amdgpu_connector_get_edid(connector);
856fb4d8502Sjsg ret = amdgpu_connector_ddc_get_modes(connector);
8579d3ff0b4Sjsg amdgpu_get_native_mode(connector);
858fb4d8502Sjsg
859fb4d8502Sjsg return ret;
860fb4d8502Sjsg }
861fb4d8502Sjsg
amdgpu_connector_vga_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)862fb4d8502Sjsg static enum drm_mode_status amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
863fb4d8502Sjsg struct drm_display_mode *mode)
864fb4d8502Sjsg {
865fb4d8502Sjsg struct drm_device *dev = connector->dev;
866ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
867fb4d8502Sjsg
868fb4d8502Sjsg /* XXX check mode bandwidth */
869fb4d8502Sjsg
870fb4d8502Sjsg if ((mode->clock / 10) > adev->clock.max_pixel_clock)
871fb4d8502Sjsg return MODE_CLOCK_HIGH;
872fb4d8502Sjsg
873fb4d8502Sjsg return MODE_OK;
874fb4d8502Sjsg }
875fb4d8502Sjsg
876fb4d8502Sjsg static enum drm_connector_status
amdgpu_connector_vga_detect(struct drm_connector * connector,bool force)877fb4d8502Sjsg amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
878fb4d8502Sjsg {
879fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
880fb4d8502Sjsg struct drm_encoder *encoder;
881fb4d8502Sjsg const struct drm_encoder_helper_funcs *encoder_funcs;
882fb4d8502Sjsg bool dret = false;
883fb4d8502Sjsg enum drm_connector_status ret = connector_status_disconnected;
884fb4d8502Sjsg int r;
885fb4d8502Sjsg
886c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
887fb4d8502Sjsg r = pm_runtime_get_sync(connector->dev->dev);
888ad8b1aafSjsg if (r < 0) {
889ad8b1aafSjsg pm_runtime_put_autosuspend(connector->dev->dev);
890fb4d8502Sjsg return connector_status_disconnected;
891c349dbc7Sjsg }
892ad8b1aafSjsg }
893fb4d8502Sjsg
894fb4d8502Sjsg encoder = amdgpu_connector_best_single_encoder(connector);
895fb4d8502Sjsg if (!encoder)
896fb4d8502Sjsg ret = connector_status_disconnected;
897fb4d8502Sjsg
898fb4d8502Sjsg if (amdgpu_connector->ddc_bus)
899fb4d8502Sjsg dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
900fb4d8502Sjsg if (dret) {
901fb4d8502Sjsg amdgpu_connector->detected_by_load = false;
902fb4d8502Sjsg amdgpu_connector_free_edid(connector);
903fb4d8502Sjsg amdgpu_connector_get_edid(connector);
904fb4d8502Sjsg
905fb4d8502Sjsg if (!amdgpu_connector->edid) {
906fb4d8502Sjsg DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
907fb4d8502Sjsg connector->name);
908fb4d8502Sjsg ret = connector_status_connected;
909fb4d8502Sjsg } else {
910fb4d8502Sjsg amdgpu_connector->use_digital =
911fb4d8502Sjsg !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
912fb4d8502Sjsg
913fb4d8502Sjsg /* some oems have boards with separate digital and analog connectors
914fb4d8502Sjsg * with a shared ddc line (often vga + hdmi)
915fb4d8502Sjsg */
916fb4d8502Sjsg if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
917fb4d8502Sjsg amdgpu_connector_free_edid(connector);
918fb4d8502Sjsg ret = connector_status_disconnected;
919fb4d8502Sjsg } else {
920fb4d8502Sjsg ret = connector_status_connected;
921fb4d8502Sjsg }
922fb4d8502Sjsg }
923fb4d8502Sjsg } else {
924fb4d8502Sjsg
925fb4d8502Sjsg /* if we aren't forcing don't do destructive polling */
926fb4d8502Sjsg if (!force) {
927fb4d8502Sjsg /* only return the previous status if we last
928fb4d8502Sjsg * detected a monitor via load.
929fb4d8502Sjsg */
930fb4d8502Sjsg if (amdgpu_connector->detected_by_load)
931fb4d8502Sjsg ret = connector->status;
932fb4d8502Sjsg goto out;
933fb4d8502Sjsg }
934fb4d8502Sjsg
935fb4d8502Sjsg if (amdgpu_connector->dac_load_detect && encoder) {
936fb4d8502Sjsg encoder_funcs = encoder->helper_private;
937fb4d8502Sjsg ret = encoder_funcs->detect(encoder, connector);
938fb4d8502Sjsg if (ret != connector_status_disconnected)
939fb4d8502Sjsg amdgpu_connector->detected_by_load = true;
940fb4d8502Sjsg }
941fb4d8502Sjsg }
942fb4d8502Sjsg
943fb4d8502Sjsg amdgpu_connector_update_scratch_regs(connector, ret);
944fb4d8502Sjsg
945fb4d8502Sjsg out:
946c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
947fb4d8502Sjsg pm_runtime_mark_last_busy(connector->dev->dev);
948fb4d8502Sjsg pm_runtime_put_autosuspend(connector->dev->dev);
949c349dbc7Sjsg }
950fb4d8502Sjsg
951fb4d8502Sjsg return ret;
952fb4d8502Sjsg }
953fb4d8502Sjsg
954fb4d8502Sjsg static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
955fb4d8502Sjsg .get_modes = amdgpu_connector_vga_get_modes,
956fb4d8502Sjsg .mode_valid = amdgpu_connector_vga_mode_valid,
957fb4d8502Sjsg .best_encoder = amdgpu_connector_best_single_encoder,
958fb4d8502Sjsg };
959fb4d8502Sjsg
960fb4d8502Sjsg static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
961fb4d8502Sjsg .dpms = drm_helper_connector_dpms,
962fb4d8502Sjsg .detect = amdgpu_connector_vga_detect,
963fb4d8502Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
964fb4d8502Sjsg .early_unregister = amdgpu_connector_unregister,
965fb4d8502Sjsg .destroy = amdgpu_connector_destroy,
966fb4d8502Sjsg .set_property = amdgpu_connector_set_property,
967fb4d8502Sjsg };
968fb4d8502Sjsg
969fb4d8502Sjsg static bool
amdgpu_connector_check_hpd_status_unchanged(struct drm_connector * connector)970fb4d8502Sjsg amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
971fb4d8502Sjsg {
972fb4d8502Sjsg struct drm_device *dev = connector->dev;
973ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
974fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
975fb4d8502Sjsg enum drm_connector_status status;
976fb4d8502Sjsg
977fb4d8502Sjsg if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
978fb4d8502Sjsg if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
979fb4d8502Sjsg status = connector_status_connected;
980fb4d8502Sjsg else
981fb4d8502Sjsg status = connector_status_disconnected;
982fb4d8502Sjsg if (connector->status == status)
983fb4d8502Sjsg return true;
984fb4d8502Sjsg }
985fb4d8502Sjsg
986fb4d8502Sjsg return false;
987fb4d8502Sjsg }
988fb4d8502Sjsg
989fb4d8502Sjsg /*
990fb4d8502Sjsg * DVI is complicated
991fb4d8502Sjsg * Do a DDC probe, if DDC probe passes, get the full EDID so
992fb4d8502Sjsg * we can do analog/digital monitor detection at this point.
993fb4d8502Sjsg * If the monitor is an analog monitor or we got no DDC,
994fb4d8502Sjsg * we need to find the DAC encoder object for this connector.
995fb4d8502Sjsg * If we got no DDC, we do load detection on the DAC encoder object.
996fb4d8502Sjsg * If we got analog DDC or load detection passes on the DAC encoder
997fb4d8502Sjsg * we have to check if this analog encoder is shared with anyone else (TV)
998fb4d8502Sjsg * if its shared we have to set the other connector to disconnected.
999fb4d8502Sjsg */
1000fb4d8502Sjsg static enum drm_connector_status
amdgpu_connector_dvi_detect(struct drm_connector * connector,bool force)1001fb4d8502Sjsg amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
1002fb4d8502Sjsg {
1003fb4d8502Sjsg struct drm_device *dev = connector->dev;
1004ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1005fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1006fb4d8502Sjsg const struct drm_encoder_helper_funcs *encoder_funcs;
1007fb4d8502Sjsg int r;
1008fb4d8502Sjsg enum drm_connector_status ret = connector_status_disconnected;
1009fb4d8502Sjsg bool dret = false, broken_edid = false;
1010fb4d8502Sjsg
1011c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
1012fb4d8502Sjsg r = pm_runtime_get_sync(connector->dev->dev);
1013ad8b1aafSjsg if (r < 0) {
1014ad8b1aafSjsg pm_runtime_put_autosuspend(connector->dev->dev);
1015fb4d8502Sjsg return connector_status_disconnected;
1016c349dbc7Sjsg }
1017ad8b1aafSjsg }
1018fb4d8502Sjsg
1019*f005ef32Sjsg if (amdgpu_connector->detected_hpd_without_ddc) {
1020*f005ef32Sjsg force = true;
1021*f005ef32Sjsg amdgpu_connector->detected_hpd_without_ddc = false;
1022*f005ef32Sjsg }
1023*f005ef32Sjsg
1024fb4d8502Sjsg if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1025fb4d8502Sjsg ret = connector->status;
1026fb4d8502Sjsg goto exit;
1027fb4d8502Sjsg }
1028fb4d8502Sjsg
1029*f005ef32Sjsg if (amdgpu_connector->ddc_bus) {
1030fb4d8502Sjsg dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
1031*f005ef32Sjsg
1032*f005ef32Sjsg /* Sometimes the pins required for the DDC probe on DVI
1033*f005ef32Sjsg * connectors don't make contact at the same time that the ones
1034*f005ef32Sjsg * for HPD do. If the DDC probe fails even though we had an HPD
1035*f005ef32Sjsg * signal, try again later
1036*f005ef32Sjsg */
1037*f005ef32Sjsg if (!dret && !force &&
1038*f005ef32Sjsg amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1039*f005ef32Sjsg DRM_DEBUG_KMS("hpd detected without ddc, retrying in 1 second\n");
1040*f005ef32Sjsg amdgpu_connector->detected_hpd_without_ddc = true;
1041*f005ef32Sjsg schedule_delayed_work(&adev->hotplug_work,
1042*f005ef32Sjsg msecs_to_jiffies(1000));
1043*f005ef32Sjsg goto exit;
1044*f005ef32Sjsg }
1045*f005ef32Sjsg }
1046fb4d8502Sjsg if (dret) {
1047fb4d8502Sjsg amdgpu_connector->detected_by_load = false;
1048fb4d8502Sjsg amdgpu_connector_free_edid(connector);
1049fb4d8502Sjsg amdgpu_connector_get_edid(connector);
1050fb4d8502Sjsg
1051fb4d8502Sjsg if (!amdgpu_connector->edid) {
1052fb4d8502Sjsg DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
1053fb4d8502Sjsg connector->name);
1054fb4d8502Sjsg ret = connector_status_connected;
1055fb4d8502Sjsg broken_edid = true; /* defer use_digital to later */
1056fb4d8502Sjsg } else {
1057fb4d8502Sjsg amdgpu_connector->use_digital =
1058fb4d8502Sjsg !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
1059fb4d8502Sjsg
1060fb4d8502Sjsg /* some oems have boards with separate digital and analog connectors
1061fb4d8502Sjsg * with a shared ddc line (often vga + hdmi)
1062fb4d8502Sjsg */
1063fb4d8502Sjsg if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
1064fb4d8502Sjsg amdgpu_connector_free_edid(connector);
1065fb4d8502Sjsg ret = connector_status_disconnected;
1066fb4d8502Sjsg } else {
1067fb4d8502Sjsg ret = connector_status_connected;
1068fb4d8502Sjsg }
1069fb4d8502Sjsg
1070fb4d8502Sjsg /* This gets complicated. We have boards with VGA + HDMI with a
1071fb4d8502Sjsg * shared DDC line and we have boards with DVI-D + HDMI with a shared
1072fb4d8502Sjsg * DDC line. The latter is more complex because with DVI<->HDMI adapters
1073fb4d8502Sjsg * you don't really know what's connected to which port as both are digital.
1074fb4d8502Sjsg */
1075fb4d8502Sjsg if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
1076fb4d8502Sjsg struct drm_connector *list_connector;
1077c349dbc7Sjsg struct drm_connector_list_iter iter;
1078fb4d8502Sjsg struct amdgpu_connector *list_amdgpu_connector;
1079c349dbc7Sjsg
1080c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1081c349dbc7Sjsg drm_for_each_connector_iter(list_connector,
1082c349dbc7Sjsg &iter) {
1083fb4d8502Sjsg if (connector == list_connector)
1084fb4d8502Sjsg continue;
1085fb4d8502Sjsg list_amdgpu_connector = to_amdgpu_connector(list_connector);
1086fb4d8502Sjsg if (list_amdgpu_connector->shared_ddc &&
1087fb4d8502Sjsg (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
1088fb4d8502Sjsg amdgpu_connector->ddc_bus->rec.i2c_id)) {
1089fb4d8502Sjsg /* cases where both connectors are digital */
1090fb4d8502Sjsg if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
1091fb4d8502Sjsg /* hpd is our only option in this case */
1092fb4d8502Sjsg if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1093fb4d8502Sjsg amdgpu_connector_free_edid(connector);
1094fb4d8502Sjsg ret = connector_status_disconnected;
1095fb4d8502Sjsg }
1096fb4d8502Sjsg }
1097fb4d8502Sjsg }
1098fb4d8502Sjsg }
1099c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1100fb4d8502Sjsg }
1101fb4d8502Sjsg }
1102fb4d8502Sjsg }
1103fb4d8502Sjsg
1104fb4d8502Sjsg if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
1105fb4d8502Sjsg goto out;
1106fb4d8502Sjsg
1107fb4d8502Sjsg /* DVI-D and HDMI-A are digital only */
1108fb4d8502Sjsg if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
1109fb4d8502Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
1110fb4d8502Sjsg goto out;
1111fb4d8502Sjsg
1112fb4d8502Sjsg /* if we aren't forcing don't do destructive polling */
1113fb4d8502Sjsg if (!force) {
1114fb4d8502Sjsg /* only return the previous status if we last
1115fb4d8502Sjsg * detected a monitor via load.
1116fb4d8502Sjsg */
1117fb4d8502Sjsg if (amdgpu_connector->detected_by_load)
1118fb4d8502Sjsg ret = connector->status;
1119fb4d8502Sjsg goto out;
1120fb4d8502Sjsg }
1121fb4d8502Sjsg
1122fb4d8502Sjsg /* find analog encoder */
1123fb4d8502Sjsg if (amdgpu_connector->dac_load_detect) {
1124fb4d8502Sjsg struct drm_encoder *encoder;
1125fb4d8502Sjsg
1126c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
1127fb4d8502Sjsg if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
1128fb4d8502Sjsg encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
1129fb4d8502Sjsg continue;
1130fb4d8502Sjsg
1131fb4d8502Sjsg encoder_funcs = encoder->helper_private;
1132fb4d8502Sjsg if (encoder_funcs->detect) {
1133fb4d8502Sjsg if (!broken_edid) {
1134fb4d8502Sjsg if (ret != connector_status_connected) {
1135fb4d8502Sjsg /* deal with analog monitors without DDC */
1136fb4d8502Sjsg ret = encoder_funcs->detect(encoder, connector);
1137fb4d8502Sjsg if (ret == connector_status_connected) {
1138fb4d8502Sjsg amdgpu_connector->use_digital = false;
1139fb4d8502Sjsg }
1140fb4d8502Sjsg if (ret != connector_status_disconnected)
1141fb4d8502Sjsg amdgpu_connector->detected_by_load = true;
1142fb4d8502Sjsg }
1143fb4d8502Sjsg } else {
1144fb4d8502Sjsg enum drm_connector_status lret;
1145fb4d8502Sjsg /* assume digital unless load detected otherwise */
1146fb4d8502Sjsg amdgpu_connector->use_digital = true;
1147fb4d8502Sjsg lret = encoder_funcs->detect(encoder, connector);
1148*f005ef32Sjsg DRM_DEBUG_KMS("load_detect %x returned: %x\n",
1149*f005ef32Sjsg encoder->encoder_type, lret);
1150fb4d8502Sjsg if (lret == connector_status_connected)
1151fb4d8502Sjsg amdgpu_connector->use_digital = false;
1152fb4d8502Sjsg }
1153fb4d8502Sjsg break;
1154fb4d8502Sjsg }
1155fb4d8502Sjsg }
1156fb4d8502Sjsg }
1157fb4d8502Sjsg
1158fb4d8502Sjsg out:
1159fb4d8502Sjsg /* updated in get modes as well since we need to know if it's analog or digital */
1160fb4d8502Sjsg amdgpu_connector_update_scratch_regs(connector, ret);
1161fb4d8502Sjsg
1162fb4d8502Sjsg exit:
1163c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
1164fb4d8502Sjsg pm_runtime_mark_last_busy(connector->dev->dev);
1165fb4d8502Sjsg pm_runtime_put_autosuspend(connector->dev->dev);
1166c349dbc7Sjsg }
1167fb4d8502Sjsg
1168fb4d8502Sjsg return ret;
1169fb4d8502Sjsg }
1170fb4d8502Sjsg
1171fb4d8502Sjsg /* okay need to be smart in here about which encoder to pick */
1172fb4d8502Sjsg static struct drm_encoder *
amdgpu_connector_dvi_encoder(struct drm_connector * connector)1173fb4d8502Sjsg amdgpu_connector_dvi_encoder(struct drm_connector *connector)
1174fb4d8502Sjsg {
1175fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1176fb4d8502Sjsg struct drm_encoder *encoder;
1177fb4d8502Sjsg
1178c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
1179fb4d8502Sjsg if (amdgpu_connector->use_digital == true) {
1180fb4d8502Sjsg if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1181fb4d8502Sjsg return encoder;
1182fb4d8502Sjsg } else {
1183fb4d8502Sjsg if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
1184fb4d8502Sjsg encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1185fb4d8502Sjsg return encoder;
1186fb4d8502Sjsg }
1187fb4d8502Sjsg }
1188fb4d8502Sjsg
1189fb4d8502Sjsg /* see if we have a default encoder TODO */
1190fb4d8502Sjsg
1191fb4d8502Sjsg /* then check use digitial */
1192fb4d8502Sjsg /* pick the first one */
1193c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder)
1194fb4d8502Sjsg return encoder;
1195fb4d8502Sjsg
1196fb4d8502Sjsg return NULL;
1197fb4d8502Sjsg }
1198fb4d8502Sjsg
amdgpu_connector_dvi_force(struct drm_connector * connector)1199fb4d8502Sjsg static void amdgpu_connector_dvi_force(struct drm_connector *connector)
1200fb4d8502Sjsg {
1201fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1202fb4d8502Sjsg if (connector->force == DRM_FORCE_ON)
1203fb4d8502Sjsg amdgpu_connector->use_digital = false;
1204fb4d8502Sjsg if (connector->force == DRM_FORCE_ON_DIGITAL)
1205fb4d8502Sjsg amdgpu_connector->use_digital = true;
1206fb4d8502Sjsg }
1207fb4d8502Sjsg
amdgpu_connector_dvi_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1208fb4d8502Sjsg static enum drm_mode_status amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
1209fb4d8502Sjsg struct drm_display_mode *mode)
1210fb4d8502Sjsg {
1211fb4d8502Sjsg struct drm_device *dev = connector->dev;
1212ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1213fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1214fb4d8502Sjsg
1215fb4d8502Sjsg /* XXX check mode bandwidth */
1216fb4d8502Sjsg
1217fb4d8502Sjsg if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
1218fb4d8502Sjsg if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
1219fb4d8502Sjsg (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
1220fb4d8502Sjsg (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
1221fb4d8502Sjsg return MODE_OK;
12221bb76ff1Sjsg } else if (connector->display_info.is_hdmi) {
1223fb4d8502Sjsg /* HDMI 1.3+ supports max clock of 340 Mhz */
1224fb4d8502Sjsg if (mode->clock > 340000)
1225fb4d8502Sjsg return MODE_CLOCK_HIGH;
1226fb4d8502Sjsg else
1227fb4d8502Sjsg return MODE_OK;
1228fb4d8502Sjsg } else {
1229fb4d8502Sjsg return MODE_CLOCK_HIGH;
1230fb4d8502Sjsg }
1231fb4d8502Sjsg }
1232fb4d8502Sjsg
1233fb4d8502Sjsg /* check against the max pixel clock */
1234fb4d8502Sjsg if ((mode->clock / 10) > adev->clock.max_pixel_clock)
1235fb4d8502Sjsg return MODE_CLOCK_HIGH;
1236fb4d8502Sjsg
1237fb4d8502Sjsg return MODE_OK;
1238fb4d8502Sjsg }
1239fb4d8502Sjsg
1240fb4d8502Sjsg static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
1241fb4d8502Sjsg .get_modes = amdgpu_connector_vga_get_modes,
1242fb4d8502Sjsg .mode_valid = amdgpu_connector_dvi_mode_valid,
1243fb4d8502Sjsg .best_encoder = amdgpu_connector_dvi_encoder,
1244fb4d8502Sjsg };
1245fb4d8502Sjsg
1246fb4d8502Sjsg static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
1247fb4d8502Sjsg .dpms = drm_helper_connector_dpms,
1248fb4d8502Sjsg .detect = amdgpu_connector_dvi_detect,
1249fb4d8502Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
1250fb4d8502Sjsg .set_property = amdgpu_connector_set_property,
1251fb4d8502Sjsg .early_unregister = amdgpu_connector_unregister,
1252fb4d8502Sjsg .destroy = amdgpu_connector_destroy,
1253fb4d8502Sjsg .force = amdgpu_connector_dvi_force,
1254fb4d8502Sjsg };
1255fb4d8502Sjsg
amdgpu_connector_dp_get_modes(struct drm_connector * connector)1256fb4d8502Sjsg static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
1257fb4d8502Sjsg {
1258fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1259fb4d8502Sjsg struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1260fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1261fb4d8502Sjsg int ret;
1262fb4d8502Sjsg
1263fb4d8502Sjsg if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1264fb4d8502Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1265fb4d8502Sjsg struct drm_display_mode *mode;
1266fb4d8502Sjsg
1267fb4d8502Sjsg if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1268fb4d8502Sjsg if (!amdgpu_dig_connector->edp_on)
1269fb4d8502Sjsg amdgpu_atombios_encoder_set_edp_panel_power(connector,
1270fb4d8502Sjsg ATOM_TRANSMITTER_ACTION_POWER_ON);
1271fb4d8502Sjsg amdgpu_connector_get_edid(connector);
1272fb4d8502Sjsg ret = amdgpu_connector_ddc_get_modes(connector);
1273fb4d8502Sjsg if (!amdgpu_dig_connector->edp_on)
1274fb4d8502Sjsg amdgpu_atombios_encoder_set_edp_panel_power(connector,
1275fb4d8502Sjsg ATOM_TRANSMITTER_ACTION_POWER_OFF);
1276fb4d8502Sjsg } else {
1277fb4d8502Sjsg /* need to setup ddc on the bridge */
1278fb4d8502Sjsg if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1279fb4d8502Sjsg ENCODER_OBJECT_ID_NONE) {
1280fb4d8502Sjsg if (encoder)
1281fb4d8502Sjsg amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1282fb4d8502Sjsg }
1283fb4d8502Sjsg amdgpu_connector_get_edid(connector);
1284fb4d8502Sjsg ret = amdgpu_connector_ddc_get_modes(connector);
1285fb4d8502Sjsg }
1286fb4d8502Sjsg
1287fb4d8502Sjsg if (ret > 0) {
1288fb4d8502Sjsg if (encoder) {
1289fb4d8502Sjsg amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
1290fb4d8502Sjsg /* add scaled modes */
1291fb4d8502Sjsg amdgpu_connector_add_common_modes(encoder, connector);
1292fb4d8502Sjsg }
1293fb4d8502Sjsg return ret;
1294fb4d8502Sjsg }
1295fb4d8502Sjsg
1296fb4d8502Sjsg if (!encoder)
1297fb4d8502Sjsg return 0;
1298fb4d8502Sjsg
1299fb4d8502Sjsg /* we have no EDID modes */
1300fb4d8502Sjsg mode = amdgpu_connector_lcd_native_mode(encoder);
1301fb4d8502Sjsg if (mode) {
1302fb4d8502Sjsg ret = 1;
1303fb4d8502Sjsg drm_mode_probed_add(connector, mode);
1304fb4d8502Sjsg /* add the width/height from vbios tables if available */
1305fb4d8502Sjsg connector->display_info.width_mm = mode->width_mm;
1306fb4d8502Sjsg connector->display_info.height_mm = mode->height_mm;
1307fb4d8502Sjsg /* add scaled modes */
1308fb4d8502Sjsg amdgpu_connector_add_common_modes(encoder, connector);
1309fb4d8502Sjsg }
1310fb4d8502Sjsg } else {
1311fb4d8502Sjsg /* need to setup ddc on the bridge */
1312fb4d8502Sjsg if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1313fb4d8502Sjsg ENCODER_OBJECT_ID_NONE) {
1314fb4d8502Sjsg if (encoder)
1315fb4d8502Sjsg amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1316fb4d8502Sjsg }
1317fb4d8502Sjsg amdgpu_connector_get_edid(connector);
1318fb4d8502Sjsg ret = amdgpu_connector_ddc_get_modes(connector);
1319fb4d8502Sjsg
1320fb4d8502Sjsg amdgpu_get_native_mode(connector);
1321fb4d8502Sjsg }
1322fb4d8502Sjsg
1323fb4d8502Sjsg return ret;
1324fb4d8502Sjsg }
1325fb4d8502Sjsg
amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector * connector)1326fb4d8502Sjsg u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
1327fb4d8502Sjsg {
1328fb4d8502Sjsg struct drm_encoder *encoder;
1329fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
1330fb4d8502Sjsg
1331c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
1332fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
1333fb4d8502Sjsg
1334fb4d8502Sjsg switch (amdgpu_encoder->encoder_id) {
1335fb4d8502Sjsg case ENCODER_OBJECT_ID_TRAVIS:
1336fb4d8502Sjsg case ENCODER_OBJECT_ID_NUTMEG:
1337fb4d8502Sjsg return amdgpu_encoder->encoder_id;
1338fb4d8502Sjsg default:
1339fb4d8502Sjsg break;
1340fb4d8502Sjsg }
1341fb4d8502Sjsg }
1342fb4d8502Sjsg
1343fb4d8502Sjsg return ENCODER_OBJECT_ID_NONE;
1344fb4d8502Sjsg }
1345fb4d8502Sjsg
amdgpu_connector_encoder_is_hbr2(struct drm_connector * connector)1346fb4d8502Sjsg static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
1347fb4d8502Sjsg {
1348fb4d8502Sjsg struct drm_encoder *encoder;
1349fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
1350fb4d8502Sjsg bool found = false;
1351fb4d8502Sjsg
1352c349dbc7Sjsg drm_connector_for_each_possible_encoder(connector, encoder) {
1353fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
1354fb4d8502Sjsg if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
1355fb4d8502Sjsg found = true;
1356fb4d8502Sjsg }
1357fb4d8502Sjsg
1358fb4d8502Sjsg return found;
1359fb4d8502Sjsg }
1360fb4d8502Sjsg
amdgpu_connector_is_dp12_capable(struct drm_connector * connector)1361fb4d8502Sjsg bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
1362fb4d8502Sjsg {
1363fb4d8502Sjsg struct drm_device *dev = connector->dev;
1364ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1365fb4d8502Sjsg
1366fb4d8502Sjsg if ((adev->clock.default_dispclk >= 53900) &&
1367fb4d8502Sjsg amdgpu_connector_encoder_is_hbr2(connector)) {
1368fb4d8502Sjsg return true;
1369fb4d8502Sjsg }
1370fb4d8502Sjsg
1371fb4d8502Sjsg return false;
1372fb4d8502Sjsg }
1373fb4d8502Sjsg
1374fb4d8502Sjsg static enum drm_connector_status
amdgpu_connector_dp_detect(struct drm_connector * connector,bool force)1375fb4d8502Sjsg amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
1376fb4d8502Sjsg {
1377fb4d8502Sjsg struct drm_device *dev = connector->dev;
1378ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
1379fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1380fb4d8502Sjsg enum drm_connector_status ret = connector_status_disconnected;
1381fb4d8502Sjsg struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1382fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1383fb4d8502Sjsg int r;
1384fb4d8502Sjsg
1385c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
1386fb4d8502Sjsg r = pm_runtime_get_sync(connector->dev->dev);
1387ad8b1aafSjsg if (r < 0) {
1388ad8b1aafSjsg pm_runtime_put_autosuspend(connector->dev->dev);
1389fb4d8502Sjsg return connector_status_disconnected;
1390c349dbc7Sjsg }
1391ad8b1aafSjsg }
1392fb4d8502Sjsg
1393fb4d8502Sjsg if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1394fb4d8502Sjsg ret = connector->status;
1395fb4d8502Sjsg goto out;
1396fb4d8502Sjsg }
1397fb4d8502Sjsg
1398fb4d8502Sjsg amdgpu_connector_free_edid(connector);
1399fb4d8502Sjsg
1400fb4d8502Sjsg if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1401fb4d8502Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1402fb4d8502Sjsg if (encoder) {
1403fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1404fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1405fb4d8502Sjsg
1406fb4d8502Sjsg /* check if panel is valid */
1407fb4d8502Sjsg if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
1408fb4d8502Sjsg ret = connector_status_connected;
1409fb4d8502Sjsg }
1410fb4d8502Sjsg /* eDP is always DP */
1411fb4d8502Sjsg amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1412fb4d8502Sjsg if (!amdgpu_dig_connector->edp_on)
1413fb4d8502Sjsg amdgpu_atombios_encoder_set_edp_panel_power(connector,
1414fb4d8502Sjsg ATOM_TRANSMITTER_ACTION_POWER_ON);
1415fb4d8502Sjsg if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1416fb4d8502Sjsg ret = connector_status_connected;
1417fb4d8502Sjsg if (!amdgpu_dig_connector->edp_on)
1418fb4d8502Sjsg amdgpu_atombios_encoder_set_edp_panel_power(connector,
1419fb4d8502Sjsg ATOM_TRANSMITTER_ACTION_POWER_OFF);
1420fb4d8502Sjsg } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1421fb4d8502Sjsg ENCODER_OBJECT_ID_NONE) {
1422fb4d8502Sjsg /* DP bridges are always DP */
1423fb4d8502Sjsg amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1424fb4d8502Sjsg /* get the DPCD from the bridge */
1425fb4d8502Sjsg amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1426fb4d8502Sjsg
1427fb4d8502Sjsg if (encoder) {
1428fb4d8502Sjsg /* setup ddc on the bridge */
1429fb4d8502Sjsg amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1430fb4d8502Sjsg /* bridge chips are always aux */
1431fb4d8502Sjsg /* try DDC */
1432fb4d8502Sjsg if (amdgpu_display_ddc_probe(amdgpu_connector, true))
1433fb4d8502Sjsg ret = connector_status_connected;
1434fb4d8502Sjsg else if (amdgpu_connector->dac_load_detect) { /* try load detection */
1435fb4d8502Sjsg const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1436fb4d8502Sjsg ret = encoder_funcs->detect(encoder, connector);
1437fb4d8502Sjsg }
1438fb4d8502Sjsg }
1439fb4d8502Sjsg } else {
1440fb4d8502Sjsg amdgpu_dig_connector->dp_sink_type =
1441fb4d8502Sjsg amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
1442fb4d8502Sjsg if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1443fb4d8502Sjsg ret = connector_status_connected;
1444fb4d8502Sjsg if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
1445fb4d8502Sjsg amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1446fb4d8502Sjsg } else {
1447fb4d8502Sjsg if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
1448fb4d8502Sjsg if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1449fb4d8502Sjsg ret = connector_status_connected;
1450fb4d8502Sjsg } else {
1451fb4d8502Sjsg /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
1452fb4d8502Sjsg if (amdgpu_display_ddc_probe(amdgpu_connector,
1453fb4d8502Sjsg false))
1454fb4d8502Sjsg ret = connector_status_connected;
1455fb4d8502Sjsg }
1456fb4d8502Sjsg }
1457fb4d8502Sjsg }
1458fb4d8502Sjsg
1459fb4d8502Sjsg amdgpu_connector_update_scratch_regs(connector, ret);
1460fb4d8502Sjsg out:
1461c349dbc7Sjsg if (!drm_kms_helper_is_poll_worker()) {
1462fb4d8502Sjsg pm_runtime_mark_last_busy(connector->dev->dev);
1463fb4d8502Sjsg pm_runtime_put_autosuspend(connector->dev->dev);
1464c349dbc7Sjsg }
1465fb4d8502Sjsg
1466ad8b1aafSjsg if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
1467ad8b1aafSjsg connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1468ad8b1aafSjsg drm_dp_set_subconnector_property(&amdgpu_connector->base,
1469ad8b1aafSjsg ret,
1470ad8b1aafSjsg amdgpu_dig_connector->dpcd,
1471ad8b1aafSjsg amdgpu_dig_connector->downstream_ports);
1472fb4d8502Sjsg return ret;
1473fb4d8502Sjsg }
1474fb4d8502Sjsg
amdgpu_connector_dp_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1475fb4d8502Sjsg static enum drm_mode_status amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
1476fb4d8502Sjsg struct drm_display_mode *mode)
1477fb4d8502Sjsg {
1478fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1479fb4d8502Sjsg struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1480fb4d8502Sjsg
1481fb4d8502Sjsg /* XXX check mode bandwidth */
1482fb4d8502Sjsg
1483fb4d8502Sjsg if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1484fb4d8502Sjsg (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1485fb4d8502Sjsg struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1486fb4d8502Sjsg
1487fb4d8502Sjsg if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
1488fb4d8502Sjsg return MODE_PANEL;
1489fb4d8502Sjsg
1490fb4d8502Sjsg if (encoder) {
1491fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1492fb4d8502Sjsg struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1493fb4d8502Sjsg
1494fb4d8502Sjsg /* AVIVO hardware supports downscaling modes larger than the panel
1495fb4d8502Sjsg * to the panel size, but I'm not sure this is desirable.
1496fb4d8502Sjsg */
1497fb4d8502Sjsg if ((mode->hdisplay > native_mode->hdisplay) ||
1498fb4d8502Sjsg (mode->vdisplay > native_mode->vdisplay))
1499fb4d8502Sjsg return MODE_PANEL;
1500fb4d8502Sjsg
1501fb4d8502Sjsg /* if scaling is disabled, block non-native modes */
1502fb4d8502Sjsg if (amdgpu_encoder->rmx_type == RMX_OFF) {
1503fb4d8502Sjsg if ((mode->hdisplay != native_mode->hdisplay) ||
1504fb4d8502Sjsg (mode->vdisplay != native_mode->vdisplay))
1505fb4d8502Sjsg return MODE_PANEL;
1506fb4d8502Sjsg }
1507fb4d8502Sjsg }
1508fb4d8502Sjsg return MODE_OK;
1509fb4d8502Sjsg } else {
1510fb4d8502Sjsg if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
1511fb4d8502Sjsg (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
1512fb4d8502Sjsg return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
1513fb4d8502Sjsg } else {
15141bb76ff1Sjsg if (connector->display_info.is_hdmi) {
1515fb4d8502Sjsg /* HDMI 1.3+ supports max clock of 340 Mhz */
1516fb4d8502Sjsg if (mode->clock > 340000)
1517fb4d8502Sjsg return MODE_CLOCK_HIGH;
1518fb4d8502Sjsg } else {
1519fb4d8502Sjsg if (mode->clock > 165000)
1520fb4d8502Sjsg return MODE_CLOCK_HIGH;
1521fb4d8502Sjsg }
1522fb4d8502Sjsg }
1523fb4d8502Sjsg }
1524fb4d8502Sjsg
1525fb4d8502Sjsg return MODE_OK;
1526fb4d8502Sjsg }
1527fb4d8502Sjsg
1528c349dbc7Sjsg static int
amdgpu_connector_late_register(struct drm_connector * connector)1529c349dbc7Sjsg amdgpu_connector_late_register(struct drm_connector *connector)
1530c349dbc7Sjsg {
1531c349dbc7Sjsg struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1532c349dbc7Sjsg int r = 0;
1533c349dbc7Sjsg
1534c349dbc7Sjsg if (amdgpu_connector->ddc_bus->has_aux) {
1535c349dbc7Sjsg amdgpu_connector->ddc_bus->aux.dev = amdgpu_connector->base.kdev;
1536c349dbc7Sjsg r = drm_dp_aux_register(&amdgpu_connector->ddc_bus->aux);
1537c349dbc7Sjsg }
1538c349dbc7Sjsg
1539c349dbc7Sjsg return r;
1540c349dbc7Sjsg }
1541c349dbc7Sjsg
1542fb4d8502Sjsg static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
1543fb4d8502Sjsg .get_modes = amdgpu_connector_dp_get_modes,
1544fb4d8502Sjsg .mode_valid = amdgpu_connector_dp_mode_valid,
1545fb4d8502Sjsg .best_encoder = amdgpu_connector_dvi_encoder,
1546fb4d8502Sjsg };
1547fb4d8502Sjsg
1548fb4d8502Sjsg static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
1549fb4d8502Sjsg .dpms = drm_helper_connector_dpms,
1550fb4d8502Sjsg .detect = amdgpu_connector_dp_detect,
1551fb4d8502Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
1552fb4d8502Sjsg .set_property = amdgpu_connector_set_property,
1553fb4d8502Sjsg .early_unregister = amdgpu_connector_unregister,
1554fb4d8502Sjsg .destroy = amdgpu_connector_destroy,
1555fb4d8502Sjsg .force = amdgpu_connector_dvi_force,
1556c349dbc7Sjsg .late_register = amdgpu_connector_late_register,
1557fb4d8502Sjsg };
1558fb4d8502Sjsg
1559fb4d8502Sjsg static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
1560fb4d8502Sjsg .dpms = drm_helper_connector_dpms,
1561fb4d8502Sjsg .detect = amdgpu_connector_dp_detect,
1562fb4d8502Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
1563fb4d8502Sjsg .set_property = amdgpu_connector_set_lcd_property,
1564fb4d8502Sjsg .early_unregister = amdgpu_connector_unregister,
1565fb4d8502Sjsg .destroy = amdgpu_connector_destroy,
1566fb4d8502Sjsg .force = amdgpu_connector_dvi_force,
1567c349dbc7Sjsg .late_register = amdgpu_connector_late_register,
1568fb4d8502Sjsg };
1569fb4d8502Sjsg
1570fb4d8502Sjsg void
amdgpu_connector_add(struct amdgpu_device * adev,uint32_t connector_id,uint32_t supported_device,int connector_type,struct amdgpu_i2c_bus_rec * i2c_bus,uint16_t connector_object_id,struct amdgpu_hpd * hpd,struct amdgpu_router * router)1571fb4d8502Sjsg amdgpu_connector_add(struct amdgpu_device *adev,
1572fb4d8502Sjsg uint32_t connector_id,
1573fb4d8502Sjsg uint32_t supported_device,
1574fb4d8502Sjsg int connector_type,
1575fb4d8502Sjsg struct amdgpu_i2c_bus_rec *i2c_bus,
1576fb4d8502Sjsg uint16_t connector_object_id,
1577fb4d8502Sjsg struct amdgpu_hpd *hpd,
1578fb4d8502Sjsg struct amdgpu_router *router)
1579fb4d8502Sjsg {
1580ad8b1aafSjsg struct drm_device *dev = adev_to_drm(adev);
1581fb4d8502Sjsg struct drm_connector *connector;
1582c349dbc7Sjsg struct drm_connector_list_iter iter;
1583fb4d8502Sjsg struct amdgpu_connector *amdgpu_connector;
1584fb4d8502Sjsg struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
1585fb4d8502Sjsg struct drm_encoder *encoder;
1586fb4d8502Sjsg struct amdgpu_encoder *amdgpu_encoder;
1587c349dbc7Sjsg struct i2c_adapter *ddc = NULL;
1588fb4d8502Sjsg uint32_t subpixel_order = SubPixelNone;
1589fb4d8502Sjsg bool shared_ddc = false;
1590fb4d8502Sjsg bool is_dp_bridge = false;
1591fb4d8502Sjsg bool has_aux = false;
1592fb4d8502Sjsg
1593fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_Unknown)
1594fb4d8502Sjsg return;
1595fb4d8502Sjsg
1596fb4d8502Sjsg /* see if we already added it */
1597c349dbc7Sjsg drm_connector_list_iter_begin(dev, &iter);
1598c349dbc7Sjsg drm_for_each_connector_iter(connector, &iter) {
1599fb4d8502Sjsg amdgpu_connector = to_amdgpu_connector(connector);
1600fb4d8502Sjsg if (amdgpu_connector->connector_id == connector_id) {
1601fb4d8502Sjsg amdgpu_connector->devices |= supported_device;
1602c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1603fb4d8502Sjsg return;
1604fb4d8502Sjsg }
1605fb4d8502Sjsg if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
1606fb4d8502Sjsg if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
1607fb4d8502Sjsg amdgpu_connector->shared_ddc = true;
1608fb4d8502Sjsg shared_ddc = true;
1609fb4d8502Sjsg }
1610fb4d8502Sjsg if (amdgpu_connector->router_bus && router->ddc_valid &&
1611fb4d8502Sjsg (amdgpu_connector->router.router_id == router->router_id)) {
1612fb4d8502Sjsg amdgpu_connector->shared_ddc = false;
1613fb4d8502Sjsg shared_ddc = false;
1614fb4d8502Sjsg }
1615fb4d8502Sjsg }
1616fb4d8502Sjsg }
1617c349dbc7Sjsg drm_connector_list_iter_end(&iter);
1618fb4d8502Sjsg
1619fb4d8502Sjsg /* check if it's a dp bridge */
1620fb4d8502Sjsg list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1621fb4d8502Sjsg amdgpu_encoder = to_amdgpu_encoder(encoder);
1622fb4d8502Sjsg if (amdgpu_encoder->devices & supported_device) {
1623fb4d8502Sjsg switch (amdgpu_encoder->encoder_id) {
1624fb4d8502Sjsg case ENCODER_OBJECT_ID_TRAVIS:
1625fb4d8502Sjsg case ENCODER_OBJECT_ID_NUTMEG:
1626fb4d8502Sjsg is_dp_bridge = true;
1627fb4d8502Sjsg break;
1628fb4d8502Sjsg default:
1629fb4d8502Sjsg break;
1630fb4d8502Sjsg }
1631fb4d8502Sjsg }
1632fb4d8502Sjsg }
1633fb4d8502Sjsg
1634fb4d8502Sjsg amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
1635fb4d8502Sjsg if (!amdgpu_connector)
1636fb4d8502Sjsg return;
1637fb4d8502Sjsg
1638fb4d8502Sjsg connector = &amdgpu_connector->base;
1639fb4d8502Sjsg
1640fb4d8502Sjsg amdgpu_connector->connector_id = connector_id;
1641fb4d8502Sjsg amdgpu_connector->devices = supported_device;
1642fb4d8502Sjsg amdgpu_connector->shared_ddc = shared_ddc;
1643fb4d8502Sjsg amdgpu_connector->connector_object_id = connector_object_id;
1644fb4d8502Sjsg amdgpu_connector->hpd = *hpd;
1645fb4d8502Sjsg
1646fb4d8502Sjsg amdgpu_connector->router = *router;
1647fb4d8502Sjsg if (router->ddc_valid || router->cd_valid) {
1648fb4d8502Sjsg amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
1649fb4d8502Sjsg if (!amdgpu_connector->router_bus)
1650fb4d8502Sjsg DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
1651fb4d8502Sjsg }
1652fb4d8502Sjsg
1653fb4d8502Sjsg if (is_dp_bridge) {
1654fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1655fb4d8502Sjsg if (!amdgpu_dig_connector)
1656fb4d8502Sjsg goto failed;
1657fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1658fb4d8502Sjsg if (i2c_bus->valid) {
1659fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1660c349dbc7Sjsg if (amdgpu_connector->ddc_bus) {
1661fb4d8502Sjsg has_aux = true;
1662c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1663c349dbc7Sjsg } else {
1664fb4d8502Sjsg DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1665fb4d8502Sjsg }
1666c349dbc7Sjsg }
1667fb4d8502Sjsg switch (connector_type) {
1668fb4d8502Sjsg case DRM_MODE_CONNECTOR_VGA:
1669fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVIA:
1670fb4d8502Sjsg default:
1671c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1672c349dbc7Sjsg &amdgpu_connector_dp_funcs,
1673c349dbc7Sjsg connector_type,
1674c349dbc7Sjsg ddc);
1675fb4d8502Sjsg drm_connector_helper_add(&amdgpu_connector->base,
1676fb4d8502Sjsg &amdgpu_connector_dp_helper_funcs);
1677fb4d8502Sjsg connector->interlace_allowed = true;
1678fb4d8502Sjsg connector->doublescan_allowed = true;
1679fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
1680fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1681fb4d8502Sjsg adev->mode_info.load_detect_property,
1682fb4d8502Sjsg 1);
1683fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1684fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1685fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1686fb4d8502Sjsg break;
1687fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVII:
1688fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVID:
1689fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIA:
1690fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIB:
1691fb4d8502Sjsg case DRM_MODE_CONNECTOR_DisplayPort:
1692c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1693c349dbc7Sjsg &amdgpu_connector_dp_funcs,
1694c349dbc7Sjsg connector_type,
1695c349dbc7Sjsg ddc);
1696fb4d8502Sjsg drm_connector_helper_add(&amdgpu_connector->base,
1697fb4d8502Sjsg &amdgpu_connector_dp_helper_funcs);
1698fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1699fb4d8502Sjsg adev->mode_info.underscan_property,
1700fb4d8502Sjsg UNDERSCAN_OFF);
1701fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1702fb4d8502Sjsg adev->mode_info.underscan_hborder_property,
1703fb4d8502Sjsg 0);
1704fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1705fb4d8502Sjsg adev->mode_info.underscan_vborder_property,
1706fb4d8502Sjsg 0);
1707fb4d8502Sjsg
1708fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1709fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1710fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1711fb4d8502Sjsg
1712fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1713fb4d8502Sjsg adev->mode_info.dither_property,
1714fb4d8502Sjsg AMDGPU_FMT_DITHER_DISABLE);
1715fb4d8502Sjsg
17161bb76ff1Sjsg if (amdgpu_audio != 0) {
1717fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1718fb4d8502Sjsg adev->mode_info.audio_property,
1719fb4d8502Sjsg AMDGPU_AUDIO_AUTO);
17201bb76ff1Sjsg amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
17211bb76ff1Sjsg }
1722fb4d8502Sjsg
1723fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1724fb4d8502Sjsg connector->interlace_allowed = true;
1725fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1726fb4d8502Sjsg connector->doublescan_allowed = true;
1727fb4d8502Sjsg else
1728fb4d8502Sjsg connector->doublescan_allowed = false;
1729fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1730fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
1731fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1732fb4d8502Sjsg adev->mode_info.load_detect_property,
1733fb4d8502Sjsg 1);
1734fb4d8502Sjsg }
1735fb4d8502Sjsg break;
1736fb4d8502Sjsg case DRM_MODE_CONNECTOR_LVDS:
1737fb4d8502Sjsg case DRM_MODE_CONNECTOR_eDP:
1738c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1739c349dbc7Sjsg &amdgpu_connector_edp_funcs,
1740c349dbc7Sjsg connector_type,
1741c349dbc7Sjsg ddc);
1742fb4d8502Sjsg drm_connector_helper_add(&amdgpu_connector->base,
1743fb4d8502Sjsg &amdgpu_connector_dp_helper_funcs);
1744fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1745fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1746fb4d8502Sjsg DRM_MODE_SCALE_FULLSCREEN);
1747fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1748fb4d8502Sjsg connector->interlace_allowed = false;
1749fb4d8502Sjsg connector->doublescan_allowed = false;
1750fb4d8502Sjsg break;
1751fb4d8502Sjsg }
1752fb4d8502Sjsg } else {
1753fb4d8502Sjsg switch (connector_type) {
1754fb4d8502Sjsg case DRM_MODE_CONNECTOR_VGA:
1755fb4d8502Sjsg if (i2c_bus->valid) {
1756fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1757fb4d8502Sjsg if (!amdgpu_connector->ddc_bus)
1758fb4d8502Sjsg DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1759c349dbc7Sjsg else
1760c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1761fb4d8502Sjsg }
1762c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1763c349dbc7Sjsg &amdgpu_connector_vga_funcs,
1764c349dbc7Sjsg connector_type,
1765c349dbc7Sjsg ddc);
1766c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1767fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
1768fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1769fb4d8502Sjsg adev->mode_info.load_detect_property,
1770fb4d8502Sjsg 1);
1771fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1772fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1773fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1774fb4d8502Sjsg /* no HPD on analog connectors */
1775fb4d8502Sjsg amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1776fb4d8502Sjsg connector->interlace_allowed = true;
1777fb4d8502Sjsg connector->doublescan_allowed = true;
1778fb4d8502Sjsg break;
1779fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVIA:
1780fb4d8502Sjsg if (i2c_bus->valid) {
1781fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1782fb4d8502Sjsg if (!amdgpu_connector->ddc_bus)
1783fb4d8502Sjsg DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1784c349dbc7Sjsg else
1785c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1786fb4d8502Sjsg }
1787c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1788c349dbc7Sjsg &amdgpu_connector_vga_funcs,
1789c349dbc7Sjsg connector_type,
1790c349dbc7Sjsg ddc);
1791c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1792fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
1793fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1794fb4d8502Sjsg adev->mode_info.load_detect_property,
1795fb4d8502Sjsg 1);
1796fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1797fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1798fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1799fb4d8502Sjsg /* no HPD on analog connectors */
1800fb4d8502Sjsg amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1801fb4d8502Sjsg connector->interlace_allowed = true;
1802fb4d8502Sjsg connector->doublescan_allowed = true;
1803fb4d8502Sjsg break;
1804fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVII:
1805fb4d8502Sjsg case DRM_MODE_CONNECTOR_DVID:
1806fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1807fb4d8502Sjsg if (!amdgpu_dig_connector)
1808fb4d8502Sjsg goto failed;
1809fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1810fb4d8502Sjsg if (i2c_bus->valid) {
1811fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1812fb4d8502Sjsg if (!amdgpu_connector->ddc_bus)
1813fb4d8502Sjsg DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1814c349dbc7Sjsg else
1815c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1816fb4d8502Sjsg }
1817c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1818c349dbc7Sjsg &amdgpu_connector_dvi_funcs,
1819c349dbc7Sjsg connector_type,
1820c349dbc7Sjsg ddc);
1821c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1822fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1823fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1824fb4d8502Sjsg adev->mode_info.coherent_mode_property,
1825fb4d8502Sjsg 1);
1826fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1827fb4d8502Sjsg adev->mode_info.underscan_property,
1828fb4d8502Sjsg UNDERSCAN_OFF);
1829fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1830fb4d8502Sjsg adev->mode_info.underscan_hborder_property,
1831fb4d8502Sjsg 0);
1832fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1833fb4d8502Sjsg adev->mode_info.underscan_vborder_property,
1834fb4d8502Sjsg 0);
1835fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1836fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1837fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1838fb4d8502Sjsg
1839fb4d8502Sjsg if (amdgpu_audio != 0) {
1840fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1841fb4d8502Sjsg adev->mode_info.audio_property,
1842fb4d8502Sjsg AMDGPU_AUDIO_AUTO);
18431bb76ff1Sjsg amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1844fb4d8502Sjsg }
1845fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1846fb4d8502Sjsg adev->mode_info.dither_property,
1847fb4d8502Sjsg AMDGPU_FMT_DITHER_DISABLE);
1848fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1849fb4d8502Sjsg amdgpu_connector->dac_load_detect = true;
1850fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1851fb4d8502Sjsg adev->mode_info.load_detect_property,
1852fb4d8502Sjsg 1);
1853fb4d8502Sjsg }
1854fb4d8502Sjsg connector->interlace_allowed = true;
1855fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_DVII)
1856fb4d8502Sjsg connector->doublescan_allowed = true;
1857fb4d8502Sjsg else
1858fb4d8502Sjsg connector->doublescan_allowed = false;
1859fb4d8502Sjsg break;
1860fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIA:
1861fb4d8502Sjsg case DRM_MODE_CONNECTOR_HDMIB:
1862fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1863fb4d8502Sjsg if (!amdgpu_dig_connector)
1864fb4d8502Sjsg goto failed;
1865fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1866fb4d8502Sjsg if (i2c_bus->valid) {
1867fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1868fb4d8502Sjsg if (!amdgpu_connector->ddc_bus)
1869fb4d8502Sjsg DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1870c349dbc7Sjsg else
1871c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1872fb4d8502Sjsg }
1873c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1874c349dbc7Sjsg &amdgpu_connector_dvi_funcs,
1875c349dbc7Sjsg connector_type,
1876c349dbc7Sjsg ddc);
1877c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1878fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1879fb4d8502Sjsg adev->mode_info.coherent_mode_property,
1880fb4d8502Sjsg 1);
1881fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1882fb4d8502Sjsg adev->mode_info.underscan_property,
1883fb4d8502Sjsg UNDERSCAN_OFF);
1884fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1885fb4d8502Sjsg adev->mode_info.underscan_hborder_property,
1886fb4d8502Sjsg 0);
1887fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1888fb4d8502Sjsg adev->mode_info.underscan_vborder_property,
1889fb4d8502Sjsg 0);
1890fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1891fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1892fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1893fb4d8502Sjsg if (amdgpu_audio != 0) {
1894fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1895fb4d8502Sjsg adev->mode_info.audio_property,
1896fb4d8502Sjsg AMDGPU_AUDIO_AUTO);
18971bb76ff1Sjsg amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1898fb4d8502Sjsg }
1899fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1900fb4d8502Sjsg adev->mode_info.dither_property,
1901fb4d8502Sjsg AMDGPU_FMT_DITHER_DISABLE);
1902fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1903fb4d8502Sjsg connector->interlace_allowed = true;
1904fb4d8502Sjsg if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1905fb4d8502Sjsg connector->doublescan_allowed = true;
1906fb4d8502Sjsg else
1907fb4d8502Sjsg connector->doublescan_allowed = false;
1908fb4d8502Sjsg break;
1909fb4d8502Sjsg case DRM_MODE_CONNECTOR_DisplayPort:
1910fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1911fb4d8502Sjsg if (!amdgpu_dig_connector)
1912fb4d8502Sjsg goto failed;
1913fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1914fb4d8502Sjsg if (i2c_bus->valid) {
1915fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1916c349dbc7Sjsg if (amdgpu_connector->ddc_bus) {
1917fb4d8502Sjsg has_aux = true;
1918c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1919c349dbc7Sjsg } else {
1920fb4d8502Sjsg DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1921fb4d8502Sjsg }
1922c349dbc7Sjsg }
1923c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1924c349dbc7Sjsg &amdgpu_connector_dp_funcs,
1925c349dbc7Sjsg connector_type,
1926c349dbc7Sjsg ddc);
1927c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1928fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1929fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1930fb4d8502Sjsg adev->mode_info.coherent_mode_property,
1931fb4d8502Sjsg 1);
1932fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1933fb4d8502Sjsg adev->mode_info.underscan_property,
1934fb4d8502Sjsg UNDERSCAN_OFF);
1935fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1936fb4d8502Sjsg adev->mode_info.underscan_hborder_property,
1937fb4d8502Sjsg 0);
1938fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1939fb4d8502Sjsg adev->mode_info.underscan_vborder_property,
1940fb4d8502Sjsg 0);
1941fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1942fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1943fb4d8502Sjsg DRM_MODE_SCALE_NONE);
1944fb4d8502Sjsg if (amdgpu_audio != 0) {
1945fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1946fb4d8502Sjsg adev->mode_info.audio_property,
1947fb4d8502Sjsg AMDGPU_AUDIO_AUTO);
19481bb76ff1Sjsg amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1949fb4d8502Sjsg }
1950fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1951fb4d8502Sjsg adev->mode_info.dither_property,
1952fb4d8502Sjsg AMDGPU_FMT_DITHER_DISABLE);
1953fb4d8502Sjsg connector->interlace_allowed = true;
1954fb4d8502Sjsg /* in theory with a DP to VGA converter... */
1955fb4d8502Sjsg connector->doublescan_allowed = false;
1956fb4d8502Sjsg break;
1957fb4d8502Sjsg case DRM_MODE_CONNECTOR_eDP:
1958fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1959fb4d8502Sjsg if (!amdgpu_dig_connector)
1960fb4d8502Sjsg goto failed;
1961fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1962fb4d8502Sjsg if (i2c_bus->valid) {
1963fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1964c349dbc7Sjsg if (amdgpu_connector->ddc_bus) {
1965fb4d8502Sjsg has_aux = true;
1966c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1967c349dbc7Sjsg } else {
1968fb4d8502Sjsg DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1969fb4d8502Sjsg }
1970c349dbc7Sjsg }
1971c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1972c349dbc7Sjsg &amdgpu_connector_edp_funcs,
1973c349dbc7Sjsg connector_type,
1974c349dbc7Sjsg ddc);
1975c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1976fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
1977fb4d8502Sjsg dev->mode_config.scaling_mode_property,
1978fb4d8502Sjsg DRM_MODE_SCALE_FULLSCREEN);
1979fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
1980fb4d8502Sjsg connector->interlace_allowed = false;
1981fb4d8502Sjsg connector->doublescan_allowed = false;
1982fb4d8502Sjsg break;
1983fb4d8502Sjsg case DRM_MODE_CONNECTOR_LVDS:
1984fb4d8502Sjsg amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1985fb4d8502Sjsg if (!amdgpu_dig_connector)
1986fb4d8502Sjsg goto failed;
1987fb4d8502Sjsg amdgpu_connector->con_priv = amdgpu_dig_connector;
1988fb4d8502Sjsg if (i2c_bus->valid) {
1989fb4d8502Sjsg amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1990fb4d8502Sjsg if (!amdgpu_connector->ddc_bus)
1991fb4d8502Sjsg DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1992c349dbc7Sjsg else
1993c349dbc7Sjsg ddc = &amdgpu_connector->ddc_bus->adapter;
1994fb4d8502Sjsg }
1995c349dbc7Sjsg drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1996c349dbc7Sjsg &amdgpu_connector_lvds_funcs,
1997c349dbc7Sjsg connector_type,
1998c349dbc7Sjsg ddc);
1999c349dbc7Sjsg drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
2000fb4d8502Sjsg drm_object_attach_property(&amdgpu_connector->base.base,
2001fb4d8502Sjsg dev->mode_config.scaling_mode_property,
2002fb4d8502Sjsg DRM_MODE_SCALE_FULLSCREEN);
2003fb4d8502Sjsg subpixel_order = SubPixelHorizontalRGB;
2004fb4d8502Sjsg connector->interlace_allowed = false;
2005fb4d8502Sjsg connector->doublescan_allowed = false;
2006fb4d8502Sjsg break;
2007fb4d8502Sjsg }
2008fb4d8502Sjsg }
2009fb4d8502Sjsg
2010fb4d8502Sjsg if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
2011fb4d8502Sjsg if (i2c_bus->valid) {
2012fb4d8502Sjsg connector->polled = DRM_CONNECTOR_POLL_CONNECT |
2013fb4d8502Sjsg DRM_CONNECTOR_POLL_DISCONNECT;
2014fb4d8502Sjsg }
2015fb4d8502Sjsg } else
2016fb4d8502Sjsg connector->polled = DRM_CONNECTOR_POLL_HPD;
2017fb4d8502Sjsg
2018fb4d8502Sjsg connector->display_info.subpixel_order = subpixel_order;
2019fb4d8502Sjsg
2020fb4d8502Sjsg if (has_aux)
2021fb4d8502Sjsg amdgpu_atombios_dp_aux_init(amdgpu_connector);
2022fb4d8502Sjsg
2023ad8b1aafSjsg if (connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
2024ad8b1aafSjsg connector_type == DRM_MODE_CONNECTOR_eDP) {
2025ad8b1aafSjsg drm_connector_attach_dp_subconnector_property(&amdgpu_connector->base);
2026ad8b1aafSjsg }
2027ad8b1aafSjsg
2028fb4d8502Sjsg return;
2029fb4d8502Sjsg
2030fb4d8502Sjsg failed:
2031fb4d8502Sjsg drm_connector_cleanup(connector);
2032fb4d8502Sjsg kfree(connector);
2033fb4d8502Sjsg }
2034