1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2013 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg * Authors: Alex Deucher
23fb4d8502Sjsg */
24c349dbc7Sjsg
25fb4d8502Sjsg #include <linux/firmware.h>
26c349dbc7Sjsg #include <linux/module.h>
27c349dbc7Sjsg
28fb4d8502Sjsg #include "amdgpu.h"
29fb4d8502Sjsg #include "amdgpu_ucode.h"
30fb4d8502Sjsg #include "amdgpu_trace.h"
31fb4d8502Sjsg #include "cikd.h"
32fb4d8502Sjsg #include "cik.h"
33fb4d8502Sjsg
34fb4d8502Sjsg #include "bif/bif_4_1_d.h"
35fb4d8502Sjsg #include "bif/bif_4_1_sh_mask.h"
36fb4d8502Sjsg
37fb4d8502Sjsg #include "gca/gfx_7_2_d.h"
38fb4d8502Sjsg #include "gca/gfx_7_2_enum.h"
39fb4d8502Sjsg #include "gca/gfx_7_2_sh_mask.h"
40fb4d8502Sjsg
41fb4d8502Sjsg #include "gmc/gmc_7_1_d.h"
42fb4d8502Sjsg #include "gmc/gmc_7_1_sh_mask.h"
43fb4d8502Sjsg
44fb4d8502Sjsg #include "oss/oss_2_0_d.h"
45fb4d8502Sjsg #include "oss/oss_2_0_sh_mask.h"
46fb4d8502Sjsg
47fb4d8502Sjsg static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
48fb4d8502Sjsg {
49fb4d8502Sjsg SDMA0_REGISTER_OFFSET,
50fb4d8502Sjsg SDMA1_REGISTER_OFFSET
51fb4d8502Sjsg };
52fb4d8502Sjsg
53fb4d8502Sjsg static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
54fb4d8502Sjsg static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
55fb4d8502Sjsg static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
56fb4d8502Sjsg static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
57fb4d8502Sjsg static int cik_sdma_soft_reset(void *handle);
58fb4d8502Sjsg
59fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/bonaire_sdma.bin");
60fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/bonaire_sdma1.bin");
61fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hawaii_sdma.bin");
62fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/hawaii_sdma1.bin");
63fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/kaveri_sdma.bin");
64fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/kaveri_sdma1.bin");
65fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/kabini_sdma.bin");
66fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/kabini_sdma1.bin");
67fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/mullins_sdma.bin");
68fb4d8502Sjsg MODULE_FIRMWARE("amdgpu/mullins_sdma1.bin");
69fb4d8502Sjsg
70fb4d8502Sjsg u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
71fb4d8502Sjsg
72fb4d8502Sjsg
cik_sdma_free_microcode(struct amdgpu_device * adev)73fb4d8502Sjsg static void cik_sdma_free_microcode(struct amdgpu_device *adev)
74fb4d8502Sjsg {
75fb4d8502Sjsg int i;
76*f005ef32Sjsg
77*f005ef32Sjsg for (i = 0; i < adev->sdma.num_instances; i++)
78*f005ef32Sjsg amdgpu_ucode_release(&adev->sdma.instance[i].fw);
79fb4d8502Sjsg }
80fb4d8502Sjsg
81fb4d8502Sjsg /*
82fb4d8502Sjsg * sDMA - System DMA
83fb4d8502Sjsg * Starting with CIK, the GPU has new asynchronous
84fb4d8502Sjsg * DMA engines. These engines are used for compute
85fb4d8502Sjsg * and gfx. There are two DMA engines (SDMA0, SDMA1)
86fb4d8502Sjsg * and each one supports 1 ring buffer used for gfx
87fb4d8502Sjsg * and 2 queues used for compute.
88fb4d8502Sjsg *
89fb4d8502Sjsg * The programming model is very similar to the CP
90fb4d8502Sjsg * (ring buffer, IBs, etc.), but sDMA has it's own
91fb4d8502Sjsg * packet format that is different from the PM4 format
92fb4d8502Sjsg * used by the CP. sDMA supports copying data, writing
93fb4d8502Sjsg * embedded data, solid fills, and a number of other
94fb4d8502Sjsg * things. It also has support for tiling/detiling of
95fb4d8502Sjsg * buffers.
96fb4d8502Sjsg */
97fb4d8502Sjsg
98fb4d8502Sjsg /**
99fb4d8502Sjsg * cik_sdma_init_microcode - load ucode images from disk
100fb4d8502Sjsg *
101fb4d8502Sjsg * @adev: amdgpu_device pointer
102fb4d8502Sjsg *
103fb4d8502Sjsg * Use the firmware interface to load the ucode images into
104fb4d8502Sjsg * the driver (not loaded into hw).
105fb4d8502Sjsg * Returns 0 on success, error on failure.
106fb4d8502Sjsg */
cik_sdma_init_microcode(struct amdgpu_device * adev)107fb4d8502Sjsg static int cik_sdma_init_microcode(struct amdgpu_device *adev)
108fb4d8502Sjsg {
109fb4d8502Sjsg const char *chip_name;
110fb4d8502Sjsg char fw_name[30];
111fb4d8502Sjsg int err = 0, i;
112fb4d8502Sjsg
113fb4d8502Sjsg DRM_DEBUG("\n");
114fb4d8502Sjsg
115fb4d8502Sjsg switch (adev->asic_type) {
116fb4d8502Sjsg case CHIP_BONAIRE:
117fb4d8502Sjsg chip_name = "bonaire";
118fb4d8502Sjsg break;
119fb4d8502Sjsg case CHIP_HAWAII:
120fb4d8502Sjsg chip_name = "hawaii";
121fb4d8502Sjsg break;
122fb4d8502Sjsg case CHIP_KAVERI:
123fb4d8502Sjsg chip_name = "kaveri";
124fb4d8502Sjsg break;
125fb4d8502Sjsg case CHIP_KABINI:
126fb4d8502Sjsg chip_name = "kabini";
127fb4d8502Sjsg break;
128fb4d8502Sjsg case CHIP_MULLINS:
129fb4d8502Sjsg chip_name = "mullins";
130fb4d8502Sjsg break;
131fb4d8502Sjsg default: BUG();
132fb4d8502Sjsg }
133fb4d8502Sjsg
134fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
135fb4d8502Sjsg if (i == 0)
136fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
137fb4d8502Sjsg else
138fb4d8502Sjsg snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
139*f005ef32Sjsg err = amdgpu_ucode_request(adev, &adev->sdma.instance[i].fw, fw_name);
140fb4d8502Sjsg if (err)
141fb4d8502Sjsg goto out;
142fb4d8502Sjsg }
143fb4d8502Sjsg out:
144fb4d8502Sjsg if (err) {
145fb4d8502Sjsg pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
146*f005ef32Sjsg for (i = 0; i < adev->sdma.num_instances; i++)
147*f005ef32Sjsg amdgpu_ucode_release(&adev->sdma.instance[i].fw);
148fb4d8502Sjsg }
149fb4d8502Sjsg return err;
150fb4d8502Sjsg }
151fb4d8502Sjsg
152fb4d8502Sjsg /**
153fb4d8502Sjsg * cik_sdma_ring_get_rptr - get the current read pointer
154fb4d8502Sjsg *
155fb4d8502Sjsg * @ring: amdgpu ring pointer
156fb4d8502Sjsg *
157fb4d8502Sjsg * Get the current rptr from the hardware (CIK+).
158fb4d8502Sjsg */
cik_sdma_ring_get_rptr(struct amdgpu_ring * ring)159fb4d8502Sjsg static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
160fb4d8502Sjsg {
161fb4d8502Sjsg u32 rptr;
162fb4d8502Sjsg
1631bb76ff1Sjsg rptr = *ring->rptr_cpu_addr;
164fb4d8502Sjsg
165fb4d8502Sjsg return (rptr & 0x3fffc) >> 2;
166fb4d8502Sjsg }
167fb4d8502Sjsg
168fb4d8502Sjsg /**
169fb4d8502Sjsg * cik_sdma_ring_get_wptr - get the current write pointer
170fb4d8502Sjsg *
171fb4d8502Sjsg * @ring: amdgpu ring pointer
172fb4d8502Sjsg *
173fb4d8502Sjsg * Get the current wptr from the hardware (CIK+).
174fb4d8502Sjsg */
cik_sdma_ring_get_wptr(struct amdgpu_ring * ring)175fb4d8502Sjsg static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
176fb4d8502Sjsg {
177fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
178fb4d8502Sjsg
179fb4d8502Sjsg return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) & 0x3fffc) >> 2;
180fb4d8502Sjsg }
181fb4d8502Sjsg
182fb4d8502Sjsg /**
183fb4d8502Sjsg * cik_sdma_ring_set_wptr - commit the write pointer
184fb4d8502Sjsg *
185fb4d8502Sjsg * @ring: amdgpu ring pointer
186fb4d8502Sjsg *
187fb4d8502Sjsg * Write the wptr back to the hardware (CIK+).
188fb4d8502Sjsg */
cik_sdma_ring_set_wptr(struct amdgpu_ring * ring)189fb4d8502Sjsg static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
190fb4d8502Sjsg {
191fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
192fb4d8502Sjsg
193fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me],
1941bb76ff1Sjsg (ring->wptr << 2) & 0x3fffc);
195fb4d8502Sjsg }
196fb4d8502Sjsg
cik_sdma_ring_insert_nop(struct amdgpu_ring * ring,uint32_t count)197fb4d8502Sjsg static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
198fb4d8502Sjsg {
199c349dbc7Sjsg struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
200fb4d8502Sjsg int i;
201fb4d8502Sjsg
202fb4d8502Sjsg for (i = 0; i < count; i++)
203fb4d8502Sjsg if (sdma && sdma->burst_nop && (i == 0))
204fb4d8502Sjsg amdgpu_ring_write(ring, ring->funcs->nop |
205fb4d8502Sjsg SDMA_NOP_COUNT(count - 1));
206fb4d8502Sjsg else
207fb4d8502Sjsg amdgpu_ring_write(ring, ring->funcs->nop);
208fb4d8502Sjsg }
209fb4d8502Sjsg
210fb4d8502Sjsg /**
211fb4d8502Sjsg * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
212fb4d8502Sjsg *
213fb4d8502Sjsg * @ring: amdgpu ring pointer
2145ca02815Sjsg * @job: job to retrive vmid from
215fb4d8502Sjsg * @ib: IB object to schedule
2165ca02815Sjsg * @flags: unused
217fb4d8502Sjsg *
218fb4d8502Sjsg * Schedule an IB in the DMA ring (CIK).
219fb4d8502Sjsg */
cik_sdma_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)220fb4d8502Sjsg static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
221c349dbc7Sjsg struct amdgpu_job *job,
222fb4d8502Sjsg struct amdgpu_ib *ib,
223c349dbc7Sjsg uint32_t flags)
224fb4d8502Sjsg {
225c349dbc7Sjsg unsigned vmid = AMDGPU_JOB_GET_VMID(job);
226fb4d8502Sjsg u32 extra_bits = vmid & 0xf;
227fb4d8502Sjsg
228fb4d8502Sjsg /* IB packet must end on a 8 DW boundary */
229c349dbc7Sjsg cik_sdma_ring_insert_nop(ring, (4 - lower_32_bits(ring->wptr)) & 7);
230fb4d8502Sjsg
231fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
232fb4d8502Sjsg amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
233fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
234fb4d8502Sjsg amdgpu_ring_write(ring, ib->length_dw);
235fb4d8502Sjsg
236fb4d8502Sjsg }
237fb4d8502Sjsg
238fb4d8502Sjsg /**
239fb4d8502Sjsg * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
240fb4d8502Sjsg *
241fb4d8502Sjsg * @ring: amdgpu ring pointer
242fb4d8502Sjsg *
243fb4d8502Sjsg * Emit an hdp flush packet on the requested DMA ring.
244fb4d8502Sjsg */
cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring * ring)245fb4d8502Sjsg static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
246fb4d8502Sjsg {
247fb4d8502Sjsg u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
248fb4d8502Sjsg SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
249fb4d8502Sjsg u32 ref_and_mask;
250fb4d8502Sjsg
251fb4d8502Sjsg if (ring->me == 0)
252fb4d8502Sjsg ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
253fb4d8502Sjsg else
254fb4d8502Sjsg ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
255fb4d8502Sjsg
256fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
257fb4d8502Sjsg amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
258fb4d8502Sjsg amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
259fb4d8502Sjsg amdgpu_ring_write(ring, ref_and_mask); /* reference */
260fb4d8502Sjsg amdgpu_ring_write(ring, ref_and_mask); /* mask */
261fb4d8502Sjsg amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
262fb4d8502Sjsg }
263fb4d8502Sjsg
264fb4d8502Sjsg /**
265fb4d8502Sjsg * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
266fb4d8502Sjsg *
267fb4d8502Sjsg * @ring: amdgpu ring pointer
2685ca02815Sjsg * @addr: address
2695ca02815Sjsg * @seq: sequence number
2705ca02815Sjsg * @flags: fence related flags
271fb4d8502Sjsg *
272fb4d8502Sjsg * Add a DMA fence packet to the ring to write
273fb4d8502Sjsg * the fence seq number and DMA trap packet to generate
274fb4d8502Sjsg * an interrupt if needed (CIK).
275fb4d8502Sjsg */
cik_sdma_ring_emit_fence(struct amdgpu_ring * ring,u64 addr,u64 seq,unsigned flags)276fb4d8502Sjsg static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
277fb4d8502Sjsg unsigned flags)
278fb4d8502Sjsg {
279fb4d8502Sjsg bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
280fb4d8502Sjsg /* write the fence */
281fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
282fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(addr));
283fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(addr));
284fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(seq));
285fb4d8502Sjsg
286fb4d8502Sjsg /* optionally write high bits as well */
287fb4d8502Sjsg if (write64bit) {
288fb4d8502Sjsg addr += 4;
289fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
290fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(addr));
291fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(addr));
292fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(seq));
293fb4d8502Sjsg }
294fb4d8502Sjsg
295fb4d8502Sjsg /* generate an interrupt */
296fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
297fb4d8502Sjsg }
298fb4d8502Sjsg
299fb4d8502Sjsg /**
300fb4d8502Sjsg * cik_sdma_gfx_stop - stop the gfx async dma engines
301fb4d8502Sjsg *
302fb4d8502Sjsg * @adev: amdgpu_device pointer
303fb4d8502Sjsg *
304fb4d8502Sjsg * Stop the gfx async dma ring buffers (CIK).
305fb4d8502Sjsg */
cik_sdma_gfx_stop(struct amdgpu_device * adev)306fb4d8502Sjsg static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
307fb4d8502Sjsg {
308fb4d8502Sjsg u32 rb_cntl;
309fb4d8502Sjsg int i;
310fb4d8502Sjsg
3111bb76ff1Sjsg amdgpu_sdma_unset_buffer_funcs_helper(adev);
312fb4d8502Sjsg
313fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
314fb4d8502Sjsg rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
315fb4d8502Sjsg rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
316fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
317fb4d8502Sjsg WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
318fb4d8502Sjsg }
319fb4d8502Sjsg }
320fb4d8502Sjsg
321fb4d8502Sjsg /**
322fb4d8502Sjsg * cik_sdma_rlc_stop - stop the compute async dma engines
323fb4d8502Sjsg *
324fb4d8502Sjsg * @adev: amdgpu_device pointer
325fb4d8502Sjsg *
326fb4d8502Sjsg * Stop the compute async dma queues (CIK).
327fb4d8502Sjsg */
cik_sdma_rlc_stop(struct amdgpu_device * adev)328fb4d8502Sjsg static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
329fb4d8502Sjsg {
330fb4d8502Sjsg /* XXX todo */
331fb4d8502Sjsg }
332fb4d8502Sjsg
333fb4d8502Sjsg /**
334fb4d8502Sjsg * cik_ctx_switch_enable - stop the async dma engines context switch
335fb4d8502Sjsg *
336fb4d8502Sjsg * @adev: amdgpu_device pointer
337fb4d8502Sjsg * @enable: enable/disable the DMA MEs context switch.
338fb4d8502Sjsg *
339fb4d8502Sjsg * Halt or unhalt the async dma engines context switch (VI).
340fb4d8502Sjsg */
cik_ctx_switch_enable(struct amdgpu_device * adev,bool enable)341fb4d8502Sjsg static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
342fb4d8502Sjsg {
343fb4d8502Sjsg u32 f32_cntl, phase_quantum = 0;
344fb4d8502Sjsg int i;
345fb4d8502Sjsg
346fb4d8502Sjsg if (amdgpu_sdma_phase_quantum) {
347fb4d8502Sjsg unsigned value = amdgpu_sdma_phase_quantum;
348fb4d8502Sjsg unsigned unit = 0;
349fb4d8502Sjsg
350fb4d8502Sjsg while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
351fb4d8502Sjsg SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
352fb4d8502Sjsg value = (value + 1) >> 1;
353fb4d8502Sjsg unit++;
354fb4d8502Sjsg }
355fb4d8502Sjsg if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
356fb4d8502Sjsg SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
357fb4d8502Sjsg value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
358fb4d8502Sjsg SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
359fb4d8502Sjsg unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
360fb4d8502Sjsg SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
361fb4d8502Sjsg WARN_ONCE(1,
362fb4d8502Sjsg "clamping sdma_phase_quantum to %uK clock cycles\n",
363fb4d8502Sjsg value << unit);
364fb4d8502Sjsg }
365fb4d8502Sjsg phase_quantum =
366fb4d8502Sjsg value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
367fb4d8502Sjsg unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
368fb4d8502Sjsg }
369fb4d8502Sjsg
370fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
371fb4d8502Sjsg f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
372fb4d8502Sjsg if (enable) {
373fb4d8502Sjsg f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
374fb4d8502Sjsg AUTO_CTXSW_ENABLE, 1);
375fb4d8502Sjsg if (amdgpu_sdma_phase_quantum) {
376fb4d8502Sjsg WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
377fb4d8502Sjsg phase_quantum);
378fb4d8502Sjsg WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
379fb4d8502Sjsg phase_quantum);
380fb4d8502Sjsg }
381fb4d8502Sjsg } else {
382fb4d8502Sjsg f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
383fb4d8502Sjsg AUTO_CTXSW_ENABLE, 0);
384fb4d8502Sjsg }
385fb4d8502Sjsg
386fb4d8502Sjsg WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
387fb4d8502Sjsg }
388fb4d8502Sjsg }
389fb4d8502Sjsg
390fb4d8502Sjsg /**
391fb4d8502Sjsg * cik_sdma_enable - stop the async dma engines
392fb4d8502Sjsg *
393fb4d8502Sjsg * @adev: amdgpu_device pointer
394fb4d8502Sjsg * @enable: enable/disable the DMA MEs.
395fb4d8502Sjsg *
396fb4d8502Sjsg * Halt or unhalt the async dma engines (CIK).
397fb4d8502Sjsg */
cik_sdma_enable(struct amdgpu_device * adev,bool enable)398fb4d8502Sjsg static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
399fb4d8502Sjsg {
400fb4d8502Sjsg u32 me_cntl;
401fb4d8502Sjsg int i;
402fb4d8502Sjsg
403fb4d8502Sjsg if (!enable) {
404fb4d8502Sjsg cik_sdma_gfx_stop(adev);
405fb4d8502Sjsg cik_sdma_rlc_stop(adev);
406fb4d8502Sjsg }
407fb4d8502Sjsg
408fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
409fb4d8502Sjsg me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
410fb4d8502Sjsg if (enable)
411fb4d8502Sjsg me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
412fb4d8502Sjsg else
413fb4d8502Sjsg me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
414fb4d8502Sjsg WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
415fb4d8502Sjsg }
416fb4d8502Sjsg }
417fb4d8502Sjsg
418fb4d8502Sjsg /**
419fb4d8502Sjsg * cik_sdma_gfx_resume - setup and start the async dma engines
420fb4d8502Sjsg *
421fb4d8502Sjsg * @adev: amdgpu_device pointer
422fb4d8502Sjsg *
423fb4d8502Sjsg * Set up the gfx DMA ring buffers and enable them (CIK).
424fb4d8502Sjsg * Returns 0 for success, error for failure.
425fb4d8502Sjsg */
cik_sdma_gfx_resume(struct amdgpu_device * adev)426fb4d8502Sjsg static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
427fb4d8502Sjsg {
428fb4d8502Sjsg struct amdgpu_ring *ring;
429fb4d8502Sjsg u32 rb_cntl, ib_cntl;
430fb4d8502Sjsg u32 rb_bufsz;
431fb4d8502Sjsg int i, j, r;
432fb4d8502Sjsg
433fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
434fb4d8502Sjsg ring = &adev->sdma.instance[i].ring;
435fb4d8502Sjsg
436fb4d8502Sjsg mutex_lock(&adev->srbm_mutex);
437fb4d8502Sjsg for (j = 0; j < 16; j++) {
438fb4d8502Sjsg cik_srbm_select(adev, 0, 0, 0, j);
439fb4d8502Sjsg /* SDMA GFX */
440fb4d8502Sjsg WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
441fb4d8502Sjsg WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
442fb4d8502Sjsg /* XXX SDMA RLC - todo */
443fb4d8502Sjsg }
444fb4d8502Sjsg cik_srbm_select(adev, 0, 0, 0, 0);
445fb4d8502Sjsg mutex_unlock(&adev->srbm_mutex);
446fb4d8502Sjsg
447fb4d8502Sjsg WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
448fb4d8502Sjsg adev->gfx.config.gb_addr_config & 0x70);
449fb4d8502Sjsg
450fb4d8502Sjsg WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
451fb4d8502Sjsg WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
452fb4d8502Sjsg
453fb4d8502Sjsg /* Set ring buffer size in dwords */
454fb4d8502Sjsg rb_bufsz = order_base_2(ring->ring_size / 4);
455fb4d8502Sjsg rb_cntl = rb_bufsz << 1;
456fb4d8502Sjsg #ifdef __BIG_ENDIAN
457fb4d8502Sjsg rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
458fb4d8502Sjsg SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
459fb4d8502Sjsg #endif
460fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
461fb4d8502Sjsg
462fb4d8502Sjsg /* Initialize the ring buffer's read and write pointers */
463fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
464fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
465fb4d8502Sjsg WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
466fb4d8502Sjsg WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
467fb4d8502Sjsg
468fb4d8502Sjsg /* set the wb address whether it's enabled or not */
469fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
4701bb76ff1Sjsg upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
471fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
4721bb76ff1Sjsg ((ring->rptr_gpu_addr) & 0xFFFFFFFC));
473fb4d8502Sjsg
474fb4d8502Sjsg rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
475fb4d8502Sjsg
476fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
477fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
478fb4d8502Sjsg
479fb4d8502Sjsg ring->wptr = 0;
4801bb76ff1Sjsg WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
481fb4d8502Sjsg
482fb4d8502Sjsg /* enable DMA RB */
483fb4d8502Sjsg WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
484fb4d8502Sjsg rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
485fb4d8502Sjsg
486fb4d8502Sjsg ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
487fb4d8502Sjsg #ifdef __BIG_ENDIAN
488fb4d8502Sjsg ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
489fb4d8502Sjsg #endif
490fb4d8502Sjsg /* enable DMA IBs */
491fb4d8502Sjsg WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
492fb4d8502Sjsg }
493fb4d8502Sjsg
494fb4d8502Sjsg cik_sdma_enable(adev, true);
495fb4d8502Sjsg
496fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
497fb4d8502Sjsg ring = &adev->sdma.instance[i].ring;
498c349dbc7Sjsg r = amdgpu_ring_test_helper(ring);
499c349dbc7Sjsg if (r)
500fb4d8502Sjsg return r;
501fb4d8502Sjsg
502fb4d8502Sjsg if (adev->mman.buffer_funcs_ring == ring)
503fb4d8502Sjsg amdgpu_ttm_set_buffer_funcs_status(adev, true);
504fb4d8502Sjsg }
505fb4d8502Sjsg
506fb4d8502Sjsg return 0;
507fb4d8502Sjsg }
508fb4d8502Sjsg
509fb4d8502Sjsg /**
510fb4d8502Sjsg * cik_sdma_rlc_resume - setup and start the async dma engines
511fb4d8502Sjsg *
512fb4d8502Sjsg * @adev: amdgpu_device pointer
513fb4d8502Sjsg *
514fb4d8502Sjsg * Set up the compute DMA queues and enable them (CIK).
515fb4d8502Sjsg * Returns 0 for success, error for failure.
516fb4d8502Sjsg */
cik_sdma_rlc_resume(struct amdgpu_device * adev)517fb4d8502Sjsg static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
518fb4d8502Sjsg {
519fb4d8502Sjsg /* XXX todo */
520fb4d8502Sjsg return 0;
521fb4d8502Sjsg }
522fb4d8502Sjsg
523fb4d8502Sjsg /**
524fb4d8502Sjsg * cik_sdma_load_microcode - load the sDMA ME ucode
525fb4d8502Sjsg *
526fb4d8502Sjsg * @adev: amdgpu_device pointer
527fb4d8502Sjsg *
528fb4d8502Sjsg * Loads the sDMA0/1 ucode.
529fb4d8502Sjsg * Returns 0 for success, -EINVAL if the ucode is not available.
530fb4d8502Sjsg */
cik_sdma_load_microcode(struct amdgpu_device * adev)531fb4d8502Sjsg static int cik_sdma_load_microcode(struct amdgpu_device *adev)
532fb4d8502Sjsg {
533fb4d8502Sjsg const struct sdma_firmware_header_v1_0 *hdr;
534fb4d8502Sjsg const __le32 *fw_data;
535fb4d8502Sjsg u32 fw_size;
536fb4d8502Sjsg int i, j;
537fb4d8502Sjsg
538fb4d8502Sjsg /* halt the MEs */
539fb4d8502Sjsg cik_sdma_enable(adev, false);
540fb4d8502Sjsg
541fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
542fb4d8502Sjsg if (!adev->sdma.instance[i].fw)
543fb4d8502Sjsg return -EINVAL;
544fb4d8502Sjsg hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
545fb4d8502Sjsg amdgpu_ucode_print_sdma_hdr(&hdr->header);
546fb4d8502Sjsg fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
547fb4d8502Sjsg adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
548fb4d8502Sjsg adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
549fb4d8502Sjsg if (adev->sdma.instance[i].feature_version >= 20)
550fb4d8502Sjsg adev->sdma.instance[i].burst_nop = true;
551fb4d8502Sjsg fw_data = (const __le32 *)
552fb4d8502Sjsg (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
553fb4d8502Sjsg WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
554fb4d8502Sjsg for (j = 0; j < fw_size; j++)
555fb4d8502Sjsg WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
556fb4d8502Sjsg WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
557fb4d8502Sjsg }
558fb4d8502Sjsg
559fb4d8502Sjsg return 0;
560fb4d8502Sjsg }
561fb4d8502Sjsg
562fb4d8502Sjsg /**
563fb4d8502Sjsg * cik_sdma_start - setup and start the async dma engines
564fb4d8502Sjsg *
565fb4d8502Sjsg * @adev: amdgpu_device pointer
566fb4d8502Sjsg *
567fb4d8502Sjsg * Set up the DMA engines and enable them (CIK).
568fb4d8502Sjsg * Returns 0 for success, error for failure.
569fb4d8502Sjsg */
cik_sdma_start(struct amdgpu_device * adev)570fb4d8502Sjsg static int cik_sdma_start(struct amdgpu_device *adev)
571fb4d8502Sjsg {
572fb4d8502Sjsg int r;
573fb4d8502Sjsg
574fb4d8502Sjsg r = cik_sdma_load_microcode(adev);
575fb4d8502Sjsg if (r)
576fb4d8502Sjsg return r;
577fb4d8502Sjsg
578fb4d8502Sjsg /* halt the engine before programing */
579fb4d8502Sjsg cik_sdma_enable(adev, false);
580fb4d8502Sjsg /* enable sdma ring preemption */
581fb4d8502Sjsg cik_ctx_switch_enable(adev, true);
582fb4d8502Sjsg
583fb4d8502Sjsg /* start the gfx rings and rlc compute queues */
584fb4d8502Sjsg r = cik_sdma_gfx_resume(adev);
585fb4d8502Sjsg if (r)
586fb4d8502Sjsg return r;
587fb4d8502Sjsg r = cik_sdma_rlc_resume(adev);
588fb4d8502Sjsg if (r)
589fb4d8502Sjsg return r;
590fb4d8502Sjsg
591fb4d8502Sjsg return 0;
592fb4d8502Sjsg }
593fb4d8502Sjsg
594fb4d8502Sjsg /**
595fb4d8502Sjsg * cik_sdma_ring_test_ring - simple async dma engine test
596fb4d8502Sjsg *
597fb4d8502Sjsg * @ring: amdgpu_ring structure holding ring information
598fb4d8502Sjsg *
599fb4d8502Sjsg * Test the DMA engine by writing using it to write an
600fb4d8502Sjsg * value to memory. (CIK).
601fb4d8502Sjsg * Returns 0 for success, error for failure.
602fb4d8502Sjsg */
cik_sdma_ring_test_ring(struct amdgpu_ring * ring)603fb4d8502Sjsg static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
604fb4d8502Sjsg {
605fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
606fb4d8502Sjsg unsigned i;
607fb4d8502Sjsg unsigned index;
608fb4d8502Sjsg int r;
609fb4d8502Sjsg u32 tmp;
610fb4d8502Sjsg u64 gpu_addr;
611fb4d8502Sjsg
612fb4d8502Sjsg r = amdgpu_device_wb_get(adev, &index);
613c349dbc7Sjsg if (r)
614fb4d8502Sjsg return r;
615fb4d8502Sjsg
616fb4d8502Sjsg gpu_addr = adev->wb.gpu_addr + (index * 4);
617fb4d8502Sjsg tmp = 0xCAFEDEAD;
618fb4d8502Sjsg adev->wb.wb[index] = cpu_to_le32(tmp);
619fb4d8502Sjsg
620fb4d8502Sjsg r = amdgpu_ring_alloc(ring, 5);
621c349dbc7Sjsg if (r)
622c349dbc7Sjsg goto error_free_wb;
623c349dbc7Sjsg
624fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
625fb4d8502Sjsg amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
626fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
627fb4d8502Sjsg amdgpu_ring_write(ring, 1); /* number of DWs to follow */
628fb4d8502Sjsg amdgpu_ring_write(ring, 0xDEADBEEF);
629fb4d8502Sjsg amdgpu_ring_commit(ring);
630fb4d8502Sjsg
631fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
632fb4d8502Sjsg tmp = le32_to_cpu(adev->wb.wb[index]);
633fb4d8502Sjsg if (tmp == 0xDEADBEEF)
634fb4d8502Sjsg break;
635c349dbc7Sjsg udelay(1);
636fb4d8502Sjsg }
637fb4d8502Sjsg
638c349dbc7Sjsg if (i >= adev->usec_timeout)
639c349dbc7Sjsg r = -ETIMEDOUT;
640c349dbc7Sjsg
641c349dbc7Sjsg error_free_wb:
642fb4d8502Sjsg amdgpu_device_wb_free(adev, index);
643fb4d8502Sjsg return r;
644fb4d8502Sjsg }
645fb4d8502Sjsg
646fb4d8502Sjsg /**
647fb4d8502Sjsg * cik_sdma_ring_test_ib - test an IB on the DMA engine
648fb4d8502Sjsg *
649fb4d8502Sjsg * @ring: amdgpu_ring structure holding ring information
6505ca02815Sjsg * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
651fb4d8502Sjsg *
652fb4d8502Sjsg * Test a simple IB in the DMA ring (CIK).
653fb4d8502Sjsg * Returns 0 on success, error on failure.
654fb4d8502Sjsg */
cik_sdma_ring_test_ib(struct amdgpu_ring * ring,long timeout)655fb4d8502Sjsg static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
656fb4d8502Sjsg {
657fb4d8502Sjsg struct amdgpu_device *adev = ring->adev;
658fb4d8502Sjsg struct amdgpu_ib ib;
659fb4d8502Sjsg struct dma_fence *f = NULL;
660fb4d8502Sjsg unsigned index;
661fb4d8502Sjsg u32 tmp = 0;
662fb4d8502Sjsg u64 gpu_addr;
663fb4d8502Sjsg long r;
664fb4d8502Sjsg
665fb4d8502Sjsg r = amdgpu_device_wb_get(adev, &index);
666c349dbc7Sjsg if (r)
667fb4d8502Sjsg return r;
668fb4d8502Sjsg
669fb4d8502Sjsg gpu_addr = adev->wb.gpu_addr + (index * 4);
670fb4d8502Sjsg tmp = 0xCAFEDEAD;
671fb4d8502Sjsg adev->wb.wb[index] = cpu_to_le32(tmp);
672fb4d8502Sjsg memset(&ib, 0, sizeof(ib));
673ad8b1aafSjsg r = amdgpu_ib_get(adev, NULL, 256,
674ad8b1aafSjsg AMDGPU_IB_POOL_DIRECT, &ib);
675c349dbc7Sjsg if (r)
676fb4d8502Sjsg goto err0;
677fb4d8502Sjsg
678fb4d8502Sjsg ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
679fb4d8502Sjsg SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
680fb4d8502Sjsg ib.ptr[1] = lower_32_bits(gpu_addr);
681fb4d8502Sjsg ib.ptr[2] = upper_32_bits(gpu_addr);
682fb4d8502Sjsg ib.ptr[3] = 1;
683fb4d8502Sjsg ib.ptr[4] = 0xDEADBEEF;
684fb4d8502Sjsg ib.length_dw = 5;
685fb4d8502Sjsg r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
686fb4d8502Sjsg if (r)
687fb4d8502Sjsg goto err1;
688fb4d8502Sjsg
689fb4d8502Sjsg r = dma_fence_wait_timeout(f, false, timeout);
690fb4d8502Sjsg if (r == 0) {
691fb4d8502Sjsg r = -ETIMEDOUT;
692fb4d8502Sjsg goto err1;
693fb4d8502Sjsg } else if (r < 0) {
694fb4d8502Sjsg goto err1;
695fb4d8502Sjsg }
696fb4d8502Sjsg tmp = le32_to_cpu(adev->wb.wb[index]);
697c349dbc7Sjsg if (tmp == 0xDEADBEEF)
698fb4d8502Sjsg r = 0;
699c349dbc7Sjsg else
700fb4d8502Sjsg r = -EINVAL;
701fb4d8502Sjsg
702fb4d8502Sjsg err1:
703fb4d8502Sjsg amdgpu_ib_free(adev, &ib, NULL);
704fb4d8502Sjsg dma_fence_put(f);
705fb4d8502Sjsg err0:
706fb4d8502Sjsg amdgpu_device_wb_free(adev, index);
707fb4d8502Sjsg return r;
708fb4d8502Sjsg }
709fb4d8502Sjsg
710fb4d8502Sjsg /**
7115ca02815Sjsg * cik_sdma_vm_copy_pte - update PTEs by copying them from the GART
712fb4d8502Sjsg *
713fb4d8502Sjsg * @ib: indirect buffer to fill with commands
714fb4d8502Sjsg * @pe: addr of the page entry
715fb4d8502Sjsg * @src: src addr to copy from
716fb4d8502Sjsg * @count: number of page entries to update
717fb4d8502Sjsg *
718fb4d8502Sjsg * Update PTEs by copying them from the GART using sDMA (CIK).
719fb4d8502Sjsg */
cik_sdma_vm_copy_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t src,unsigned count)720fb4d8502Sjsg static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
721fb4d8502Sjsg uint64_t pe, uint64_t src,
722fb4d8502Sjsg unsigned count)
723fb4d8502Sjsg {
724fb4d8502Sjsg unsigned bytes = count * 8;
725fb4d8502Sjsg
726fb4d8502Sjsg ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
727fb4d8502Sjsg SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
728fb4d8502Sjsg ib->ptr[ib->length_dw++] = bytes;
729fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
730fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(src);
731fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(src);
732fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(pe);
733fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe);
734fb4d8502Sjsg }
735fb4d8502Sjsg
736fb4d8502Sjsg /**
7375ca02815Sjsg * cik_sdma_vm_write_pte - update PTEs by writing them manually
738fb4d8502Sjsg *
739fb4d8502Sjsg * @ib: indirect buffer to fill with commands
740fb4d8502Sjsg * @pe: addr of the page entry
741fb4d8502Sjsg * @value: dst addr to write into pe
742fb4d8502Sjsg * @count: number of page entries to update
743fb4d8502Sjsg * @incr: increase next addr by incr bytes
744fb4d8502Sjsg *
745fb4d8502Sjsg * Update PTEs by writing them manually using sDMA (CIK).
746fb4d8502Sjsg */
cik_sdma_vm_write_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t value,unsigned count,uint32_t incr)747fb4d8502Sjsg static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
748fb4d8502Sjsg uint64_t value, unsigned count,
749fb4d8502Sjsg uint32_t incr)
750fb4d8502Sjsg {
751fb4d8502Sjsg unsigned ndw = count * 2;
752fb4d8502Sjsg
753fb4d8502Sjsg ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
754fb4d8502Sjsg SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
755fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(pe);
756fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe);
757fb4d8502Sjsg ib->ptr[ib->length_dw++] = ndw;
758fb4d8502Sjsg for (; ndw > 0; ndw -= 2) {
759fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(value);
760fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(value);
761fb4d8502Sjsg value += incr;
762fb4d8502Sjsg }
763fb4d8502Sjsg }
764fb4d8502Sjsg
765fb4d8502Sjsg /**
7665ca02815Sjsg * cik_sdma_vm_set_pte_pde - update the page tables using sDMA
767fb4d8502Sjsg *
768fb4d8502Sjsg * @ib: indirect buffer to fill with commands
769fb4d8502Sjsg * @pe: addr of the page entry
770fb4d8502Sjsg * @addr: dst addr to write into pe
771fb4d8502Sjsg * @count: number of page entries to update
772fb4d8502Sjsg * @incr: increase next addr by incr bytes
773fb4d8502Sjsg * @flags: access flags
774fb4d8502Sjsg *
775fb4d8502Sjsg * Update the page tables using sDMA (CIK).
776fb4d8502Sjsg */
cik_sdma_vm_set_pte_pde(struct amdgpu_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint64_t flags)777fb4d8502Sjsg static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
778fb4d8502Sjsg uint64_t addr, unsigned count,
779fb4d8502Sjsg uint32_t incr, uint64_t flags)
780fb4d8502Sjsg {
781fb4d8502Sjsg /* for physically contiguous pages (vram) */
782fb4d8502Sjsg ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
783fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
784fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(pe);
785fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
786fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(flags);
787fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
788fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(addr);
789fb4d8502Sjsg ib->ptr[ib->length_dw++] = incr; /* increment size */
790fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0;
791fb4d8502Sjsg ib->ptr[ib->length_dw++] = count; /* number of entries */
792fb4d8502Sjsg }
793fb4d8502Sjsg
794fb4d8502Sjsg /**
7955ca02815Sjsg * cik_sdma_ring_pad_ib - pad the IB to the required number of dw
796fb4d8502Sjsg *
7975ca02815Sjsg * @ring: amdgpu_ring structure holding ring information
798fb4d8502Sjsg * @ib: indirect buffer to fill with padding
799fb4d8502Sjsg *
800fb4d8502Sjsg */
cik_sdma_ring_pad_ib(struct amdgpu_ring * ring,struct amdgpu_ib * ib)801fb4d8502Sjsg static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
802fb4d8502Sjsg {
803c349dbc7Sjsg struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
804fb4d8502Sjsg u32 pad_count;
805fb4d8502Sjsg int i;
806fb4d8502Sjsg
807c349dbc7Sjsg pad_count = (-ib->length_dw) & 7;
808fb4d8502Sjsg for (i = 0; i < pad_count; i++)
809fb4d8502Sjsg if (sdma && sdma->burst_nop && (i == 0))
810fb4d8502Sjsg ib->ptr[ib->length_dw++] =
811fb4d8502Sjsg SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
812fb4d8502Sjsg SDMA_NOP_COUNT(pad_count - 1);
813fb4d8502Sjsg else
814fb4d8502Sjsg ib->ptr[ib->length_dw++] =
815fb4d8502Sjsg SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
816fb4d8502Sjsg }
817fb4d8502Sjsg
818fb4d8502Sjsg /**
819fb4d8502Sjsg * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
820fb4d8502Sjsg *
821fb4d8502Sjsg * @ring: amdgpu_ring pointer
822fb4d8502Sjsg *
823fb4d8502Sjsg * Make sure all previous operations are completed (CIK).
824fb4d8502Sjsg */
cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring * ring)825fb4d8502Sjsg static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
826fb4d8502Sjsg {
827fb4d8502Sjsg uint32_t seq = ring->fence_drv.sync_seq;
828fb4d8502Sjsg uint64_t addr = ring->fence_drv.gpu_addr;
829fb4d8502Sjsg
830fb4d8502Sjsg /* wait for idle */
831fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
832fb4d8502Sjsg SDMA_POLL_REG_MEM_EXTRA_OP(0) |
833fb4d8502Sjsg SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
834fb4d8502Sjsg SDMA_POLL_REG_MEM_EXTRA_M));
835fb4d8502Sjsg amdgpu_ring_write(ring, addr & 0xfffffffc);
836fb4d8502Sjsg amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
837fb4d8502Sjsg amdgpu_ring_write(ring, seq); /* reference */
838fb4d8502Sjsg amdgpu_ring_write(ring, 0xffffffff); /* mask */
839fb4d8502Sjsg amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
840fb4d8502Sjsg }
841fb4d8502Sjsg
842fb4d8502Sjsg /**
843fb4d8502Sjsg * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
844fb4d8502Sjsg *
845fb4d8502Sjsg * @ring: amdgpu_ring pointer
8465ca02815Sjsg * @vmid: vmid number to use
8475ca02815Sjsg * @pd_addr: address
848fb4d8502Sjsg *
849fb4d8502Sjsg * Update the page table base and flush the VM TLB
850fb4d8502Sjsg * using sDMA (CIK).
851fb4d8502Sjsg */
cik_sdma_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)852fb4d8502Sjsg static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
853fb4d8502Sjsg unsigned vmid, uint64_t pd_addr)
854fb4d8502Sjsg {
855fb4d8502Sjsg u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
856fb4d8502Sjsg SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
857fb4d8502Sjsg
858fb4d8502Sjsg amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
859fb4d8502Sjsg
860fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
861fb4d8502Sjsg amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
862fb4d8502Sjsg amdgpu_ring_write(ring, 0);
863fb4d8502Sjsg amdgpu_ring_write(ring, 0); /* reference */
864fb4d8502Sjsg amdgpu_ring_write(ring, 0); /* mask */
865fb4d8502Sjsg amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
866fb4d8502Sjsg }
867fb4d8502Sjsg
cik_sdma_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)868fb4d8502Sjsg static void cik_sdma_ring_emit_wreg(struct amdgpu_ring *ring,
869fb4d8502Sjsg uint32_t reg, uint32_t val)
870fb4d8502Sjsg {
871fb4d8502Sjsg amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
872fb4d8502Sjsg amdgpu_ring_write(ring, reg);
873fb4d8502Sjsg amdgpu_ring_write(ring, val);
874fb4d8502Sjsg }
875fb4d8502Sjsg
cik_enable_sdma_mgcg(struct amdgpu_device * adev,bool enable)876fb4d8502Sjsg static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
877fb4d8502Sjsg bool enable)
878fb4d8502Sjsg {
879fb4d8502Sjsg u32 orig, data;
880fb4d8502Sjsg
881fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
882fb4d8502Sjsg WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
883fb4d8502Sjsg WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
884fb4d8502Sjsg } else {
885fb4d8502Sjsg orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
886fb4d8502Sjsg data |= 0xff000000;
887fb4d8502Sjsg if (data != orig)
888fb4d8502Sjsg WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
889fb4d8502Sjsg
890fb4d8502Sjsg orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
891fb4d8502Sjsg data |= 0xff000000;
892fb4d8502Sjsg if (data != orig)
893fb4d8502Sjsg WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
894fb4d8502Sjsg }
895fb4d8502Sjsg }
896fb4d8502Sjsg
cik_enable_sdma_mgls(struct amdgpu_device * adev,bool enable)897fb4d8502Sjsg static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
898fb4d8502Sjsg bool enable)
899fb4d8502Sjsg {
900fb4d8502Sjsg u32 orig, data;
901fb4d8502Sjsg
902fb4d8502Sjsg if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
903fb4d8502Sjsg orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
904fb4d8502Sjsg data |= 0x100;
905fb4d8502Sjsg if (orig != data)
906fb4d8502Sjsg WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
907fb4d8502Sjsg
908fb4d8502Sjsg orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
909fb4d8502Sjsg data |= 0x100;
910fb4d8502Sjsg if (orig != data)
911fb4d8502Sjsg WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
912fb4d8502Sjsg } else {
913fb4d8502Sjsg orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
914fb4d8502Sjsg data &= ~0x100;
915fb4d8502Sjsg if (orig != data)
916fb4d8502Sjsg WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
917fb4d8502Sjsg
918fb4d8502Sjsg orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
919fb4d8502Sjsg data &= ~0x100;
920fb4d8502Sjsg if (orig != data)
921fb4d8502Sjsg WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
922fb4d8502Sjsg }
923fb4d8502Sjsg }
924fb4d8502Sjsg
cik_sdma_early_init(void * handle)925fb4d8502Sjsg static int cik_sdma_early_init(void *handle)
926fb4d8502Sjsg {
927fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
928fb4d8502Sjsg
929fb4d8502Sjsg adev->sdma.num_instances = SDMA_MAX_INSTANCE;
930fb4d8502Sjsg
931fb4d8502Sjsg cik_sdma_set_ring_funcs(adev);
932fb4d8502Sjsg cik_sdma_set_irq_funcs(adev);
933fb4d8502Sjsg cik_sdma_set_buffer_funcs(adev);
934fb4d8502Sjsg cik_sdma_set_vm_pte_funcs(adev);
935fb4d8502Sjsg
936fb4d8502Sjsg return 0;
937fb4d8502Sjsg }
938fb4d8502Sjsg
cik_sdma_sw_init(void * handle)939fb4d8502Sjsg static int cik_sdma_sw_init(void *handle)
940fb4d8502Sjsg {
941fb4d8502Sjsg struct amdgpu_ring *ring;
942fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
943fb4d8502Sjsg int r, i;
944fb4d8502Sjsg
945fb4d8502Sjsg r = cik_sdma_init_microcode(adev);
946fb4d8502Sjsg if (r) {
947fb4d8502Sjsg DRM_ERROR("Failed to load sdma firmware!\n");
948fb4d8502Sjsg return r;
949fb4d8502Sjsg }
950fb4d8502Sjsg
951fb4d8502Sjsg /* SDMA trap event */
952c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
953fb4d8502Sjsg &adev->sdma.trap_irq);
954fb4d8502Sjsg if (r)
955fb4d8502Sjsg return r;
956fb4d8502Sjsg
957fb4d8502Sjsg /* SDMA Privileged inst */
958c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
959fb4d8502Sjsg &adev->sdma.illegal_inst_irq);
960fb4d8502Sjsg if (r)
961fb4d8502Sjsg return r;
962fb4d8502Sjsg
963fb4d8502Sjsg /* SDMA Privileged inst */
964c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 247,
965fb4d8502Sjsg &adev->sdma.illegal_inst_irq);
966fb4d8502Sjsg if (r)
967fb4d8502Sjsg return r;
968fb4d8502Sjsg
969fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
970fb4d8502Sjsg ring = &adev->sdma.instance[i].ring;
971fb4d8502Sjsg ring->ring_obj = NULL;
972fb4d8502Sjsg snprintf(ring->name, sizeof(ring->name), "sdma%d", i);
973fb4d8502Sjsg r = amdgpu_ring_init(adev, ring, 1024,
974fb4d8502Sjsg &adev->sdma.trap_irq,
9755ca02815Sjsg (i == 0) ? AMDGPU_SDMA_IRQ_INSTANCE0 :
976ad8b1aafSjsg AMDGPU_SDMA_IRQ_INSTANCE1,
9775ca02815Sjsg AMDGPU_RING_PRIO_DEFAULT, NULL);
978fb4d8502Sjsg if (r)
979fb4d8502Sjsg return r;
980fb4d8502Sjsg }
981fb4d8502Sjsg
982fb4d8502Sjsg return r;
983fb4d8502Sjsg }
984fb4d8502Sjsg
cik_sdma_sw_fini(void * handle)985fb4d8502Sjsg static int cik_sdma_sw_fini(void *handle)
986fb4d8502Sjsg {
987fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
988fb4d8502Sjsg int i;
989fb4d8502Sjsg
990fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++)
991fb4d8502Sjsg amdgpu_ring_fini(&adev->sdma.instance[i].ring);
992fb4d8502Sjsg
993fb4d8502Sjsg cik_sdma_free_microcode(adev);
994fb4d8502Sjsg return 0;
995fb4d8502Sjsg }
996fb4d8502Sjsg
cik_sdma_hw_init(void * handle)997fb4d8502Sjsg static int cik_sdma_hw_init(void *handle)
998fb4d8502Sjsg {
999fb4d8502Sjsg int r;
1000fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1001fb4d8502Sjsg
1002fb4d8502Sjsg r = cik_sdma_start(adev);
1003fb4d8502Sjsg if (r)
1004fb4d8502Sjsg return r;
1005fb4d8502Sjsg
1006fb4d8502Sjsg return r;
1007fb4d8502Sjsg }
1008fb4d8502Sjsg
cik_sdma_hw_fini(void * handle)1009fb4d8502Sjsg static int cik_sdma_hw_fini(void *handle)
1010fb4d8502Sjsg {
1011fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1012fb4d8502Sjsg
1013fb4d8502Sjsg cik_ctx_switch_enable(adev, false);
1014fb4d8502Sjsg cik_sdma_enable(adev, false);
1015fb4d8502Sjsg
1016fb4d8502Sjsg return 0;
1017fb4d8502Sjsg }
1018fb4d8502Sjsg
cik_sdma_suspend(void * handle)1019fb4d8502Sjsg static int cik_sdma_suspend(void *handle)
1020fb4d8502Sjsg {
1021fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1022fb4d8502Sjsg
1023fb4d8502Sjsg return cik_sdma_hw_fini(adev);
1024fb4d8502Sjsg }
1025fb4d8502Sjsg
cik_sdma_resume(void * handle)1026fb4d8502Sjsg static int cik_sdma_resume(void *handle)
1027fb4d8502Sjsg {
1028fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1029fb4d8502Sjsg
1030fb4d8502Sjsg cik_sdma_soft_reset(handle);
1031fb4d8502Sjsg
1032fb4d8502Sjsg return cik_sdma_hw_init(adev);
1033fb4d8502Sjsg }
1034fb4d8502Sjsg
cik_sdma_is_idle(void * handle)1035fb4d8502Sjsg static bool cik_sdma_is_idle(void *handle)
1036fb4d8502Sjsg {
1037fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1038fb4d8502Sjsg u32 tmp = RREG32(mmSRBM_STATUS2);
1039fb4d8502Sjsg
1040fb4d8502Sjsg if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1041fb4d8502Sjsg SRBM_STATUS2__SDMA1_BUSY_MASK))
1042fb4d8502Sjsg return false;
1043fb4d8502Sjsg
1044fb4d8502Sjsg return true;
1045fb4d8502Sjsg }
1046fb4d8502Sjsg
cik_sdma_wait_for_idle(void * handle)1047fb4d8502Sjsg static int cik_sdma_wait_for_idle(void *handle)
1048fb4d8502Sjsg {
1049fb4d8502Sjsg unsigned i;
1050fb4d8502Sjsg u32 tmp;
1051fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1052fb4d8502Sjsg
1053fb4d8502Sjsg for (i = 0; i < adev->usec_timeout; i++) {
1054fb4d8502Sjsg tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1055fb4d8502Sjsg SRBM_STATUS2__SDMA1_BUSY_MASK);
1056fb4d8502Sjsg
1057fb4d8502Sjsg if (!tmp)
1058fb4d8502Sjsg return 0;
1059fb4d8502Sjsg udelay(1);
1060fb4d8502Sjsg }
1061fb4d8502Sjsg return -ETIMEDOUT;
1062fb4d8502Sjsg }
1063fb4d8502Sjsg
cik_sdma_soft_reset(void * handle)1064fb4d8502Sjsg static int cik_sdma_soft_reset(void *handle)
1065fb4d8502Sjsg {
1066fb4d8502Sjsg u32 srbm_soft_reset = 0;
1067fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1068ad8b1aafSjsg u32 tmp;
1069fb4d8502Sjsg
1070fb4d8502Sjsg /* sdma0 */
1071fb4d8502Sjsg tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1072fb4d8502Sjsg tmp |= SDMA0_F32_CNTL__HALT_MASK;
1073fb4d8502Sjsg WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1074fb4d8502Sjsg srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1075ad8b1aafSjsg
1076fb4d8502Sjsg /* sdma1 */
1077fb4d8502Sjsg tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1078fb4d8502Sjsg tmp |= SDMA0_F32_CNTL__HALT_MASK;
1079fb4d8502Sjsg WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1080fb4d8502Sjsg srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1081fb4d8502Sjsg
1082fb4d8502Sjsg if (srbm_soft_reset) {
1083fb4d8502Sjsg tmp = RREG32(mmSRBM_SOFT_RESET);
1084fb4d8502Sjsg tmp |= srbm_soft_reset;
1085fb4d8502Sjsg dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1086fb4d8502Sjsg WREG32(mmSRBM_SOFT_RESET, tmp);
1087fb4d8502Sjsg tmp = RREG32(mmSRBM_SOFT_RESET);
1088fb4d8502Sjsg
1089fb4d8502Sjsg udelay(50);
1090fb4d8502Sjsg
1091fb4d8502Sjsg tmp &= ~srbm_soft_reset;
1092fb4d8502Sjsg WREG32(mmSRBM_SOFT_RESET, tmp);
1093fb4d8502Sjsg tmp = RREG32(mmSRBM_SOFT_RESET);
1094fb4d8502Sjsg
1095fb4d8502Sjsg /* Wait a little for things to settle down */
1096fb4d8502Sjsg udelay(50);
1097fb4d8502Sjsg }
1098fb4d8502Sjsg
1099fb4d8502Sjsg return 0;
1100fb4d8502Sjsg }
1101fb4d8502Sjsg
cik_sdma_set_trap_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)1102fb4d8502Sjsg static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1103fb4d8502Sjsg struct amdgpu_irq_src *src,
1104fb4d8502Sjsg unsigned type,
1105fb4d8502Sjsg enum amdgpu_interrupt_state state)
1106fb4d8502Sjsg {
1107fb4d8502Sjsg u32 sdma_cntl;
1108fb4d8502Sjsg
1109fb4d8502Sjsg switch (type) {
1110c349dbc7Sjsg case AMDGPU_SDMA_IRQ_INSTANCE0:
1111fb4d8502Sjsg switch (state) {
1112fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
1113fb4d8502Sjsg sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1114fb4d8502Sjsg sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1115fb4d8502Sjsg WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1116fb4d8502Sjsg break;
1117fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
1118fb4d8502Sjsg sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1119fb4d8502Sjsg sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1120fb4d8502Sjsg WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1121fb4d8502Sjsg break;
1122fb4d8502Sjsg default:
1123fb4d8502Sjsg break;
1124fb4d8502Sjsg }
1125fb4d8502Sjsg break;
1126c349dbc7Sjsg case AMDGPU_SDMA_IRQ_INSTANCE1:
1127fb4d8502Sjsg switch (state) {
1128fb4d8502Sjsg case AMDGPU_IRQ_STATE_DISABLE:
1129fb4d8502Sjsg sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1130fb4d8502Sjsg sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1131fb4d8502Sjsg WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1132fb4d8502Sjsg break;
1133fb4d8502Sjsg case AMDGPU_IRQ_STATE_ENABLE:
1134fb4d8502Sjsg sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1135fb4d8502Sjsg sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1136fb4d8502Sjsg WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1137fb4d8502Sjsg break;
1138fb4d8502Sjsg default:
1139fb4d8502Sjsg break;
1140fb4d8502Sjsg }
1141fb4d8502Sjsg break;
1142fb4d8502Sjsg default:
1143fb4d8502Sjsg break;
1144fb4d8502Sjsg }
1145fb4d8502Sjsg return 0;
1146fb4d8502Sjsg }
1147fb4d8502Sjsg
cik_sdma_process_trap_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)1148fb4d8502Sjsg static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1149fb4d8502Sjsg struct amdgpu_irq_src *source,
1150fb4d8502Sjsg struct amdgpu_iv_entry *entry)
1151fb4d8502Sjsg {
1152fb4d8502Sjsg u8 instance_id, queue_id;
1153fb4d8502Sjsg
1154fb4d8502Sjsg instance_id = (entry->ring_id & 0x3) >> 0;
1155fb4d8502Sjsg queue_id = (entry->ring_id & 0xc) >> 2;
1156fb4d8502Sjsg DRM_DEBUG("IH: SDMA trap\n");
1157fb4d8502Sjsg switch (instance_id) {
1158fb4d8502Sjsg case 0:
1159fb4d8502Sjsg switch (queue_id) {
1160fb4d8502Sjsg case 0:
1161fb4d8502Sjsg amdgpu_fence_process(&adev->sdma.instance[0].ring);
1162fb4d8502Sjsg break;
1163fb4d8502Sjsg case 1:
1164fb4d8502Sjsg /* XXX compute */
1165fb4d8502Sjsg break;
1166fb4d8502Sjsg case 2:
1167fb4d8502Sjsg /* XXX compute */
1168fb4d8502Sjsg break;
1169fb4d8502Sjsg }
1170fb4d8502Sjsg break;
1171fb4d8502Sjsg case 1:
1172fb4d8502Sjsg switch (queue_id) {
1173fb4d8502Sjsg case 0:
1174fb4d8502Sjsg amdgpu_fence_process(&adev->sdma.instance[1].ring);
1175fb4d8502Sjsg break;
1176fb4d8502Sjsg case 1:
1177fb4d8502Sjsg /* XXX compute */
1178fb4d8502Sjsg break;
1179fb4d8502Sjsg case 2:
1180fb4d8502Sjsg /* XXX compute */
1181fb4d8502Sjsg break;
1182fb4d8502Sjsg }
1183fb4d8502Sjsg break;
1184fb4d8502Sjsg }
1185fb4d8502Sjsg
1186fb4d8502Sjsg return 0;
1187fb4d8502Sjsg }
1188fb4d8502Sjsg
cik_sdma_process_illegal_inst_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)1189fb4d8502Sjsg static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1190fb4d8502Sjsg struct amdgpu_irq_src *source,
1191fb4d8502Sjsg struct amdgpu_iv_entry *entry)
1192fb4d8502Sjsg {
1193c349dbc7Sjsg u8 instance_id;
1194c349dbc7Sjsg
1195fb4d8502Sjsg DRM_ERROR("Illegal instruction in SDMA command stream\n");
1196c349dbc7Sjsg instance_id = (entry->ring_id & 0x3) >> 0;
1197c349dbc7Sjsg drm_sched_fault(&adev->sdma.instance[instance_id].ring.sched);
1198fb4d8502Sjsg return 0;
1199fb4d8502Sjsg }
1200fb4d8502Sjsg
cik_sdma_set_clockgating_state(void * handle,enum amd_clockgating_state state)1201fb4d8502Sjsg static int cik_sdma_set_clockgating_state(void *handle,
1202fb4d8502Sjsg enum amd_clockgating_state state)
1203fb4d8502Sjsg {
1204fb4d8502Sjsg bool gate = false;
1205fb4d8502Sjsg struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1206fb4d8502Sjsg
1207fb4d8502Sjsg if (state == AMD_CG_STATE_GATE)
1208fb4d8502Sjsg gate = true;
1209fb4d8502Sjsg
1210fb4d8502Sjsg cik_enable_sdma_mgcg(adev, gate);
1211fb4d8502Sjsg cik_enable_sdma_mgls(adev, gate);
1212fb4d8502Sjsg
1213fb4d8502Sjsg return 0;
1214fb4d8502Sjsg }
1215fb4d8502Sjsg
cik_sdma_set_powergating_state(void * handle,enum amd_powergating_state state)1216fb4d8502Sjsg static int cik_sdma_set_powergating_state(void *handle,
1217fb4d8502Sjsg enum amd_powergating_state state)
1218fb4d8502Sjsg {
1219fb4d8502Sjsg return 0;
1220fb4d8502Sjsg }
1221fb4d8502Sjsg
1222fb4d8502Sjsg static const struct amd_ip_funcs cik_sdma_ip_funcs = {
1223fb4d8502Sjsg .name = "cik_sdma",
1224fb4d8502Sjsg .early_init = cik_sdma_early_init,
1225fb4d8502Sjsg .late_init = NULL,
1226fb4d8502Sjsg .sw_init = cik_sdma_sw_init,
1227fb4d8502Sjsg .sw_fini = cik_sdma_sw_fini,
1228fb4d8502Sjsg .hw_init = cik_sdma_hw_init,
1229fb4d8502Sjsg .hw_fini = cik_sdma_hw_fini,
1230fb4d8502Sjsg .suspend = cik_sdma_suspend,
1231fb4d8502Sjsg .resume = cik_sdma_resume,
1232fb4d8502Sjsg .is_idle = cik_sdma_is_idle,
1233fb4d8502Sjsg .wait_for_idle = cik_sdma_wait_for_idle,
1234fb4d8502Sjsg .soft_reset = cik_sdma_soft_reset,
1235fb4d8502Sjsg .set_clockgating_state = cik_sdma_set_clockgating_state,
1236fb4d8502Sjsg .set_powergating_state = cik_sdma_set_powergating_state,
1237fb4d8502Sjsg };
1238fb4d8502Sjsg
1239fb4d8502Sjsg static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1240fb4d8502Sjsg .type = AMDGPU_RING_TYPE_SDMA,
1241fb4d8502Sjsg .align_mask = 0xf,
1242fb4d8502Sjsg .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
1243fb4d8502Sjsg .support_64bit_ptrs = false,
1244fb4d8502Sjsg .get_rptr = cik_sdma_ring_get_rptr,
1245fb4d8502Sjsg .get_wptr = cik_sdma_ring_get_wptr,
1246fb4d8502Sjsg .set_wptr = cik_sdma_ring_set_wptr,
1247fb4d8502Sjsg .emit_frame_size =
1248fb4d8502Sjsg 6 + /* cik_sdma_ring_emit_hdp_flush */
1249fb4d8502Sjsg 3 + /* hdp invalidate */
1250fb4d8502Sjsg 6 + /* cik_sdma_ring_emit_pipeline_sync */
1251fb4d8502Sjsg CIK_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* cik_sdma_ring_emit_vm_flush */
1252fb4d8502Sjsg 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
1253fb4d8502Sjsg .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
1254fb4d8502Sjsg .emit_ib = cik_sdma_ring_emit_ib,
1255fb4d8502Sjsg .emit_fence = cik_sdma_ring_emit_fence,
1256fb4d8502Sjsg .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
1257fb4d8502Sjsg .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
1258fb4d8502Sjsg .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
1259fb4d8502Sjsg .test_ring = cik_sdma_ring_test_ring,
1260fb4d8502Sjsg .test_ib = cik_sdma_ring_test_ib,
1261fb4d8502Sjsg .insert_nop = cik_sdma_ring_insert_nop,
1262fb4d8502Sjsg .pad_ib = cik_sdma_ring_pad_ib,
1263fb4d8502Sjsg .emit_wreg = cik_sdma_ring_emit_wreg,
1264fb4d8502Sjsg };
1265fb4d8502Sjsg
cik_sdma_set_ring_funcs(struct amdgpu_device * adev)1266fb4d8502Sjsg static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1267fb4d8502Sjsg {
1268fb4d8502Sjsg int i;
1269fb4d8502Sjsg
1270fb4d8502Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
1271fb4d8502Sjsg adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
1272fb4d8502Sjsg adev->sdma.instance[i].ring.me = i;
1273fb4d8502Sjsg }
1274fb4d8502Sjsg }
1275fb4d8502Sjsg
1276fb4d8502Sjsg static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1277fb4d8502Sjsg .set = cik_sdma_set_trap_irq_state,
1278fb4d8502Sjsg .process = cik_sdma_process_trap_irq,
1279fb4d8502Sjsg };
1280fb4d8502Sjsg
1281fb4d8502Sjsg static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1282fb4d8502Sjsg .process = cik_sdma_process_illegal_inst_irq,
1283fb4d8502Sjsg };
1284fb4d8502Sjsg
cik_sdma_set_irq_funcs(struct amdgpu_device * adev)1285fb4d8502Sjsg static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1286fb4d8502Sjsg {
1287fb4d8502Sjsg adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1288fb4d8502Sjsg adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1289fb4d8502Sjsg adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
1290fb4d8502Sjsg }
1291fb4d8502Sjsg
1292fb4d8502Sjsg /**
1293fb4d8502Sjsg * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1294fb4d8502Sjsg *
12955ca02815Sjsg * @ib: indirect buffer to copy to
1296fb4d8502Sjsg * @src_offset: src GPU address
1297fb4d8502Sjsg * @dst_offset: dst GPU address
1298fb4d8502Sjsg * @byte_count: number of bytes to xfer
12995ca02815Sjsg * @tmz: is this a secure operation
1300fb4d8502Sjsg *
1301fb4d8502Sjsg * Copy GPU buffers using the DMA engine (CIK).
1302fb4d8502Sjsg * Used by the amdgpu ttm implementation to move pages if
1303fb4d8502Sjsg * registered as the asic copy callback.
1304fb4d8502Sjsg */
cik_sdma_emit_copy_buffer(struct amdgpu_ib * ib,uint64_t src_offset,uint64_t dst_offset,uint32_t byte_count,bool tmz)1305fb4d8502Sjsg static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
1306fb4d8502Sjsg uint64_t src_offset,
1307fb4d8502Sjsg uint64_t dst_offset,
1308ad8b1aafSjsg uint32_t byte_count,
1309ad8b1aafSjsg bool tmz)
1310fb4d8502Sjsg {
1311fb4d8502Sjsg ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1312fb4d8502Sjsg ib->ptr[ib->length_dw++] = byte_count;
1313fb4d8502Sjsg ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1314fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1315fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1316fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1317fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1318fb4d8502Sjsg }
1319fb4d8502Sjsg
1320fb4d8502Sjsg /**
1321fb4d8502Sjsg * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1322fb4d8502Sjsg *
13235ca02815Sjsg * @ib: indirect buffer to fill
1324fb4d8502Sjsg * @src_data: value to write to buffer
1325fb4d8502Sjsg * @dst_offset: dst GPU address
1326fb4d8502Sjsg * @byte_count: number of bytes to xfer
1327fb4d8502Sjsg *
1328fb4d8502Sjsg * Fill GPU buffers using the DMA engine (CIK).
1329fb4d8502Sjsg */
cik_sdma_emit_fill_buffer(struct amdgpu_ib * ib,uint32_t src_data,uint64_t dst_offset,uint32_t byte_count)1330fb4d8502Sjsg static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
1331fb4d8502Sjsg uint32_t src_data,
1332fb4d8502Sjsg uint64_t dst_offset,
1333fb4d8502Sjsg uint32_t byte_count)
1334fb4d8502Sjsg {
1335fb4d8502Sjsg ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1336fb4d8502Sjsg ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1337fb4d8502Sjsg ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1338fb4d8502Sjsg ib->ptr[ib->length_dw++] = src_data;
1339fb4d8502Sjsg ib->ptr[ib->length_dw++] = byte_count;
1340fb4d8502Sjsg }
1341fb4d8502Sjsg
1342fb4d8502Sjsg static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1343fb4d8502Sjsg .copy_max_bytes = 0x1fffff,
1344fb4d8502Sjsg .copy_num_dw = 7,
1345fb4d8502Sjsg .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1346fb4d8502Sjsg
1347fb4d8502Sjsg .fill_max_bytes = 0x1fffff,
1348fb4d8502Sjsg .fill_num_dw = 5,
1349fb4d8502Sjsg .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1350fb4d8502Sjsg };
1351fb4d8502Sjsg
cik_sdma_set_buffer_funcs(struct amdgpu_device * adev)1352fb4d8502Sjsg static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1353fb4d8502Sjsg {
1354fb4d8502Sjsg adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
1355fb4d8502Sjsg adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
1356fb4d8502Sjsg }
1357fb4d8502Sjsg
1358fb4d8502Sjsg static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1359fb4d8502Sjsg .copy_pte_num_dw = 7,
1360fb4d8502Sjsg .copy_pte = cik_sdma_vm_copy_pte,
1361fb4d8502Sjsg
1362fb4d8502Sjsg .write_pte = cik_sdma_vm_write_pte,
1363fb4d8502Sjsg .set_pte_pde = cik_sdma_vm_set_pte_pde,
1364fb4d8502Sjsg };
1365fb4d8502Sjsg
cik_sdma_set_vm_pte_funcs(struct amdgpu_device * adev)1366fb4d8502Sjsg static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1367fb4d8502Sjsg {
1368fb4d8502Sjsg unsigned i;
1369fb4d8502Sjsg
1370fb4d8502Sjsg adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
1371c349dbc7Sjsg for (i = 0; i < adev->sdma.num_instances; i++) {
1372c349dbc7Sjsg adev->vm_manager.vm_pte_scheds[i] =
1373c349dbc7Sjsg &adev->sdma.instance[i].ring.sched;
1374fb4d8502Sjsg }
1375c349dbc7Sjsg adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
1376fb4d8502Sjsg }
1377fb4d8502Sjsg
1378fb4d8502Sjsg const struct amdgpu_ip_block_version cik_sdma_ip_block =
1379fb4d8502Sjsg {
1380fb4d8502Sjsg .type = AMD_IP_BLOCK_TYPE_SDMA,
1381fb4d8502Sjsg .major = 2,
1382fb4d8502Sjsg .minor = 0,
1383fb4d8502Sjsg .rev = 0,
1384fb4d8502Sjsg .funcs = &cik_sdma_ip_funcs,
1385fb4d8502Sjsg };
1386