1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2011 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg * Authors: Alex Deucher
23fb4d8502Sjsg *
24fb4d8502Sjsg */
25c349dbc7Sjsg
26fb4d8502Sjsg #include <drm/amdgpu_drm.h>
27fb4d8502Sjsg #include "amdgpu.h"
28fb4d8502Sjsg #include "atom.h"
29fb4d8502Sjsg #include "amdgpu_atombios.h"
30fb4d8502Sjsg #include "atombios_i2c.h"
31fb4d8502Sjsg
32fb4d8502Sjsg #define TARGET_HW_I2C_CLOCK 50
33fb4d8502Sjsg
34fb4d8502Sjsg /* these are a limitation of ProcessI2cChannelTransaction not the hw */
35fb4d8502Sjsg #define ATOM_MAX_HW_I2C_WRITE 3
36fb4d8502Sjsg #define ATOM_MAX_HW_I2C_READ 255
37fb4d8502Sjsg
amdgpu_atombios_i2c_process_i2c_ch(struct amdgpu_i2c_chan * chan,u8 slave_addr,u8 flags,u8 * buf,u8 num)38fb4d8502Sjsg static int amdgpu_atombios_i2c_process_i2c_ch(struct amdgpu_i2c_chan *chan,
39fb4d8502Sjsg u8 slave_addr, u8 flags,
40fb4d8502Sjsg u8 *buf, u8 num)
41fb4d8502Sjsg {
42fb4d8502Sjsg struct drm_device *dev = chan->dev;
43*ad8b1aafSjsg struct amdgpu_device *adev = drm_to_adev(dev);
44fb4d8502Sjsg PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION args;
45fb4d8502Sjsg int index = GetIndexIntoMasterTable(COMMAND, ProcessI2cChannelTransaction);
46fb4d8502Sjsg unsigned char *base;
47fb4d8502Sjsg u16 out = cpu_to_le16(0);
48fb4d8502Sjsg int r = 0;
49fb4d8502Sjsg
50fb4d8502Sjsg memset(&args, 0, sizeof(args));
51fb4d8502Sjsg
52fb4d8502Sjsg mutex_lock(&chan->mutex);
53fb4d8502Sjsg
54fb4d8502Sjsg base = (unsigned char *)adev->mode_info.atom_context->scratch;
55fb4d8502Sjsg
56fb4d8502Sjsg if (flags & HW_I2C_WRITE) {
57fb4d8502Sjsg if (num > ATOM_MAX_HW_I2C_WRITE) {
58fb4d8502Sjsg DRM_ERROR("hw i2c: tried to write too many bytes (%d vs 3)\n", num);
59fb4d8502Sjsg r = -EINVAL;
60fb4d8502Sjsg goto done;
61fb4d8502Sjsg }
62fb4d8502Sjsg if (buf == NULL)
63fb4d8502Sjsg args.ucRegIndex = 0;
64fb4d8502Sjsg else
65fb4d8502Sjsg args.ucRegIndex = buf[0];
66fb4d8502Sjsg if (num)
67fb4d8502Sjsg num--;
68fb4d8502Sjsg if (num) {
69fb4d8502Sjsg if (buf) {
70fb4d8502Sjsg memcpy(&out, &buf[1], num);
71fb4d8502Sjsg } else {
72fb4d8502Sjsg DRM_ERROR("hw i2c: missing buf with num > 1\n");
73fb4d8502Sjsg r = -EINVAL;
74fb4d8502Sjsg goto done;
75fb4d8502Sjsg }
76fb4d8502Sjsg }
77fb4d8502Sjsg args.lpI2CDataOut = cpu_to_le16(out);
78fb4d8502Sjsg } else {
79fb4d8502Sjsg args.ucRegIndex = 0;
80fb4d8502Sjsg args.lpI2CDataOut = 0;
81fb4d8502Sjsg }
82fb4d8502Sjsg
83fb4d8502Sjsg args.ucFlag = flags;
84fb4d8502Sjsg args.ucI2CSpeed = TARGET_HW_I2C_CLOCK;
85fb4d8502Sjsg args.ucTransBytes = num;
86fb4d8502Sjsg args.ucSlaveAddr = slave_addr << 1;
87fb4d8502Sjsg args.ucLineNumber = chan->rec.i2c_id;
88fb4d8502Sjsg
89fb4d8502Sjsg amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
90fb4d8502Sjsg
91fb4d8502Sjsg /* error */
92fb4d8502Sjsg if (args.ucStatus != HW_ASSISTED_I2C_STATUS_SUCCESS) {
93fb4d8502Sjsg DRM_DEBUG_KMS("hw_i2c error\n");
94fb4d8502Sjsg r = -EIO;
95fb4d8502Sjsg goto done;
96fb4d8502Sjsg }
97fb4d8502Sjsg
98fb4d8502Sjsg if (!(flags & HW_I2C_WRITE))
99fb4d8502Sjsg amdgpu_atombios_copy_swap(buf, base, num, false);
100fb4d8502Sjsg
101fb4d8502Sjsg done:
102fb4d8502Sjsg mutex_unlock(&chan->mutex);
103fb4d8502Sjsg
104fb4d8502Sjsg return r;
105fb4d8502Sjsg }
106fb4d8502Sjsg
amdgpu_atombios_i2c_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,int num)107fb4d8502Sjsg int amdgpu_atombios_i2c_xfer(struct i2c_adapter *i2c_adap,
108fb4d8502Sjsg struct i2c_msg *msgs, int num)
109fb4d8502Sjsg {
110fb4d8502Sjsg struct amdgpu_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
111fb4d8502Sjsg struct i2c_msg *p;
112fb4d8502Sjsg int i, remaining, current_count, buffer_offset, max_bytes, ret;
113fb4d8502Sjsg u8 flags;
114fb4d8502Sjsg
115fb4d8502Sjsg /* check for bus probe */
116fb4d8502Sjsg p = &msgs[0];
117fb4d8502Sjsg if ((num == 1) && (p->len == 0)) {
118fb4d8502Sjsg ret = amdgpu_atombios_i2c_process_i2c_ch(i2c,
119fb4d8502Sjsg p->addr, HW_I2C_WRITE,
120fb4d8502Sjsg NULL, 0);
121fb4d8502Sjsg if (ret)
122fb4d8502Sjsg return ret;
123fb4d8502Sjsg else
124fb4d8502Sjsg return num;
125fb4d8502Sjsg }
126fb4d8502Sjsg
127fb4d8502Sjsg for (i = 0; i < num; i++) {
128fb4d8502Sjsg p = &msgs[i];
129fb4d8502Sjsg remaining = p->len;
130fb4d8502Sjsg buffer_offset = 0;
131fb4d8502Sjsg /* max_bytes are a limitation of ProcessI2cChannelTransaction not the hw */
132fb4d8502Sjsg if (p->flags & I2C_M_RD) {
133fb4d8502Sjsg max_bytes = ATOM_MAX_HW_I2C_READ;
134fb4d8502Sjsg flags = HW_I2C_READ;
135fb4d8502Sjsg } else {
136fb4d8502Sjsg max_bytes = ATOM_MAX_HW_I2C_WRITE;
137fb4d8502Sjsg flags = HW_I2C_WRITE;
138fb4d8502Sjsg }
139fb4d8502Sjsg while (remaining) {
140fb4d8502Sjsg if (remaining > max_bytes)
141fb4d8502Sjsg current_count = max_bytes;
142fb4d8502Sjsg else
143fb4d8502Sjsg current_count = remaining;
144fb4d8502Sjsg ret = amdgpu_atombios_i2c_process_i2c_ch(i2c,
145fb4d8502Sjsg p->addr, flags,
146fb4d8502Sjsg &p->buf[buffer_offset], current_count);
147fb4d8502Sjsg if (ret)
148fb4d8502Sjsg return ret;
149fb4d8502Sjsg remaining -= current_count;
150fb4d8502Sjsg buffer_offset += current_count;
151fb4d8502Sjsg }
152fb4d8502Sjsg }
153fb4d8502Sjsg
154fb4d8502Sjsg return num;
155fb4d8502Sjsg }
156fb4d8502Sjsg
amdgpu_atombios_i2c_func(struct i2c_adapter * adap)157fb4d8502Sjsg u32 amdgpu_atombios_i2c_func(struct i2c_adapter *adap)
158fb4d8502Sjsg {
159fb4d8502Sjsg return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
160fb4d8502Sjsg }
161fb4d8502Sjsg
amdgpu_atombios_i2c_channel_trans(struct amdgpu_device * adev,u8 slave_addr,u8 line_number,u8 offset,u8 data)162fb4d8502Sjsg void amdgpu_atombios_i2c_channel_trans(struct amdgpu_device *adev, u8 slave_addr, u8 line_number, u8 offset, u8 data)
163fb4d8502Sjsg {
164fb4d8502Sjsg PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION args;
165fb4d8502Sjsg int index = GetIndexIntoMasterTable(COMMAND, ProcessI2cChannelTransaction);
166fb4d8502Sjsg
167fb4d8502Sjsg args.ucRegIndex = offset;
168fb4d8502Sjsg args.lpI2CDataOut = data;
169fb4d8502Sjsg args.ucFlag = 1;
170fb4d8502Sjsg args.ucI2CSpeed = TARGET_HW_I2C_CLOCK;
171fb4d8502Sjsg args.ucTransBytes = 1;
172fb4d8502Sjsg args.ucSlaveAddr = slave_addr;
173fb4d8502Sjsg args.ucLineNumber = line_number;
174fb4d8502Sjsg
175fb4d8502Sjsg amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
176fb4d8502Sjsg }
177