1fb4d8502Sjsg /* 2fb4d8502Sjsg * Copyright 2008 Advanced Micro Devices, Inc. 3fb4d8502Sjsg * Copyright 2008 Red Hat Inc. 4fb4d8502Sjsg * Copyright 2009 Jerome Glisse. 5fb4d8502Sjsg * 6fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 7fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"), 8fb4d8502Sjsg * to deal in the Software without restriction, including without limitation 9fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the 11fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions: 12fb4d8502Sjsg * 13fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in 14fb4d8502Sjsg * all copies or substantial portions of the Software. 15fb4d8502Sjsg * 16fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE. 23fb4d8502Sjsg * 24fb4d8502Sjsg * Authors: Dave Airlie 25fb4d8502Sjsg * Alex Deucher 26fb4d8502Sjsg * Jerome Glisse 27fb4d8502Sjsg */ 28fb4d8502Sjsg #ifndef __AMDGPU_H__ 29fb4d8502Sjsg #define __AMDGPU_H__ 30fb4d8502Sjsg 31ad8b1aafSjsg #ifdef pr_fmt 32ad8b1aafSjsg #undef pr_fmt 33ad8b1aafSjsg #endif 34ad8b1aafSjsg 35ad8b1aafSjsg #define pr_fmt(fmt) "amdgpu: " fmt 36ad8b1aafSjsg 37ad8b1aafSjsg #ifdef dev_fmt 38ad8b1aafSjsg #undef dev_fmt 39ad8b1aafSjsg #endif 40ad8b1aafSjsg 41ad8b1aafSjsg #define dev_fmt(fmt) "amdgpu: " fmt 42ad8b1aafSjsg 43c349dbc7Sjsg #include "amdgpu_ctx.h" 44c349dbc7Sjsg 45fb4d8502Sjsg #include <linux/atomic.h> 46fb4d8502Sjsg #include <linux/wait.h> 47fb4d8502Sjsg #include <linux/list.h> 48fb4d8502Sjsg #include <linux/kref.h> 49fb4d8502Sjsg #include <linux/rbtree.h> 50fb4d8502Sjsg #include <linux/hashtable.h> 51fb4d8502Sjsg #include <linux/dma-fence.h> 52ad8b1aafSjsg #include <linux/pci.h> 53fb4d8502Sjsg 54f005ef32Sjsg #include <drm/ttm/ttm_bo.h> 55fb4d8502Sjsg #include <drm/ttm/ttm_placement.h> 56fb4d8502Sjsg 57fb4d8502Sjsg #include <drm/amdgpu_drm.h> 58c349dbc7Sjsg #include <drm/drm_gem.h> 59c349dbc7Sjsg #include <drm/drm_ioctl.h> 60fb4d8502Sjsg 61fb4d8502Sjsg #include <dev/wscons/wsconsio.h> 62fb4d8502Sjsg #include <dev/wscons/wsdisplayvar.h> 63fb4d8502Sjsg #include <dev/rasops/rasops.h> 64fb4d8502Sjsg 65fb4d8502Sjsg #include <kgd_kfd_interface.h> 66fb4d8502Sjsg #include "dm_pp_interface.h" 67fb4d8502Sjsg #include "kgd_pp_interface.h" 68fb4d8502Sjsg 69fb4d8502Sjsg #include "amd_shared.h" 70fb4d8502Sjsg #include "amdgpu_mode.h" 71fb4d8502Sjsg #include "amdgpu_ih.h" 72fb4d8502Sjsg #include "amdgpu_irq.h" 73fb4d8502Sjsg #include "amdgpu_ucode.h" 74fb4d8502Sjsg #include "amdgpu_ttm.h" 75fb4d8502Sjsg #include "amdgpu_psp.h" 76fb4d8502Sjsg #include "amdgpu_gds.h" 77fb4d8502Sjsg #include "amdgpu_sync.h" 78fb4d8502Sjsg #include "amdgpu_ring.h" 79fb4d8502Sjsg #include "amdgpu_vm.h" 80fb4d8502Sjsg #include "amdgpu_dpm.h" 81fb4d8502Sjsg #include "amdgpu_acp.h" 82fb4d8502Sjsg #include "amdgpu_uvd.h" 83fb4d8502Sjsg #include "amdgpu_vce.h" 84fb4d8502Sjsg #include "amdgpu_vcn.h" 85c349dbc7Sjsg #include "amdgpu_jpeg.h" 86fb4d8502Sjsg #include "amdgpu_gmc.h" 87c349dbc7Sjsg #include "amdgpu_gfx.h" 88c349dbc7Sjsg #include "amdgpu_sdma.h" 891bb76ff1Sjsg #include "amdgpu_lsdma.h" 90c349dbc7Sjsg #include "amdgpu_nbio.h" 915ca02815Sjsg #include "amdgpu_hdp.h" 92fb4d8502Sjsg #include "amdgpu_dm.h" 93fb4d8502Sjsg #include "amdgpu_virt.h" 94c349dbc7Sjsg #include "amdgpu_csa.h" 951bb76ff1Sjsg #include "amdgpu_mes_ctx.h" 96fb4d8502Sjsg #include "amdgpu_gart.h" 97fb4d8502Sjsg #include "amdgpu_debugfs.h" 98fb4d8502Sjsg #include "amdgpu_job.h" 99fb4d8502Sjsg #include "amdgpu_bo_list.h" 100c349dbc7Sjsg #include "amdgpu_gem.h" 101c349dbc7Sjsg #include "amdgpu_doorbell.h" 102c349dbc7Sjsg #include "amdgpu_amdkfd.h" 103c349dbc7Sjsg #include "amdgpu_discovery.h" 104c349dbc7Sjsg #include "amdgpu_mes.h" 105c349dbc7Sjsg #include "amdgpu_umc.h" 106c349dbc7Sjsg #include "amdgpu_mmhub.h" 107ad8b1aafSjsg #include "amdgpu_gfxhub.h" 108c349dbc7Sjsg #include "amdgpu_df.h" 1095ca02815Sjsg #include "amdgpu_smuio.h" 1105ca02815Sjsg #include "amdgpu_fdinfo.h" 1115ca02815Sjsg #include "amdgpu_mca.h" 1121bb76ff1Sjsg #include "amdgpu_ras.h" 113f005ef32Sjsg #include "amdgpu_xcp.h" 114c349dbc7Sjsg 115f005ef32Sjsg #define MAX_GPU_INSTANCE 64 116c349dbc7Sjsg 117c349dbc7Sjsg struct amdgpu_gpu_instance 118c349dbc7Sjsg { 119c349dbc7Sjsg struct amdgpu_device *adev; 120c349dbc7Sjsg int mgpu_fan_enabled; 121c349dbc7Sjsg }; 122c349dbc7Sjsg 123c349dbc7Sjsg struct amdgpu_mgpu_info 124c349dbc7Sjsg { 125c349dbc7Sjsg struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE]; 126c349dbc7Sjsg struct rwlock mutex; 127c349dbc7Sjsg uint32_t num_gpu; 128c349dbc7Sjsg uint32_t num_dgpu; 129c349dbc7Sjsg uint32_t num_apu; 1305ca02815Sjsg 1315ca02815Sjsg /* delayed reset_func for XGMI configuration if necessary */ 1325ca02815Sjsg struct delayed_work delayed_reset_work; 1335ca02815Sjsg bool pending_reset; 1345ca02815Sjsg }; 1355ca02815Sjsg 1365ca02815Sjsg enum amdgpu_ss { 1375ca02815Sjsg AMDGPU_SS_DRV_LOAD, 1385ca02815Sjsg AMDGPU_SS_DEV_D0, 1395ca02815Sjsg AMDGPU_SS_DEV_D3, 1405ca02815Sjsg AMDGPU_SS_DRV_UNLOAD 1415ca02815Sjsg }; 1425ca02815Sjsg 1435ca02815Sjsg struct amdgpu_watchdog_timer 1445ca02815Sjsg { 1455ca02815Sjsg bool timeout_fatal_disable; 1465ca02815Sjsg uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */ 147c349dbc7Sjsg }; 148c349dbc7Sjsg 149c349dbc7Sjsg #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256 150fb4d8502Sjsg 151fb4d8502Sjsg /* 152fb4d8502Sjsg * Modules parameters. 153fb4d8502Sjsg */ 154fb4d8502Sjsg extern int amdgpu_modeset; 155f005ef32Sjsg extern unsigned int amdgpu_vram_limit; 156fb4d8502Sjsg extern int amdgpu_vis_vram_limit; 157fb4d8502Sjsg extern int amdgpu_gart_size; 158fb4d8502Sjsg extern int amdgpu_gtt_size; 159fb4d8502Sjsg extern int amdgpu_moverate; 160fb4d8502Sjsg extern int amdgpu_audio; 161fb4d8502Sjsg extern int amdgpu_disp_priority; 162fb4d8502Sjsg extern int amdgpu_hw_i2c; 163fb4d8502Sjsg extern int amdgpu_pcie_gen2; 164fb4d8502Sjsg extern int amdgpu_msi; 165c349dbc7Sjsg extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH]; 166fb4d8502Sjsg extern int amdgpu_dpm; 167fb4d8502Sjsg extern int amdgpu_fw_load_type; 168fb4d8502Sjsg extern int amdgpu_aspm; 169fb4d8502Sjsg extern int amdgpu_runtime_pm; 170fb4d8502Sjsg extern uint amdgpu_ip_block_mask; 171fb4d8502Sjsg extern int amdgpu_bapm; 172fb4d8502Sjsg extern int amdgpu_deep_color; 173fb4d8502Sjsg extern int amdgpu_vm_size; 174fb4d8502Sjsg extern int amdgpu_vm_block_size; 175fb4d8502Sjsg extern int amdgpu_vm_fragment_size; 176fb4d8502Sjsg extern int amdgpu_vm_fault_stop; 177fb4d8502Sjsg extern int amdgpu_vm_debug; 178fb4d8502Sjsg extern int amdgpu_vm_update_mode; 179c349dbc7Sjsg extern int amdgpu_exp_hw_support; 180fb4d8502Sjsg extern int amdgpu_dc; 181fb4d8502Sjsg extern int amdgpu_sched_jobs; 182fb4d8502Sjsg extern int amdgpu_sched_hw_submission; 183fb4d8502Sjsg extern uint amdgpu_pcie_gen_cap; 184fb4d8502Sjsg extern uint amdgpu_pcie_lane_cap; 1851bb76ff1Sjsg extern u64 amdgpu_cg_mask; 186fb4d8502Sjsg extern uint amdgpu_pg_mask; 187fb4d8502Sjsg extern uint amdgpu_sdma_phase_quantum; 188fb4d8502Sjsg extern char *amdgpu_disable_cu; 189fb4d8502Sjsg extern char *amdgpu_virtual_display; 190fb4d8502Sjsg extern uint amdgpu_pp_feature_mask; 191c349dbc7Sjsg extern uint amdgpu_force_long_training; 192fb4d8502Sjsg extern int amdgpu_lbpw; 193fb4d8502Sjsg extern int amdgpu_compute_multipipe; 194fb4d8502Sjsg extern int amdgpu_gpu_recovery; 195fb4d8502Sjsg extern int amdgpu_emu_mode; 196fb4d8502Sjsg extern uint amdgpu_smu_memory_pool_size; 1975ca02815Sjsg extern int amdgpu_smu_pptable_id; 198c349dbc7Sjsg extern uint amdgpu_dc_feature_mask; 199ad8b1aafSjsg extern uint amdgpu_dc_debug_mask; 2001bb76ff1Sjsg extern uint amdgpu_dc_visual_confirm; 201c349dbc7Sjsg extern uint amdgpu_dm_abm_level; 202ad8b1aafSjsg extern int amdgpu_backlight; 203c349dbc7Sjsg extern struct amdgpu_mgpu_info mgpu_info; 204c349dbc7Sjsg extern int amdgpu_ras_enable; 205c349dbc7Sjsg extern uint amdgpu_ras_mask; 206ad8b1aafSjsg extern int amdgpu_bad_page_threshold; 2071bb76ff1Sjsg extern bool amdgpu_ignore_bad_page_threshold; 2085ca02815Sjsg extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer; 209c349dbc7Sjsg extern int amdgpu_async_gfx_ring; 210c349dbc7Sjsg extern int amdgpu_mcbp; 211c349dbc7Sjsg extern int amdgpu_discovery; 212c349dbc7Sjsg extern int amdgpu_mes; 2131bb76ff1Sjsg extern int amdgpu_mes_kiq; 214c349dbc7Sjsg extern int amdgpu_noretry; 215c349dbc7Sjsg extern int amdgpu_force_asic_type; 2165ca02815Sjsg extern int amdgpu_smartshift_bias; 2171bb76ff1Sjsg extern int amdgpu_use_xgmi_p2p; 218f005ef32Sjsg extern int amdgpu_mtype_local; 219f005ef32Sjsg extern bool enforce_isolation; 220c349dbc7Sjsg #ifdef CONFIG_HSA_AMD 221c349dbc7Sjsg extern int sched_policy; 222ad8b1aafSjsg extern bool debug_evictions; 223ad8b1aafSjsg extern bool no_system_mem_limit; 224f005ef32Sjsg extern int halt_if_hws_hang; 225c349dbc7Sjsg #else 2265ca02815Sjsg static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS; 2275ca02815Sjsg static const bool __maybe_unused debug_evictions; /* = false */ 2285ca02815Sjsg static const bool __maybe_unused no_system_mem_limit; 229f005ef32Sjsg static const int __maybe_unused halt_if_hws_hang; 230c349dbc7Sjsg #endif 2311bb76ff1Sjsg #ifdef CONFIG_HSA_AMD_P2P 2321bb76ff1Sjsg extern bool pcie_p2p; 2331bb76ff1Sjsg #endif 234fb4d8502Sjsg 235ad8b1aafSjsg extern int amdgpu_tmz; 236ad8b1aafSjsg extern int amdgpu_reset_method; 237ad8b1aafSjsg 238fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_SI 239fb4d8502Sjsg extern int amdgpu_si_support; 240fb4d8502Sjsg #endif 241fb4d8502Sjsg #ifdef CONFIG_DRM_AMDGPU_CIK 242fb4d8502Sjsg extern int amdgpu_cik_support; 243fb4d8502Sjsg #endif 244ad8b1aafSjsg extern int amdgpu_num_kcq; 245fb4d8502Sjsg 2461bb76ff1Sjsg #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024) 2471bb76ff1Sjsg extern int amdgpu_vcnfw_log; 248676a087aSjsg extern int amdgpu_sg_display; 2491bb76ff1Sjsg 250f005ef32Sjsg extern int amdgpu_user_partt_mode; 251f005ef32Sjsg 252c349dbc7Sjsg #define AMDGPU_VM_MAX_NUM_CTX 4096 253fb4d8502Sjsg #define AMDGPU_SG_THRESHOLD (256*1024*1024) 254fb4d8502Sjsg #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 255fb4d8502Sjsg #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 256fb4d8502Sjsg #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 257fb4d8502Sjsg #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 258fb4d8502Sjsg #define AMDGPUFB_CONN_LIMIT 4 259fb4d8502Sjsg #define AMDGPU_BIOS_NUM_SCRATCH 16 260fb4d8502Sjsg 261ad8b1aafSjsg #define AMDGPU_VBIOS_VGA_ALLOCATION (9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */ 262ad8b1aafSjsg 263fb4d8502Sjsg /* hard reset data */ 264fb4d8502Sjsg #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 265fb4d8502Sjsg 266fb4d8502Sjsg /* reset flags */ 267fb4d8502Sjsg #define AMDGPU_RESET_GFX (1 << 0) 268fb4d8502Sjsg #define AMDGPU_RESET_COMPUTE (1 << 1) 269fb4d8502Sjsg #define AMDGPU_RESET_DMA (1 << 2) 270fb4d8502Sjsg #define AMDGPU_RESET_CP (1 << 3) 271fb4d8502Sjsg #define AMDGPU_RESET_GRBM (1 << 4) 272fb4d8502Sjsg #define AMDGPU_RESET_DMA1 (1 << 5) 273fb4d8502Sjsg #define AMDGPU_RESET_RLC (1 << 6) 274fb4d8502Sjsg #define AMDGPU_RESET_SEM (1 << 7) 275fb4d8502Sjsg #define AMDGPU_RESET_IH (1 << 8) 276fb4d8502Sjsg #define AMDGPU_RESET_VMC (1 << 9) 277fb4d8502Sjsg #define AMDGPU_RESET_MC (1 << 10) 278fb4d8502Sjsg #define AMDGPU_RESET_DISPLAY (1 << 11) 279fb4d8502Sjsg #define AMDGPU_RESET_UVD (1 << 12) 280fb4d8502Sjsg #define AMDGPU_RESET_VCE (1 << 13) 281fb4d8502Sjsg #define AMDGPU_RESET_VCE1 (1 << 14) 282fb4d8502Sjsg 283fb4d8502Sjsg /* max cursor sizes (in pixels) */ 284fb4d8502Sjsg #define CIK_CURSOR_WIDTH 128 285fb4d8502Sjsg #define CIK_CURSOR_HEIGHT 128 286fb4d8502Sjsg 2871bb76ff1Sjsg /* smart shift bias level limits */ 2885ca02815Sjsg #define AMDGPU_SMARTSHIFT_MAX_BIAS (100) 2895ca02815Sjsg #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100) 2905ca02815Sjsg 291788b966fSjsg /* Extra time delay(in ms) to eliminate the influence of temperature momentary fluctuation */ 292788b966fSjsg #define AMDGPU_SWCTF_EXTRA_DELAY 50 293788b966fSjsg 294f005ef32Sjsg struct amdgpu_xcp_mgr; 295fb4d8502Sjsg struct amdgpu_device; 296fb4d8502Sjsg struct amdgpu_irq_src; 297fb4d8502Sjsg struct amdgpu_fpriv; 298fb4d8502Sjsg struct amdgpu_bo_va_mapping; 299c349dbc7Sjsg struct kfd_vm_fault_info; 300ad8b1aafSjsg struct amdgpu_hive_info; 3015ca02815Sjsg struct amdgpu_reset_context; 3025ca02815Sjsg struct amdgpu_reset_control; 303fb4d8502Sjsg 304fb4d8502Sjsg enum amdgpu_cp_irq { 305c349dbc7Sjsg AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0, 306c349dbc7Sjsg AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP, 307fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 308fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 309fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 310fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 311fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 312fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 313fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 314fb4d8502Sjsg AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 315fb4d8502Sjsg 316fb4d8502Sjsg AMDGPU_CP_IRQ_LAST 317fb4d8502Sjsg }; 318fb4d8502Sjsg 319fb4d8502Sjsg enum amdgpu_thermal_irq { 320fb4d8502Sjsg AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 321fb4d8502Sjsg AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 322fb4d8502Sjsg 323fb4d8502Sjsg AMDGPU_THERMAL_IRQ_LAST 324fb4d8502Sjsg }; 325fb4d8502Sjsg 326fb4d8502Sjsg enum amdgpu_kiq_irq { 327fb4d8502Sjsg AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 328fb4d8502Sjsg AMDGPU_CP_KIQ_IRQ_LAST 329fb4d8502Sjsg }; 330739bb310Sjsg #define SRIOV_USEC_TIMEOUT 1200000 /* wait 12 * 100ms for SRIOV */ 331c349dbc7Sjsg #define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */ 332c349dbc7Sjsg #define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */ 3335ca02815Sjsg #define MAX_KIQ_REG_TRY 1000 334c349dbc7Sjsg 335fb4d8502Sjsg int amdgpu_device_ip_set_clockgating_state(void *dev, 336fb4d8502Sjsg enum amd_ip_block_type block_type, 337fb4d8502Sjsg enum amd_clockgating_state state); 338fb4d8502Sjsg int amdgpu_device_ip_set_powergating_state(void *dev, 339fb4d8502Sjsg enum amd_ip_block_type block_type, 340fb4d8502Sjsg enum amd_powergating_state state); 341fb4d8502Sjsg void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 3421bb76ff1Sjsg u64 *flags); 343fb4d8502Sjsg int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 344fb4d8502Sjsg enum amd_ip_block_type block_type); 345fb4d8502Sjsg bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 346fb4d8502Sjsg enum amd_ip_block_type block_type); 347fb4d8502Sjsg 348fb4d8502Sjsg #define AMDGPU_MAX_IP_NUM 16 349fb4d8502Sjsg 350fb4d8502Sjsg struct amdgpu_ip_block_status { 351fb4d8502Sjsg bool valid; 352fb4d8502Sjsg bool sw; 353fb4d8502Sjsg bool hw; 354fb4d8502Sjsg bool late_initialized; 355fb4d8502Sjsg bool hang; 356fb4d8502Sjsg }; 357fb4d8502Sjsg 358fb4d8502Sjsg struct amdgpu_ip_block_version { 359fb4d8502Sjsg const enum amd_ip_block_type type; 360fb4d8502Sjsg const u32 major; 361fb4d8502Sjsg const u32 minor; 362fb4d8502Sjsg const u32 rev; 363fb4d8502Sjsg const struct amd_ip_funcs *funcs; 364fb4d8502Sjsg }; 365fb4d8502Sjsg 366c349dbc7Sjsg #define HW_REV(_Major, _Minor, _Rev) \ 367c349dbc7Sjsg ((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev))) 368c349dbc7Sjsg 369fb4d8502Sjsg struct amdgpu_ip_block { 370fb4d8502Sjsg struct amdgpu_ip_block_status status; 371fb4d8502Sjsg const struct amdgpu_ip_block_version *version; 372fb4d8502Sjsg }; 373fb4d8502Sjsg 374fb4d8502Sjsg int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 375fb4d8502Sjsg enum amd_ip_block_type type, 376fb4d8502Sjsg u32 major, u32 minor); 377fb4d8502Sjsg 378fb4d8502Sjsg struct amdgpu_ip_block * 379fb4d8502Sjsg amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 380fb4d8502Sjsg enum amd_ip_block_type type); 381fb4d8502Sjsg 382fb4d8502Sjsg int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 383fb4d8502Sjsg const struct amdgpu_ip_block_version *ip_block_version); 384fb4d8502Sjsg 385fb4d8502Sjsg /* 386fb4d8502Sjsg * BIOS. 387fb4d8502Sjsg */ 388fb4d8502Sjsg bool amdgpu_get_bios(struct amdgpu_device *adev); 389fb4d8502Sjsg bool amdgpu_read_bios(struct amdgpu_device *adev); 3901bb76ff1Sjsg bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev, 3911bb76ff1Sjsg u8 *bios, u32 length_bytes); 392fb4d8502Sjsg /* 393fb4d8502Sjsg * Clocks 394fb4d8502Sjsg */ 395fb4d8502Sjsg 396fb4d8502Sjsg #define AMDGPU_MAX_PPLL 3 397fb4d8502Sjsg 398fb4d8502Sjsg struct amdgpu_clock { 399fb4d8502Sjsg struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 400fb4d8502Sjsg struct amdgpu_pll spll; 401fb4d8502Sjsg struct amdgpu_pll mpll; 402fb4d8502Sjsg /* 10 Khz units */ 403fb4d8502Sjsg uint32_t default_mclk; 404fb4d8502Sjsg uint32_t default_sclk; 405fb4d8502Sjsg uint32_t default_dispclk; 406fb4d8502Sjsg uint32_t current_dispclk; 407fb4d8502Sjsg uint32_t dp_extclk; 408fb4d8502Sjsg uint32_t max_pixel_clock; 409fb4d8502Sjsg }; 410fb4d8502Sjsg 411fb4d8502Sjsg /* sub-allocation manager, it has to be protected by another lock. 412fb4d8502Sjsg * By conception this is an helper for other part of the driver 413fb4d8502Sjsg * like the indirect buffer or semaphore, which both have their 414fb4d8502Sjsg * locking. 415fb4d8502Sjsg * 416fb4d8502Sjsg * Principe is simple, we keep a list of sub allocation in offset 417fb4d8502Sjsg * order (first entry has offset == 0, last entry has the highest 418fb4d8502Sjsg * offset). 419fb4d8502Sjsg * 420fb4d8502Sjsg * When allocating new object we first check if there is room at 421fb4d8502Sjsg * the end total_size - (last_object_offset + last_object_size) >= 422fb4d8502Sjsg * alloc_size. If so we allocate new object there. 423fb4d8502Sjsg * 424fb4d8502Sjsg * When there is not enough room at the end, we start waiting for 425fb4d8502Sjsg * each sub object until we reach object_offset+object_size >= 426fb4d8502Sjsg * alloc_size, this object then become the sub object we return. 427fb4d8502Sjsg * 428fb4d8502Sjsg * Alignment can't be bigger than page size. 429fb4d8502Sjsg * 430fb4d8502Sjsg * Hole are not considered for allocation to keep things simple. 431fb4d8502Sjsg * Assumption is that there won't be hole (all object on same 432fb4d8502Sjsg * alignment). 433fb4d8502Sjsg */ 434fb4d8502Sjsg 435fb4d8502Sjsg struct amdgpu_sa_manager { 436f005ef32Sjsg struct drm_suballoc_manager base; 437fb4d8502Sjsg struct amdgpu_bo *bo; 438fb4d8502Sjsg uint64_t gpu_addr; 439fb4d8502Sjsg void *cpu_ptr; 440fb4d8502Sjsg }; 441fb4d8502Sjsg 442fb4d8502Sjsg int amdgpu_fence_slab_init(void); 443fb4d8502Sjsg void amdgpu_fence_slab_fini(void); 444fb4d8502Sjsg 445fb4d8502Sjsg /* 446fb4d8502Sjsg * IRQS. 447fb4d8502Sjsg */ 448fb4d8502Sjsg 449fb4d8502Sjsg struct amdgpu_flip_work { 450fb4d8502Sjsg struct delayed_work flip_work; 451fb4d8502Sjsg struct work_struct unpin_work; 452fb4d8502Sjsg struct amdgpu_device *adev; 453fb4d8502Sjsg int crtc_id; 454fb4d8502Sjsg u32 target_vblank; 455fb4d8502Sjsg uint64_t base; 456fb4d8502Sjsg struct drm_pending_vblank_event *event; 457fb4d8502Sjsg struct amdgpu_bo *old_abo; 458fb4d8502Sjsg unsigned shared_count; 459fb4d8502Sjsg struct dma_fence **shared; 460fb4d8502Sjsg struct dma_fence_cb cb; 461fb4d8502Sjsg bool async; 462fb4d8502Sjsg }; 463fb4d8502Sjsg 464fb4d8502Sjsg 465fb4d8502Sjsg /* 466fb4d8502Sjsg * file private structure 467fb4d8502Sjsg */ 468fb4d8502Sjsg 469fb4d8502Sjsg struct amdgpu_fpriv { 470fb4d8502Sjsg struct amdgpu_vm vm; 471fb4d8502Sjsg struct amdgpu_bo_va *prt_va; 472fb4d8502Sjsg struct amdgpu_bo_va *csa_va; 473fb4d8502Sjsg struct rwlock bo_list_lock; 474fb4d8502Sjsg struct idr bo_list_handles; 475fb4d8502Sjsg struct amdgpu_ctx_mgr ctx_mgr; 476f005ef32Sjsg /** GPU partition selection */ 477f005ef32Sjsg uint32_t xcp_id; 478fb4d8502Sjsg }; 479fb4d8502Sjsg 480c349dbc7Sjsg int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv); 481fb4d8502Sjsg 482fb4d8502Sjsg /* 483fb4d8502Sjsg * Writeback 484fb4d8502Sjsg */ 485f005ef32Sjsg #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 486fb4d8502Sjsg 487fb4d8502Sjsg struct amdgpu_wb { 488fb4d8502Sjsg struct amdgpu_bo *wb_obj; 489fb4d8502Sjsg volatile uint32_t *wb; 490fb4d8502Sjsg uint64_t gpu_addr; 491fb4d8502Sjsg u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 492fb4d8502Sjsg unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 493fb4d8502Sjsg }; 494fb4d8502Sjsg 495fb4d8502Sjsg int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb); 496fb4d8502Sjsg void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb); 497fb4d8502Sjsg 498fb4d8502Sjsg /* 499fb4d8502Sjsg * Benchmarking 500fb4d8502Sjsg */ 5011bb76ff1Sjsg int amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 502fb4d8502Sjsg 503fb4d8502Sjsg /* 504fb4d8502Sjsg * ASIC specific register table accessible by UMD 505fb4d8502Sjsg */ 506fb4d8502Sjsg struct amdgpu_allowed_register_entry { 507fb4d8502Sjsg uint32_t reg_offset; 508fb4d8502Sjsg bool grbm_indexed; 509fb4d8502Sjsg }; 510fb4d8502Sjsg 511c349dbc7Sjsg enum amd_reset_method { 5125ca02815Sjsg AMD_RESET_METHOD_NONE = -1, 513c349dbc7Sjsg AMD_RESET_METHOD_LEGACY = 0, 514c349dbc7Sjsg AMD_RESET_METHOD_MODE0, 515c349dbc7Sjsg AMD_RESET_METHOD_MODE1, 516c349dbc7Sjsg AMD_RESET_METHOD_MODE2, 5175ca02815Sjsg AMD_RESET_METHOD_BACO, 5185ca02815Sjsg AMD_RESET_METHOD_PCI, 5195ca02815Sjsg }; 5205ca02815Sjsg 5215ca02815Sjsg struct amdgpu_video_codec_info { 5225ca02815Sjsg u32 codec_type; 5235ca02815Sjsg u32 max_width; 5245ca02815Sjsg u32 max_height; 5255ca02815Sjsg u32 max_pixels_per_frame; 5265ca02815Sjsg u32 max_level; 5275ca02815Sjsg }; 5285ca02815Sjsg 5295ca02815Sjsg #define codec_info_build(type, width, height, level) \ 5305ca02815Sjsg .codec_type = type,\ 5315ca02815Sjsg .max_width = width,\ 5325ca02815Sjsg .max_height = height,\ 5335ca02815Sjsg .max_pixels_per_frame = height * width,\ 5345ca02815Sjsg .max_level = level, 5355ca02815Sjsg 5365ca02815Sjsg struct amdgpu_video_codecs { 5375ca02815Sjsg const u32 codec_count; 5385ca02815Sjsg const struct amdgpu_video_codec_info *codec_array; 539c349dbc7Sjsg }; 540c349dbc7Sjsg 541fb4d8502Sjsg /* 542fb4d8502Sjsg * ASIC specific functions. 543fb4d8502Sjsg */ 544fb4d8502Sjsg struct amdgpu_asic_funcs { 545fb4d8502Sjsg bool (*read_disabled_bios)(struct amdgpu_device *adev); 546fb4d8502Sjsg bool (*read_bios_from_rom)(struct amdgpu_device *adev, 547fb4d8502Sjsg u8 *bios, u32 length_bytes); 548fb4d8502Sjsg int (*read_register)(struct amdgpu_device *adev, u32 se_num, 549fb4d8502Sjsg u32 sh_num, u32 reg_offset, u32 *value); 550fb4d8502Sjsg void (*set_vga_state)(struct amdgpu_device *adev, bool state); 551fb4d8502Sjsg int (*reset)(struct amdgpu_device *adev); 552c349dbc7Sjsg enum amd_reset_method (*reset_method)(struct amdgpu_device *adev); 553fb4d8502Sjsg /* get the reference clock */ 554fb4d8502Sjsg u32 (*get_xclk)(struct amdgpu_device *adev); 555fb4d8502Sjsg /* MM block clocks */ 556fb4d8502Sjsg int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 557fb4d8502Sjsg int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 558fb4d8502Sjsg /* static power management */ 559fb4d8502Sjsg int (*get_pcie_lanes)(struct amdgpu_device *adev); 560fb4d8502Sjsg void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 561fb4d8502Sjsg /* get config memsize register */ 562fb4d8502Sjsg u32 (*get_config_memsize)(struct amdgpu_device *adev); 563fb4d8502Sjsg /* flush hdp write queue */ 564fb4d8502Sjsg void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring); 565fb4d8502Sjsg /* invalidate hdp read cache */ 566fb4d8502Sjsg void (*invalidate_hdp)(struct amdgpu_device *adev, 567fb4d8502Sjsg struct amdgpu_ring *ring); 568fb4d8502Sjsg /* check if the asic needs a full reset of if soft reset will work */ 569fb4d8502Sjsg bool (*need_full_reset)(struct amdgpu_device *adev); 570c349dbc7Sjsg /* initialize doorbell layout for specific asic*/ 571c349dbc7Sjsg void (*init_doorbell_index)(struct amdgpu_device *adev); 572c349dbc7Sjsg /* PCIe bandwidth usage */ 573c349dbc7Sjsg void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0, 574c349dbc7Sjsg uint64_t *count1); 575c349dbc7Sjsg /* do we need to reset the asic at init time (e.g., kexec) */ 576c349dbc7Sjsg bool (*need_reset_on_init)(struct amdgpu_device *adev); 577c349dbc7Sjsg /* PCIe replay counter */ 578c349dbc7Sjsg uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev); 579c349dbc7Sjsg /* device supports BACO */ 580c349dbc7Sjsg bool (*supports_baco)(struct amdgpu_device *adev); 581ad8b1aafSjsg /* pre asic_init quirks */ 582ad8b1aafSjsg void (*pre_asic_init)(struct amdgpu_device *adev); 5835ca02815Sjsg /* enter/exit umd stable pstate */ 5845ca02815Sjsg int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter); 5855ca02815Sjsg /* query video codecs */ 5865ca02815Sjsg int (*query_video_codecs)(struct amdgpu_device *adev, bool encode, 5875ca02815Sjsg const struct amdgpu_video_codecs **codecs); 588f005ef32Sjsg /* encode "> 32bits" smn addressing */ 589f005ef32Sjsg u64 (*encode_ext_smn_addressing)(int ext_id); 590fb4d8502Sjsg }; 591fb4d8502Sjsg 592fb4d8502Sjsg /* 593fb4d8502Sjsg * IOCTL. 594fb4d8502Sjsg */ 595fb4d8502Sjsg int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 596fb4d8502Sjsg struct drm_file *filp); 597fb4d8502Sjsg 598fb4d8502Sjsg int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 599fb4d8502Sjsg int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 600fb4d8502Sjsg struct drm_file *filp); 601fb4d8502Sjsg int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 602fb4d8502Sjsg int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 603fb4d8502Sjsg struct drm_file *filp); 604fb4d8502Sjsg 605fb4d8502Sjsg /* VRAM scratch page for HDP bug, default vram page */ 606f005ef32Sjsg struct amdgpu_mem_scratch { 607fb4d8502Sjsg struct amdgpu_bo *robj; 608fb4d8502Sjsg volatile uint32_t *ptr; 609fb4d8502Sjsg u64 gpu_addr; 610fb4d8502Sjsg }; 611fb4d8502Sjsg 612fb4d8502Sjsg /* 613fb4d8502Sjsg * CGS 614fb4d8502Sjsg */ 615fb4d8502Sjsg struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 616fb4d8502Sjsg void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 617fb4d8502Sjsg 618fb4d8502Sjsg /* 619fb4d8502Sjsg * Core structure, functions and helpers. 620fb4d8502Sjsg */ 621fb4d8502Sjsg typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 622fb4d8502Sjsg typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 623fb4d8502Sjsg 624f005ef32Sjsg typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t); 625f005ef32Sjsg typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t); 626f005ef32Sjsg 627c349dbc7Sjsg typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t); 628c349dbc7Sjsg typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t); 629c349dbc7Sjsg 630fb4d8502Sjsg typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 631fb4d8502Sjsg typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 632fb4d8502Sjsg 633c349dbc7Sjsg struct amdgpu_mmio_remap { 634c349dbc7Sjsg u32 reg_offset; 635c349dbc7Sjsg resource_size_t bus_addr; 636fb4d8502Sjsg }; 637fb4d8502Sjsg 638fb4d8502Sjsg /* Define the HW IP blocks will be used in driver , add more if necessary */ 639fb4d8502Sjsg enum amd_hw_ip_block_type { 640fb4d8502Sjsg GC_HWIP = 1, 641fb4d8502Sjsg HDP_HWIP, 642fb4d8502Sjsg SDMA0_HWIP, 643fb4d8502Sjsg SDMA1_HWIP, 644c349dbc7Sjsg SDMA2_HWIP, 645c349dbc7Sjsg SDMA3_HWIP, 646c349dbc7Sjsg SDMA4_HWIP, 647c349dbc7Sjsg SDMA5_HWIP, 648c349dbc7Sjsg SDMA6_HWIP, 649c349dbc7Sjsg SDMA7_HWIP, 6501bb76ff1Sjsg LSDMA_HWIP, 651fb4d8502Sjsg MMHUB_HWIP, 652fb4d8502Sjsg ATHUB_HWIP, 653fb4d8502Sjsg NBIO_HWIP, 654fb4d8502Sjsg MP0_HWIP, 655fb4d8502Sjsg MP1_HWIP, 656fb4d8502Sjsg UVD_HWIP, 657fb4d8502Sjsg VCN_HWIP = UVD_HWIP, 658c349dbc7Sjsg JPEG_HWIP = VCN_HWIP, 6591bb76ff1Sjsg VCN1_HWIP, 660fb4d8502Sjsg VCE_HWIP, 661fb4d8502Sjsg DF_HWIP, 662fb4d8502Sjsg DCE_HWIP, 663fb4d8502Sjsg OSSSYS_HWIP, 664fb4d8502Sjsg SMUIO_HWIP, 665fb4d8502Sjsg PWR_HWIP, 666fb4d8502Sjsg NBIF_HWIP, 667fb4d8502Sjsg THM_HWIP, 668fb4d8502Sjsg CLK_HWIP, 669c349dbc7Sjsg UMC_HWIP, 670c349dbc7Sjsg RSMU_HWIP, 6711bb76ff1Sjsg XGMI_HWIP, 6721bb76ff1Sjsg DCI_HWIP, 6731bb76ff1Sjsg PCIE_HWIP, 674fb4d8502Sjsg MAX_HWIP 675fb4d8502Sjsg }; 676fb4d8502Sjsg 677f005ef32Sjsg #define HWIP_MAX_INSTANCE 44 6781bb76ff1Sjsg 6791bb76ff1Sjsg #define HW_ID_MAX 300 6801bb76ff1Sjsg #define IP_VERSION(mj, mn, rv) (((mj) << 16) | ((mn) << 8) | (rv)) 6811bb76ff1Sjsg #define IP_VERSION_MAJ(ver) ((ver) >> 16) 6821bb76ff1Sjsg #define IP_VERSION_MIN(ver) (((ver) >> 8) & 0xFF) 6831bb76ff1Sjsg #define IP_VERSION_REV(ver) ((ver) & 0xFF) 684fb4d8502Sjsg 685f005ef32Sjsg struct amdgpu_ip_map_info { 686f005ef32Sjsg /* Map of logical to actual dev instances/mask */ 687f005ef32Sjsg uint32_t dev_inst[MAX_HWIP][HWIP_MAX_INSTANCE]; 688f005ef32Sjsg int8_t (*logical_to_dev_inst)(struct amdgpu_device *adev, 689f005ef32Sjsg enum amd_hw_ip_block_type block, 690f005ef32Sjsg int8_t inst); 691f005ef32Sjsg uint32_t (*logical_to_dev_mask)(struct amdgpu_device *adev, 692f005ef32Sjsg enum amd_hw_ip_block_type block, 693f005ef32Sjsg uint32_t mask); 694f005ef32Sjsg }; 695f005ef32Sjsg 696fb4d8502Sjsg struct amd_powerplay { 697fb4d8502Sjsg void *pp_handle; 698fb4d8502Sjsg const struct amd_pm_funcs *pp_funcs; 699fb4d8502Sjsg }; 700fb4d8502Sjsg 7011bb76ff1Sjsg struct ip_discovery_top; 7021bb76ff1Sjsg 7035ca02815Sjsg /* polaris10 kickers */ 7045ca02815Sjsg #define ASICID_IS_P20(did, rid) (((did == 0x67DF) && \ 7055ca02815Sjsg ((rid == 0xE3) || \ 7065ca02815Sjsg (rid == 0xE4) || \ 7075ca02815Sjsg (rid == 0xE5) || \ 7085ca02815Sjsg (rid == 0xE7) || \ 7095ca02815Sjsg (rid == 0xEF))) || \ 7105ca02815Sjsg ((did == 0x6FDF) && \ 7115ca02815Sjsg ((rid == 0xE7) || \ 7125ca02815Sjsg (rid == 0xEF) || \ 7135ca02815Sjsg (rid == 0xFF)))) 7145ca02815Sjsg 7155ca02815Sjsg #define ASICID_IS_P30(did, rid) ((did == 0x67DF) && \ 7165ca02815Sjsg ((rid == 0xE1) || \ 7175ca02815Sjsg (rid == 0xF7))) 7185ca02815Sjsg 7195ca02815Sjsg /* polaris11 kickers */ 7205ca02815Sjsg #define ASICID_IS_P21(did, rid) (((did == 0x67EF) && \ 7215ca02815Sjsg ((rid == 0xE0) || \ 7225ca02815Sjsg (rid == 0xE5))) || \ 7235ca02815Sjsg ((did == 0x67FF) && \ 7245ca02815Sjsg ((rid == 0xCF) || \ 7255ca02815Sjsg (rid == 0xEF) || \ 7265ca02815Sjsg (rid == 0xFF)))) 7275ca02815Sjsg 7285ca02815Sjsg #define ASICID_IS_P31(did, rid) ((did == 0x67EF) && \ 7295ca02815Sjsg ((rid == 0xE2))) 7305ca02815Sjsg 7315ca02815Sjsg /* polaris12 kickers */ 7325ca02815Sjsg #define ASICID_IS_P23(did, rid) (((did == 0x6987) && \ 7335ca02815Sjsg ((rid == 0xC0) || \ 7345ca02815Sjsg (rid == 0xC1) || \ 7355ca02815Sjsg (rid == 0xC3) || \ 7365ca02815Sjsg (rid == 0xC7))) || \ 7375ca02815Sjsg ((did == 0x6981) && \ 7385ca02815Sjsg ((rid == 0x00) || \ 7395ca02815Sjsg (rid == 0x01) || \ 7405ca02815Sjsg (rid == 0x10)))) 7415ca02815Sjsg 7421bb76ff1Sjsg struct amdgpu_mqd_prop { 7431bb76ff1Sjsg uint64_t mqd_gpu_addr; 7441bb76ff1Sjsg uint64_t hqd_base_gpu_addr; 7451bb76ff1Sjsg uint64_t rptr_gpu_addr; 7461bb76ff1Sjsg uint64_t wptr_gpu_addr; 7471bb76ff1Sjsg uint32_t queue_size; 7481bb76ff1Sjsg bool use_doorbell; 7491bb76ff1Sjsg uint32_t doorbell_index; 7501bb76ff1Sjsg uint64_t eop_gpu_addr; 7511bb76ff1Sjsg uint32_t hqd_pipe_priority; 7521bb76ff1Sjsg uint32_t hqd_queue_priority; 7531bb76ff1Sjsg bool hqd_active; 7541bb76ff1Sjsg }; 7551bb76ff1Sjsg 7561bb76ff1Sjsg struct amdgpu_mqd { 7571bb76ff1Sjsg unsigned mqd_size; 7581bb76ff1Sjsg int (*init_mqd)(struct amdgpu_device *adev, void *mqd, 7591bb76ff1Sjsg struct amdgpu_mqd_prop *p); 7601bb76ff1Sjsg }; 7611bb76ff1Sjsg 762fb4d8502Sjsg #define AMDGPU_RESET_MAGIC_NUM 64 763c349dbc7Sjsg #define AMDGPU_MAX_DF_PERFMONS 4 7641bb76ff1Sjsg #define AMDGPU_PRODUCT_NAME_LEN 64 7651bb76ff1Sjsg struct amdgpu_reset_domain; 7661bb76ff1Sjsg 767f005ef32Sjsg /* 768f005ef32Sjsg * Non-zero (true) if the GPU has VRAM. Zero (false) otherwise. 769f005ef32Sjsg */ 770f005ef32Sjsg #define AMDGPU_HAS_VRAM(_adev) ((_adev)->gmc.real_vram_size) 771f005ef32Sjsg 772fb4d8502Sjsg struct amdgpu_device { 773fb4d8502Sjsg struct device self; 774fb4d8502Sjsg struct device *dev; 775fb4d8502Sjsg struct pci_dev *pdev; 776ad8b1aafSjsg struct drm_device ddev; 777fb4d8502Sjsg 778fb4d8502Sjsg pci_chipset_tag_t pc; 779fb4d8502Sjsg pcitag_t pa_tag; 780fb4d8502Sjsg pci_intr_handle_t intrh; 781fb4d8502Sjsg bus_space_tag_t iot; 782fb4d8502Sjsg bus_space_tag_t memt; 783fb4d8502Sjsg bus_dma_tag_t dmat; 784fb4d8502Sjsg void *irqh; 785fb4d8502Sjsg 786fb4d8502Sjsg void (*switchcb)(void *, int, int); 787fb4d8502Sjsg void *switchcbarg; 788fb4d8502Sjsg void *switchcookie; 789fb4d8502Sjsg struct task switchtask; 790fb4d8502Sjsg struct rasops_info ro; 791fb4d8502Sjsg int console; 792fb4d8502Sjsg int primary; 793fb4d8502Sjsg 794fb4d8502Sjsg struct task burner_task; 795fb4d8502Sjsg int burner_fblank; 796fb4d8502Sjsg 797fb4d8502Sjsg unsigned long fb_aper_offset; 798fb4d8502Sjsg unsigned long fb_aper_size; 799fb4d8502Sjsg 800ad8b1aafSjsg #ifdef CONFIG_DRM_AMD_ACP 801ad8b1aafSjsg struct amdgpu_acp acp; 802ad8b1aafSjsg #endif 803ad8b1aafSjsg struct amdgpu_hive_info *hive; 804f005ef32Sjsg struct amdgpu_xcp_mgr *xcp_mgr; 805fb4d8502Sjsg /* ASIC */ 806fb4d8502Sjsg enum amd_asic_type asic_type; 807fb4d8502Sjsg uint32_t family; 808fb4d8502Sjsg uint32_t rev_id; 809fb4d8502Sjsg uint32_t external_rev_id; 810fb4d8502Sjsg unsigned long flags; 811ad8b1aafSjsg unsigned long apu_flags; 812fb4d8502Sjsg int usec_timeout; 813fb4d8502Sjsg const struct amdgpu_asic_funcs *asic_funcs; 814fb4d8502Sjsg bool shutdown; 815fb4d8502Sjsg bool need_swiotlb; 816fb4d8502Sjsg bool accel_working; 817fb4d8502Sjsg struct notifier_block acpi_nb; 818fb4d8502Sjsg struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 8195ca02815Sjsg #ifdef notyet 8205ca02815Sjsg struct debugfs_blob_wrapper debugfs_vbios_blob; 8211bb76ff1Sjsg struct debugfs_blob_wrapper debugfs_discovery_blob; 822fb4d8502Sjsg #endif 823fb4d8502Sjsg struct rwlock srbm_mutex; 824fb4d8502Sjsg /* GRBM index mutex. Protects concurrent access to GRBM index */ 825fb4d8502Sjsg struct rwlock grbm_idx_mutex; 826fb4d8502Sjsg struct dev_pm_domain vga_pm_domain; 827fb4d8502Sjsg bool have_disp_power_ref; 828c349dbc7Sjsg bool have_atomics_support; 829fb4d8502Sjsg 830fb4d8502Sjsg /* BIOS */ 831fb4d8502Sjsg bool is_atom_fw; 832fb4d8502Sjsg uint8_t *bios; 833fb4d8502Sjsg uint32_t bios_size; 834fb4d8502Sjsg uint32_t bios_scratch_reg_offset; 835fb4d8502Sjsg uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 836fb4d8502Sjsg 837fb4d8502Sjsg /* Register/doorbell mmio */ 838fb4d8502Sjsg resource_size_t rmmio_base; 839fb4d8502Sjsg resource_size_t rmmio_size; 840fb4d8502Sjsg void __iomem *rmmio; 841fb4d8502Sjsg bus_space_tag_t rmmio_bst; 842fb4d8502Sjsg bus_space_handle_t rmmio_bsh; 843fb4d8502Sjsg /* protects concurrent MM_INDEX/DATA based register access */ 844fb4d8502Sjsg spinlock_t mmio_idx_lock; 845c349dbc7Sjsg struct amdgpu_mmio_remap rmmio_remap; 846fb4d8502Sjsg /* protects concurrent SMC based register access */ 847fb4d8502Sjsg spinlock_t smc_idx_lock; 848fb4d8502Sjsg amdgpu_rreg_t smc_rreg; 849fb4d8502Sjsg amdgpu_wreg_t smc_wreg; 850fb4d8502Sjsg /* protects concurrent PCIE register access */ 851fb4d8502Sjsg spinlock_t pcie_idx_lock; 852fb4d8502Sjsg amdgpu_rreg_t pcie_rreg; 853fb4d8502Sjsg amdgpu_wreg_t pcie_wreg; 854fb4d8502Sjsg amdgpu_rreg_t pciep_rreg; 855fb4d8502Sjsg amdgpu_wreg_t pciep_wreg; 856f005ef32Sjsg amdgpu_rreg_ext_t pcie_rreg_ext; 857f005ef32Sjsg amdgpu_wreg_ext_t pcie_wreg_ext; 858c349dbc7Sjsg amdgpu_rreg64_t pcie_rreg64; 859c349dbc7Sjsg amdgpu_wreg64_t pcie_wreg64; 860fb4d8502Sjsg /* protects concurrent UVD register access */ 861fb4d8502Sjsg spinlock_t uvd_ctx_idx_lock; 862fb4d8502Sjsg amdgpu_rreg_t uvd_ctx_rreg; 863fb4d8502Sjsg amdgpu_wreg_t uvd_ctx_wreg; 864fb4d8502Sjsg /* protects concurrent DIDT register access */ 865fb4d8502Sjsg spinlock_t didt_idx_lock; 866fb4d8502Sjsg amdgpu_rreg_t didt_rreg; 867fb4d8502Sjsg amdgpu_wreg_t didt_wreg; 868fb4d8502Sjsg /* protects concurrent gc_cac register access */ 869fb4d8502Sjsg spinlock_t gc_cac_idx_lock; 870fb4d8502Sjsg amdgpu_rreg_t gc_cac_rreg; 871fb4d8502Sjsg amdgpu_wreg_t gc_cac_wreg; 872fb4d8502Sjsg /* protects concurrent se_cac register access */ 873fb4d8502Sjsg spinlock_t se_cac_idx_lock; 874fb4d8502Sjsg amdgpu_rreg_t se_cac_rreg; 875fb4d8502Sjsg amdgpu_wreg_t se_cac_wreg; 876fb4d8502Sjsg /* protects concurrent ENDPOINT (audio) register access */ 877fb4d8502Sjsg spinlock_t audio_endpt_idx_lock; 878fb4d8502Sjsg amdgpu_block_rreg_t audio_endpt_rreg; 879fb4d8502Sjsg amdgpu_block_wreg_t audio_endpt_wreg; 880fb4d8502Sjsg struct amdgpu_doorbell doorbell; 881fb4d8502Sjsg 882fb4d8502Sjsg /* clock/pll info */ 883fb4d8502Sjsg struct amdgpu_clock clock; 884fb4d8502Sjsg 885fb4d8502Sjsg /* MC */ 886fb4d8502Sjsg struct amdgpu_gmc gmc; 887fb4d8502Sjsg struct amdgpu_gart gart; 888fb4d8502Sjsg dma_addr_t dummy_page_addr; 889fb4d8502Sjsg struct amdgpu_vm_manager vm_manager; 890fb4d8502Sjsg struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS]; 891f005ef32Sjsg DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS); 892fb4d8502Sjsg 893fb4d8502Sjsg /* memory management */ 894fb4d8502Sjsg struct amdgpu_mman mman; 895f005ef32Sjsg struct amdgpu_mem_scratch mem_scratch; 896fb4d8502Sjsg struct amdgpu_wb wb; 897fb4d8502Sjsg atomic64_t num_bytes_moved; 898fb4d8502Sjsg atomic64_t num_evictions; 899fb4d8502Sjsg atomic64_t num_vram_cpu_page_faults; 900fb4d8502Sjsg atomic_t gpu_reset_counter; 901fb4d8502Sjsg atomic_t vram_lost_counter; 902fb4d8502Sjsg 903fb4d8502Sjsg /* data for buffer migration throttling */ 904fb4d8502Sjsg struct { 905fb4d8502Sjsg spinlock_t lock; 906fb4d8502Sjsg s64 last_update_us; 907fb4d8502Sjsg s64 accum_us; /* accumulated microseconds */ 908fb4d8502Sjsg s64 accum_us_vis; /* for visible VRAM */ 909fb4d8502Sjsg u32 log2_max_MBps; 910fb4d8502Sjsg } mm_stats; 911fb4d8502Sjsg 912fb4d8502Sjsg /* display */ 913fb4d8502Sjsg bool enable_virtual_display; 9145ca02815Sjsg struct amdgpu_vkms_output *amdgpu_vkms_output; 915fb4d8502Sjsg struct amdgpu_mode_info mode_info; 916fb4d8502Sjsg /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */ 917f005ef32Sjsg struct delayed_work hotplug_work; 918fb4d8502Sjsg struct amdgpu_irq_src crtc_irq; 9195ca02815Sjsg struct amdgpu_irq_src vline0_irq; 920c349dbc7Sjsg struct amdgpu_irq_src vupdate_irq; 921fb4d8502Sjsg struct amdgpu_irq_src pageflip_irq; 922fb4d8502Sjsg struct amdgpu_irq_src hpd_irq; 9235ca02815Sjsg struct amdgpu_irq_src dmub_trace_irq; 9245ca02815Sjsg struct amdgpu_irq_src dmub_outbox_irq; 925fb4d8502Sjsg 926fb4d8502Sjsg /* rings */ 927fb4d8502Sjsg u64 fence_context; 928fb4d8502Sjsg unsigned num_rings; 929fb4d8502Sjsg struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 9301bb76ff1Sjsg struct dma_fence __rcu *gang_submit; 931fb4d8502Sjsg bool ib_pool_ready; 932ad8b1aafSjsg struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX]; 933ad8b1aafSjsg struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX]; 934fb4d8502Sjsg 935fb4d8502Sjsg /* interrupts */ 936fb4d8502Sjsg struct amdgpu_irq irq; 937fb4d8502Sjsg 938fb4d8502Sjsg /* powerplay */ 939fb4d8502Sjsg struct amd_powerplay powerplay; 940fb4d8502Sjsg struct amdgpu_pm pm; 9411bb76ff1Sjsg u64 cg_flags; 942fb4d8502Sjsg u32 pg_flags; 943fb4d8502Sjsg 944c349dbc7Sjsg /* nbio */ 945c349dbc7Sjsg struct amdgpu_nbio nbio; 946c349dbc7Sjsg 9475ca02815Sjsg /* hdp */ 9485ca02815Sjsg struct amdgpu_hdp hdp; 9495ca02815Sjsg 9505ca02815Sjsg /* smuio */ 9515ca02815Sjsg struct amdgpu_smuio smuio; 9525ca02815Sjsg 953c349dbc7Sjsg /* mmhub */ 954c349dbc7Sjsg struct amdgpu_mmhub mmhub; 955fb4d8502Sjsg 956ad8b1aafSjsg /* gfxhub */ 957ad8b1aafSjsg struct amdgpu_gfxhub gfxhub; 958ad8b1aafSjsg 959fb4d8502Sjsg /* gfx */ 960fb4d8502Sjsg struct amdgpu_gfx gfx; 961fb4d8502Sjsg 962fb4d8502Sjsg /* sdma */ 963fb4d8502Sjsg struct amdgpu_sdma sdma; 964fb4d8502Sjsg 9651bb76ff1Sjsg /* lsdma */ 9661bb76ff1Sjsg struct amdgpu_lsdma lsdma; 9671bb76ff1Sjsg 968fb4d8502Sjsg /* uvd */ 969fb4d8502Sjsg struct amdgpu_uvd uvd; 970fb4d8502Sjsg 971fb4d8502Sjsg /* vce */ 972fb4d8502Sjsg struct amdgpu_vce vce; 973fb4d8502Sjsg 974fb4d8502Sjsg /* vcn */ 975fb4d8502Sjsg struct amdgpu_vcn vcn; 976fb4d8502Sjsg 977c349dbc7Sjsg /* jpeg */ 978c349dbc7Sjsg struct amdgpu_jpeg jpeg; 979c349dbc7Sjsg 980fb4d8502Sjsg /* firmwares */ 981fb4d8502Sjsg struct amdgpu_firmware firmware; 982fb4d8502Sjsg 983fb4d8502Sjsg /* PSP */ 984fb4d8502Sjsg struct psp_context psp; 985fb4d8502Sjsg 986fb4d8502Sjsg /* GDS */ 987fb4d8502Sjsg struct amdgpu_gds gds; 988fb4d8502Sjsg 989c349dbc7Sjsg /* KFD */ 990c349dbc7Sjsg struct amdgpu_kfd_dev kfd; 991c349dbc7Sjsg 992c349dbc7Sjsg /* UMC */ 993c349dbc7Sjsg struct amdgpu_umc umc; 994c349dbc7Sjsg 995fb4d8502Sjsg /* display related functionality */ 996fb4d8502Sjsg struct amdgpu_display_manager dm; 997fb4d8502Sjsg 998c349dbc7Sjsg /* mes */ 999c349dbc7Sjsg bool enable_mes; 10001bb76ff1Sjsg bool enable_mes_kiq; 1001c349dbc7Sjsg struct amdgpu_mes mes; 10021bb76ff1Sjsg struct amdgpu_mqd mqds[AMDGPU_HW_IP_NUM]; 1003c349dbc7Sjsg 1004c349dbc7Sjsg /* df */ 1005c349dbc7Sjsg struct amdgpu_df df; 1006c349dbc7Sjsg 10075ca02815Sjsg /* MCA */ 10085ca02815Sjsg struct amdgpu_mca mca; 10095ca02815Sjsg 1010fb4d8502Sjsg struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 10115ca02815Sjsg uint32_t harvest_ip_mask; 1012fb4d8502Sjsg int num_ip_blocks; 1013fb4d8502Sjsg struct rwlock mn_lock; 1014fb4d8502Sjsg DECLARE_HASHTABLE(mn_hash, 7); 1015fb4d8502Sjsg 1016fb4d8502Sjsg /* tracking pinned memory */ 1017fb4d8502Sjsg atomic64_t vram_pin_size; 1018fb4d8502Sjsg atomic64_t visible_pin_size; 1019fb4d8502Sjsg atomic64_t gart_pin_size; 1020fb4d8502Sjsg 1021fb4d8502Sjsg /* soc15 register offset based on ip, instance and segment */ 1022fb4d8502Sjsg uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE]; 1023f005ef32Sjsg struct amdgpu_ip_map_info ip_map; 1024fb4d8502Sjsg 1025fb4d8502Sjsg /* delayed work_func for deferring clockgating during resume */ 1026c349dbc7Sjsg struct delayed_work delayed_init_work; 1027fb4d8502Sjsg 1028fb4d8502Sjsg struct amdgpu_virt virt; 1029fb4d8502Sjsg 1030fb4d8502Sjsg /* link all shadow bo */ 1031fb4d8502Sjsg struct list_head shadow_list; 1032fb4d8502Sjsg struct rwlock shadow_list_lock; 1033fb4d8502Sjsg 1034fb4d8502Sjsg /* record hw reset is performed */ 1035fb4d8502Sjsg bool has_hw_reset; 1036fb4d8502Sjsg u8 reset_magic[AMDGPU_RESET_MAGIC_NUM]; 1037fb4d8502Sjsg 1038c349dbc7Sjsg /* s3/s4 mask */ 1039c349dbc7Sjsg bool in_suspend; 10405ca02815Sjsg bool in_s3; 10415ca02815Sjsg bool in_s4; 10425ca02815Sjsg bool in_s0ix; 10432ef2b99cSjsg /* indicate amdgpu suspension status */ 10442ef2b99cSjsg bool suspend_complete; 1045c349dbc7Sjsg 1046c349dbc7Sjsg enum pp_mp1_state mp1_state; 1047c349dbc7Sjsg struct amdgpu_doorbell_index doorbell_index; 1048c349dbc7Sjsg 1049c349dbc7Sjsg struct rwlock notifier_lock; 1050c349dbc7Sjsg 1051c349dbc7Sjsg int asic_reset_res; 1052c349dbc7Sjsg struct work_struct xgmi_reset_work; 10535ca02815Sjsg struct list_head reset_list; 1054c349dbc7Sjsg 1055c349dbc7Sjsg long gfx_timeout; 1056c349dbc7Sjsg long sdma_timeout; 1057c349dbc7Sjsg long video_timeout; 1058c349dbc7Sjsg long compute_timeout; 1059c349dbc7Sjsg 1060c349dbc7Sjsg uint64_t unique_id; 1061c349dbc7Sjsg uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS]; 1062c349dbc7Sjsg 1063c349dbc7Sjsg /* enable runtime pm on the device */ 1064c349dbc7Sjsg bool in_runpm; 10655ca02815Sjsg bool has_pr3; 1066c349dbc7Sjsg 1067c349dbc7Sjsg bool ucode_sysfs_en; 1068ad8b1aafSjsg 1069ad8b1aafSjsg /* Chip product information */ 10701bb76ff1Sjsg char product_number[20]; 10711bb76ff1Sjsg char product_name[AMDGPU_PRODUCT_NAME_LEN]; 1072ad8b1aafSjsg char serial[20]; 1073ad8b1aafSjsg 1074ad8b1aafSjsg atomic_t throttling_logging_enabled; 1075ad8b1aafSjsg struct ratelimit_state throttling_logging_rs; 10765ca02815Sjsg uint32_t ras_hw_enabled; 10775ca02815Sjsg uint32_t ras_enabled; 1078ad8b1aafSjsg 10795ca02815Sjsg bool no_hw_access; 1080ad8b1aafSjsg struct pci_saved_state *pci_state; 10815ca02815Sjsg pci_channel_state_t pci_channel_state; 10825ca02815Sjsg 1083f005ef32Sjsg /* Track auto wait count on s_barrier settings */ 1084f005ef32Sjsg bool barrier_has_auto_waitcnt; 1085f005ef32Sjsg 10865ca02815Sjsg struct amdgpu_reset_control *reset_cntl; 10871bb76ff1Sjsg uint32_t ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE]; 10881bb76ff1Sjsg 10891bb76ff1Sjsg bool ram_is_direct_mapped; 10901bb76ff1Sjsg 10911bb76ff1Sjsg struct list_head ras_list; 10921bb76ff1Sjsg 10931bb76ff1Sjsg struct ip_discovery_top *ip_top; 10941bb76ff1Sjsg 10951bb76ff1Sjsg struct amdgpu_reset_domain *reset_domain; 10961bb76ff1Sjsg 10971bb76ff1Sjsg struct rwlock benchmark_mutex; 10981bb76ff1Sjsg 10991bb76ff1Sjsg /* reset dump register */ 11001bb76ff1Sjsg uint32_t *reset_dump_reg_list; 11011bb76ff1Sjsg uint32_t *reset_dump_reg_value; 11021bb76ff1Sjsg int num_regs; 11031bb76ff1Sjsg #ifdef CONFIG_DEV_COREDUMP 11041bb76ff1Sjsg struct amdgpu_task_info reset_task_info; 11051bb76ff1Sjsg bool reset_vram_lost; 11061bb76ff1Sjsg struct timespec64 reset_time; 11071bb76ff1Sjsg #endif 11081bb76ff1Sjsg 11091bb76ff1Sjsg bool scpm_enabled; 11101bb76ff1Sjsg uint32_t scpm_status; 11111bb76ff1Sjsg 11121bb76ff1Sjsg struct work_struct reset_work; 11131bb76ff1Sjsg 11141bb76ff1Sjsg bool job_hang; 1115f005ef32Sjsg bool dc_enabled; 1116f005ef32Sjsg /* Mask of active clusters */ 1117f005ef32Sjsg uint32_t aid_mask; 1118fb4d8502Sjsg }; 1119fb4d8502Sjsg 1120ad8b1aafSjsg static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev) 1121ad8b1aafSjsg { 1122ad8b1aafSjsg return container_of(ddev, struct amdgpu_device, ddev); 1123ad8b1aafSjsg } 1124ad8b1aafSjsg 1125ad8b1aafSjsg static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev) 1126ad8b1aafSjsg { 1127ad8b1aafSjsg return &adev->ddev; 1128ad8b1aafSjsg } 1129ad8b1aafSjsg 11305ca02815Sjsg static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev) 1131fb4d8502Sjsg { 1132fb4d8502Sjsg return container_of(bdev, struct amdgpu_device, mman.bdev); 1133fb4d8502Sjsg } 1134fb4d8502Sjsg 1135fb4d8502Sjsg int amdgpu_device_init(struct amdgpu_device *adev, 1136fb4d8502Sjsg uint32_t flags); 11375ca02815Sjsg void amdgpu_device_fini_hw(struct amdgpu_device *adev); 11385ca02815Sjsg void amdgpu_device_fini_sw(struct amdgpu_device *adev); 11395ca02815Sjsg 1140fb4d8502Sjsg int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 1141fb4d8502Sjsg 11425ca02815Sjsg void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos, 11435ca02815Sjsg void *buf, size_t size, bool write); 11445ca02815Sjsg size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos, 11455ca02815Sjsg void *buf, size_t size, bool write); 11465ca02815Sjsg 1147c349dbc7Sjsg void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 11485ca02815Sjsg void *buf, size_t size, bool write); 1149f005ef32Sjsg uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev, 1150f005ef32Sjsg uint32_t inst, uint32_t reg_addr, char reg_name[], 1151f005ef32Sjsg uint32_t expected_value, uint32_t mask); 1152ad8b1aafSjsg uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 1153ad8b1aafSjsg uint32_t reg, uint32_t acc_flags); 1154f005ef32Sjsg u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev, 1155f005ef32Sjsg u64 reg_addr); 1156ad8b1aafSjsg void amdgpu_device_wreg(struct amdgpu_device *adev, 1157ad8b1aafSjsg uint32_t reg, uint32_t v, 1158fb4d8502Sjsg uint32_t acc_flags); 1159f005ef32Sjsg void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev, 1160f005ef32Sjsg u64 reg_addr, u32 reg_data); 1161ad8b1aafSjsg void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 1162f005ef32Sjsg uint32_t reg, uint32_t v, uint32_t xcc_id); 1163fb4d8502Sjsg void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value); 1164fb4d8502Sjsg uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset); 1165fb4d8502Sjsg 1166ad8b1aafSjsg u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 1167ad8b1aafSjsg u32 reg_addr); 1168ad8b1aafSjsg u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 1169ad8b1aafSjsg u32 reg_addr); 1170ad8b1aafSjsg void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 1171ad8b1aafSjsg u32 reg_addr, u32 reg_data); 1172ad8b1aafSjsg void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 1173ad8b1aafSjsg u32 reg_addr, u64 reg_data); 1174f005ef32Sjsg u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev); 1175fb4d8502Sjsg bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type); 1176fb4d8502Sjsg bool amdgpu_device_has_dc_support(struct amdgpu_device *adev); 1177fb4d8502Sjsg 1178f005ef32Sjsg void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev); 1179f005ef32Sjsg 11805ca02815Sjsg int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 11815ca02815Sjsg struct amdgpu_reset_context *reset_context); 11825ca02815Sjsg 11835ca02815Sjsg int amdgpu_do_asic_reset(struct list_head *device_list_handle, 11845ca02815Sjsg struct amdgpu_reset_context *reset_context); 11855ca02815Sjsg 1186fb4d8502Sjsg int emu_soc_asic_init(struct amdgpu_device *adev); 1187fb4d8502Sjsg 1188fb4d8502Sjsg /* 1189fb4d8502Sjsg * Registers read & write functions. 1190fb4d8502Sjsg */ 1191fb4d8502Sjsg #define AMDGPU_REGS_NO_KIQ (1<<1) 11925ca02815Sjsg #define AMDGPU_REGS_RLC (1<<2) 1193fb4d8502Sjsg 1194ad8b1aafSjsg #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 1195ad8b1aafSjsg #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 1196fb4d8502Sjsg 1197ad8b1aafSjsg #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg)) 1198ad8b1aafSjsg #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v)) 1199c349dbc7Sjsg 1200fb4d8502Sjsg #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg)) 1201fb4d8502Sjsg #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) 1202fb4d8502Sjsg 1203ad8b1aafSjsg #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0) 1204ad8b1aafSjsg #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0)) 1205ad8b1aafSjsg #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0) 1206fb4d8502Sjsg #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1207fb4d8502Sjsg #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1208fb4d8502Sjsg #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 1209fb4d8502Sjsg #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 1210fb4d8502Sjsg #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 1211fb4d8502Sjsg #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 1212f005ef32Sjsg #define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg)) 1213f005ef32Sjsg #define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v)) 1214c349dbc7Sjsg #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg)) 1215c349dbc7Sjsg #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v)) 1216fb4d8502Sjsg #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 1217fb4d8502Sjsg #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 1218fb4d8502Sjsg #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 1219fb4d8502Sjsg #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 1220fb4d8502Sjsg #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 1221fb4d8502Sjsg #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1222fb4d8502Sjsg #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1223fb4d8502Sjsg #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 1224fb4d8502Sjsg #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) 1225fb4d8502Sjsg #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) 1226fb4d8502Sjsg #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 1227fb4d8502Sjsg #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 1228fb4d8502Sjsg #define WREG32_P(reg, val, mask) \ 1229fb4d8502Sjsg do { \ 1230fb4d8502Sjsg uint32_t tmp_ = RREG32(reg); \ 1231fb4d8502Sjsg tmp_ &= (mask); \ 1232fb4d8502Sjsg tmp_ |= ((val) & ~(mask)); \ 1233fb4d8502Sjsg WREG32(reg, tmp_); \ 1234fb4d8502Sjsg } while (0) 1235fb4d8502Sjsg #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 1236fb4d8502Sjsg #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 1237fb4d8502Sjsg #define WREG32_PLL_P(reg, val, mask) \ 1238fb4d8502Sjsg do { \ 1239fb4d8502Sjsg uint32_t tmp_ = RREG32_PLL(reg); \ 1240fb4d8502Sjsg tmp_ &= (mask); \ 1241fb4d8502Sjsg tmp_ |= ((val) & ~(mask)); \ 1242fb4d8502Sjsg WREG32_PLL(reg, tmp_); \ 1243fb4d8502Sjsg } while (0) 1244ad8b1aafSjsg 1245ad8b1aafSjsg #define WREG32_SMC_P(_Reg, _Val, _Mask) \ 1246ad8b1aafSjsg do { \ 1247ad8b1aafSjsg u32 tmp = RREG32_SMC(_Reg); \ 1248ad8b1aafSjsg tmp &= (_Mask); \ 1249ad8b1aafSjsg tmp |= ((_Val) & ~(_Mask)); \ 1250ad8b1aafSjsg WREG32_SMC(_Reg, tmp); \ 1251ad8b1aafSjsg } while (0) 1252ad8b1aafSjsg 1253ad8b1aafSjsg #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false)) 1254fb4d8502Sjsg 1255fb4d8502Sjsg #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 1256fb4d8502Sjsg #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 1257fb4d8502Sjsg 1258fb4d8502Sjsg #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 1259fb4d8502Sjsg (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 1260fb4d8502Sjsg (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 1261fb4d8502Sjsg 1262fb4d8502Sjsg #define REG_GET_FIELD(value, reg, field) \ 1263fb4d8502Sjsg (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 1264fb4d8502Sjsg 1265fb4d8502Sjsg #define WREG32_FIELD(reg, field, val) \ 1266fb4d8502Sjsg WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1267fb4d8502Sjsg 1268fb4d8502Sjsg #define WREG32_FIELD_OFFSET(reg, offset, field, val) \ 1269fb4d8502Sjsg WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1270fb4d8502Sjsg 1271fb4d8502Sjsg /* 1272fb4d8502Sjsg * BIOS helpers. 1273fb4d8502Sjsg */ 1274fb4d8502Sjsg #define RBIOS8(i) (adev->bios[i]) 1275fb4d8502Sjsg #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 1276fb4d8502Sjsg #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 1277fb4d8502Sjsg 1278fb4d8502Sjsg /* 1279fb4d8502Sjsg * ASICs macro. 1280fb4d8502Sjsg */ 1281f005ef32Sjsg #define amdgpu_asic_set_vga_state(adev, state) \ 1282f005ef32Sjsg ((adev)->asic_funcs->set_vga_state ? (adev)->asic_funcs->set_vga_state((adev), (state)) : 0) 1283fb4d8502Sjsg #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 1284c349dbc7Sjsg #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev)) 1285fb4d8502Sjsg #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 1286fb4d8502Sjsg #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 1287fb4d8502Sjsg #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1288fb4d8502Sjsg #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1289fb4d8502Sjsg #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1290fb4d8502Sjsg #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 1291fb4d8502Sjsg #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 1292fb4d8502Sjsg #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 1293fb4d8502Sjsg #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 1294fb4d8502Sjsg #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) 12955ca02815Sjsg #define amdgpu_asic_flush_hdp(adev, r) \ 12965ca02815Sjsg ((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r))) 12975ca02815Sjsg #define amdgpu_asic_invalidate_hdp(adev, r) \ 12981bb76ff1Sjsg ((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \ 1299f005ef32Sjsg ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : (void)0)) 1300fb4d8502Sjsg #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev)) 1301c349dbc7Sjsg #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev)) 1302c349dbc7Sjsg #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1))) 1303c349dbc7Sjsg #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev)) 1304c349dbc7Sjsg #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev))) 1305c349dbc7Sjsg #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev)) 1306ad8b1aafSjsg #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev)) 13075ca02815Sjsg #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \ 13085ca02815Sjsg ((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0) 13095ca02815Sjsg #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c)) 1310c349dbc7Sjsg 1311c349dbc7Sjsg #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter)); 1312fb4d8502Sjsg 1313f005ef32Sjsg #define BIT_MASK_UPPER(i) ((i) >= BITS_PER_LONG ? 0 : ~0UL << (i)) 1314f005ef32Sjsg #define for_each_inst(i, inst_mask) \ 1315f005ef32Sjsg for (i = ffs(inst_mask); i-- != 0; \ 1316f005ef32Sjsg i = ffs(inst_mask & BIT_MASK_UPPER(i + 1))) 1317f005ef32Sjsg 1318fb4d8502Sjsg /* Common functions */ 1319ad8b1aafSjsg bool amdgpu_device_has_job_running(struct amdgpu_device *adev); 1320c349dbc7Sjsg bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev); 1321fb4d8502Sjsg int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 13221bb76ff1Sjsg struct amdgpu_job *job, 13231bb76ff1Sjsg struct amdgpu_reset_context *reset_context); 1324fb4d8502Sjsg void amdgpu_device_pci_config_reset(struct amdgpu_device *adev); 13255ca02815Sjsg int amdgpu_device_pci_reset(struct amdgpu_device *adev); 1326fb4d8502Sjsg bool amdgpu_device_need_post(struct amdgpu_device *adev); 13279da60799Sjsg bool amdgpu_device_pcie_dynamic_switching_supported(void); 1328a9d9cd9cSjsg bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev); 1329e73b7337Sjsg bool amdgpu_device_aspm_support_quirk(void); 1330fb4d8502Sjsg 1331fb4d8502Sjsg void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 1332fb4d8502Sjsg u64 num_vis_bytes); 1333fb4d8502Sjsg int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev); 1334fb4d8502Sjsg void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 1335fb4d8502Sjsg const u32 *registers, 1336fb4d8502Sjsg const u32 array_size); 1337fb4d8502Sjsg 13385ca02815Sjsg int amdgpu_device_mode1_reset(struct amdgpu_device *adev); 13395ca02815Sjsg bool amdgpu_device_supports_atpx(struct drm_device *dev); 13405ca02815Sjsg bool amdgpu_device_supports_px(struct drm_device *dev); 1341c349dbc7Sjsg bool amdgpu_device_supports_boco(struct drm_device *dev); 13425ca02815Sjsg bool amdgpu_device_supports_smart_shift(struct drm_device *dev); 1343c349dbc7Sjsg bool amdgpu_device_supports_baco(struct drm_device *dev); 1344c349dbc7Sjsg bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev, 1345c349dbc7Sjsg struct amdgpu_device *peer_adev); 1346c349dbc7Sjsg int amdgpu_device_baco_enter(struct drm_device *dev); 1347c349dbc7Sjsg int amdgpu_device_baco_exit(struct drm_device *dev); 1348c349dbc7Sjsg 13495ca02815Sjsg void amdgpu_device_flush_hdp(struct amdgpu_device *adev, 13505ca02815Sjsg struct amdgpu_ring *ring); 13515ca02815Sjsg void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev, 13525ca02815Sjsg struct amdgpu_ring *ring); 13535ca02815Sjsg 13541bb76ff1Sjsg void amdgpu_device_halt(struct amdgpu_device *adev); 13551bb76ff1Sjsg u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev, 13561bb76ff1Sjsg u32 reg); 13571bb76ff1Sjsg void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev, 13581bb76ff1Sjsg u32 reg, u32 v); 13591bb76ff1Sjsg struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev, 13601bb76ff1Sjsg struct dma_fence *gang); 13611bb76ff1Sjsg bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev); 13621bb76ff1Sjsg 1363fb4d8502Sjsg /* atpx handler */ 1364fb4d8502Sjsg #if defined(CONFIG_VGA_SWITCHEROO) 1365fb4d8502Sjsg void amdgpu_register_atpx_handler(void); 1366fb4d8502Sjsg void amdgpu_unregister_atpx_handler(void); 1367fb4d8502Sjsg bool amdgpu_has_atpx_dgpu_power_cntl(void); 1368fb4d8502Sjsg bool amdgpu_is_atpx_hybrid(void); 1369fb4d8502Sjsg bool amdgpu_atpx_dgpu_req_power_for_displays(void); 1370fb4d8502Sjsg bool amdgpu_has_atpx(void); 1371fb4d8502Sjsg #else 1372fb4d8502Sjsg static inline void amdgpu_register_atpx_handler(void) {} 1373fb4d8502Sjsg static inline void amdgpu_unregister_atpx_handler(void) {} 1374fb4d8502Sjsg static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 1375fb4d8502Sjsg static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1376fb4d8502Sjsg static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } 1377fb4d8502Sjsg static inline bool amdgpu_has_atpx(void) { return false; } 1378fb4d8502Sjsg #endif 1379fb4d8502Sjsg 1380fb4d8502Sjsg #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI) 1381fb4d8502Sjsg void *amdgpu_atpx_get_dhandle(void); 1382fb4d8502Sjsg #else 1383fb4d8502Sjsg static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; } 1384fb4d8502Sjsg #endif 1385fb4d8502Sjsg 1386fb4d8502Sjsg /* 1387fb4d8502Sjsg * KMS 1388fb4d8502Sjsg */ 1389fb4d8502Sjsg extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1390fb4d8502Sjsg extern const int amdgpu_max_kms_ioctl; 1391fb4d8502Sjsg 1392ad8b1aafSjsg int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags); 1393fb4d8502Sjsg void amdgpu_driver_unload_kms(struct drm_device *dev); 1394fb4d8502Sjsg void amdgpu_driver_lastclose_kms(struct drm_device *dev); 1395fb4d8502Sjsg int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 1396fb4d8502Sjsg void amdgpu_driver_postclose_kms(struct drm_device *dev, 1397fb4d8502Sjsg struct drm_file *file_priv); 13985ca02815Sjsg void amdgpu_driver_release_kms(struct drm_device *dev); 13995ca02815Sjsg 1400fb4d8502Sjsg int amdgpu_device_ip_suspend(struct amdgpu_device *adev); 140136668b15Sjsg int amdgpu_device_prepare(struct drm_device *dev); 1402c349dbc7Sjsg int amdgpu_device_suspend(struct drm_device *dev, bool fbcon); 1403c349dbc7Sjsg int amdgpu_device_resume(struct drm_device *dev, bool fbcon); 1404c349dbc7Sjsg u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc); 1405c349dbc7Sjsg int amdgpu_enable_vblank_kms(struct drm_crtc *crtc); 1406c349dbc7Sjsg void amdgpu_disable_vblank_kms(struct drm_crtc *crtc); 14075ca02815Sjsg int amdgpu_info_ioctl(struct drm_device *dev, void *data, 14085ca02815Sjsg struct drm_file *filp); 1409fb4d8502Sjsg 1410fb4d8502Sjsg /* 1411fb4d8502Sjsg * functions used by amdgpu_encoder.c 1412fb4d8502Sjsg */ 1413fb4d8502Sjsg struct amdgpu_afmt_acr { 1414fb4d8502Sjsg u32 clock; 1415fb4d8502Sjsg 1416fb4d8502Sjsg int n_32khz; 1417fb4d8502Sjsg int cts_32khz; 1418fb4d8502Sjsg 1419fb4d8502Sjsg int n_44_1khz; 1420fb4d8502Sjsg int cts_44_1khz; 1421fb4d8502Sjsg 1422fb4d8502Sjsg int n_48khz; 1423fb4d8502Sjsg int cts_48khz; 1424fb4d8502Sjsg 1425fb4d8502Sjsg }; 1426fb4d8502Sjsg 1427fb4d8502Sjsg struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 1428fb4d8502Sjsg 1429fb4d8502Sjsg /* amdgpu_acpi.c */ 14305ca02815Sjsg 1431f005ef32Sjsg struct amdgpu_numa_info { 1432f005ef32Sjsg uint64_t size; 1433f005ef32Sjsg int pxm; 1434f005ef32Sjsg int nid; 1435f005ef32Sjsg }; 1436f005ef32Sjsg 14375ca02815Sjsg /* ATCS Device/Driver State */ 14385ca02815Sjsg #define AMDGPU_ATCS_PSC_DEV_STATE_D0 0 14395ca02815Sjsg #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT 3 14405ca02815Sjsg #define AMDGPU_ATCS_PSC_DRV_STATE_OPR 0 14415ca02815Sjsg #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR 1 14425ca02815Sjsg 1443fb4d8502Sjsg #if defined(CONFIG_ACPI) 1444fb4d8502Sjsg int amdgpu_acpi_init(struct amdgpu_device *adev); 1445fb4d8502Sjsg void amdgpu_acpi_fini(struct amdgpu_device *adev); 1446fb4d8502Sjsg bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 14475ca02815Sjsg bool amdgpu_acpi_is_power_shift_control_supported(void); 1448fb4d8502Sjsg int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 1449fb4d8502Sjsg u8 perf_req, bool advertise); 14505ca02815Sjsg int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev, 14515ca02815Sjsg u8 dev_state, bool drv_state); 14525ca02815Sjsg int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state); 1453fb4d8502Sjsg int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 1454f005ef32Sjsg int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, u64 *tmr_offset, 1455f005ef32Sjsg u64 *tmr_size); 1456f005ef32Sjsg int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, int xcc_id, 1457f005ef32Sjsg struct amdgpu_numa_info *numa_info); 1458c349dbc7Sjsg 14595ca02815Sjsg void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps); 14606f802cabSjsg bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev); 14615ca02815Sjsg void amdgpu_acpi_detect(void); 1462f005ef32Sjsg void amdgpu_acpi_release(void); 1463fb4d8502Sjsg #else 1464fb4d8502Sjsg static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 1465f005ef32Sjsg static inline int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, 1466f005ef32Sjsg u64 *tmr_offset, u64 *tmr_size) 1467f005ef32Sjsg { 1468f005ef32Sjsg return -EINVAL; 1469f005ef32Sjsg } 1470f005ef32Sjsg static inline int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, 1471f005ef32Sjsg int xcc_id, 1472f005ef32Sjsg struct amdgpu_numa_info *numa_info) 1473f005ef32Sjsg { 1474f005ef32Sjsg return -EINVAL; 1475f005ef32Sjsg } 1476fb4d8502Sjsg static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 14776f802cabSjsg static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; } 14785ca02815Sjsg static inline void amdgpu_acpi_detect(void) { } 1479f005ef32Sjsg static inline void amdgpu_acpi_release(void) { } 14805ca02815Sjsg static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; } 14815ca02815Sjsg static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev, 14825ca02815Sjsg u8 dev_state, bool drv_state) { return 0; } 14835ca02815Sjsg static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev, 14845ca02815Sjsg enum amdgpu_ss ss_state) { return 0; } 1485fb4d8502Sjsg #endif 1486fb4d8502Sjsg 148748739ed2Sjsg #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND) 148868c9ef6eSjsg bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev); 148948739ed2Sjsg bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev); 1490*8571a5a7Skettenis void amdgpu_choose_low_power_state(struct amdgpu_device *adev); 149148739ed2Sjsg #else 149248739ed2Sjsg static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; } 149368c9ef6eSjsg static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; } 1494*8571a5a7Skettenis static inline void amdgpu_choose_low_power_state(struct amdgpu_device *adev) { } 149548739ed2Sjsg #endif 149648739ed2Sjsg 1497fb4d8502Sjsg #if defined(CONFIG_DRM_AMD_DC) 1498fb4d8502Sjsg int amdgpu_dm_display_resume(struct amdgpu_device *adev ); 1499fb4d8502Sjsg #else 1500fb4d8502Sjsg static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; } 1501fb4d8502Sjsg #endif 1502fb4d8502Sjsg 1503c349dbc7Sjsg 1504c349dbc7Sjsg void amdgpu_register_gpu_instance(struct amdgpu_device *adev); 1505c349dbc7Sjsg void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev); 1506c349dbc7Sjsg 1507ad8b1aafSjsg pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, 1508ad8b1aafSjsg pci_channel_state_t state); 1509ad8b1aafSjsg pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev); 1510ad8b1aafSjsg pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev); 1511ad8b1aafSjsg void amdgpu_pci_resume(struct pci_dev *pdev); 1512ad8b1aafSjsg 1513ad8b1aafSjsg bool amdgpu_device_cache_pci_state(struct pci_dev *pdev); 1514ad8b1aafSjsg bool amdgpu_device_load_pci_state(struct pci_dev *pdev); 1515ad8b1aafSjsg 15165ca02815Sjsg bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev); 1517c349dbc7Sjsg 15185ca02815Sjsg int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 15195ca02815Sjsg enum amd_clockgating_state state); 15205ca02815Sjsg int amdgpu_device_set_pg_state(struct amdgpu_device *adev, 15215ca02815Sjsg enum amd_powergating_state state); 15225ca02815Sjsg 15231bb76ff1Sjsg static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev) 15241bb76ff1Sjsg { 15251bb76ff1Sjsg return amdgpu_gpu_recovery != 0 && 15261bb76ff1Sjsg adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT && 15271bb76ff1Sjsg adev->compute_timeout != MAX_SCHEDULE_TIMEOUT && 15281bb76ff1Sjsg adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT && 15291bb76ff1Sjsg adev->video_timeout != MAX_SCHEDULE_TIMEOUT; 15301bb76ff1Sjsg } 15311bb76ff1Sjsg 15325ca02815Sjsg #include "amdgpu_object.h" 1533c349dbc7Sjsg 1534ad8b1aafSjsg static inline bool amdgpu_is_tmz(struct amdgpu_device *adev) 1535ad8b1aafSjsg { 1536ad8b1aafSjsg return adev->gmc.tmz_enabled; 1537ad8b1aafSjsg } 1538c349dbc7Sjsg 15391bb76ff1Sjsg int amdgpu_in_reset(struct amdgpu_device *adev); 15401bb76ff1Sjsg 1541f005ef32Sjsg extern const struct attribute_group amdgpu_vram_mgr_attr_group; 1542f005ef32Sjsg extern const struct attribute_group amdgpu_gtt_mgr_attr_group; 1543f005ef32Sjsg extern const struct attribute_group amdgpu_flash_attr_group; 1544f005ef32Sjsg 1545ad8b1aafSjsg #endif 1546