xref: /openbsd-src/sys/dev/pci/drm/amd/amdgpu/aldebaran.c (revision d3daa78abe6f2badcbd1390dda05ff32967ec991)
15ca02815Sjsg /*
25ca02815Sjsg  * Copyright 2021 Advanced Micro Devices, Inc.
35ca02815Sjsg  *
45ca02815Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
55ca02815Sjsg  * copy of this software and associated documentation files (the "Software"),
65ca02815Sjsg  * to deal in the Software without restriction, including without limitation
75ca02815Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
85ca02815Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
95ca02815Sjsg  * Software is furnished to do so, subject to the following conditions:
105ca02815Sjsg  *
115ca02815Sjsg  * The above copyright notice and this permission notice shall be included in
125ca02815Sjsg  * all copies or substantial portions of the Software.
135ca02815Sjsg  *
145ca02815Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
155ca02815Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
165ca02815Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
175ca02815Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
185ca02815Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
195ca02815Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
205ca02815Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
215ca02815Sjsg  *
225ca02815Sjsg  */
235ca02815Sjsg 
245ca02815Sjsg #include "aldebaran.h"
255ca02815Sjsg #include "amdgpu_reset.h"
265ca02815Sjsg #include "amdgpu_amdkfd.h"
275ca02815Sjsg #include "amdgpu_dpm.h"
285ca02815Sjsg #include "amdgpu_job.h"
295ca02815Sjsg #include "amdgpu_ring.h"
305ca02815Sjsg #include "amdgpu_ras.h"
315ca02815Sjsg #include "amdgpu_psp.h"
325ca02815Sjsg #include "amdgpu_xgmi.h"
335ca02815Sjsg 
aldebaran_is_mode2_default(struct amdgpu_reset_control * reset_ctl)341bb76ff1Sjsg static bool aldebaran_is_mode2_default(struct amdgpu_reset_control *reset_ctl)
351bb76ff1Sjsg {
361bb76ff1Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
371bb76ff1Sjsg 
381bb76ff1Sjsg 	if ((adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2) &&
391bb76ff1Sjsg 	     adev->gmc.xgmi.connected_to_cpu))
401bb76ff1Sjsg 		return true;
411bb76ff1Sjsg 
421bb76ff1Sjsg 	return false;
431bb76ff1Sjsg }
441bb76ff1Sjsg 
455ca02815Sjsg static struct amdgpu_reset_handler *
aldebaran_get_reset_handler(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)465ca02815Sjsg aldebaran_get_reset_handler(struct amdgpu_reset_control *reset_ctl,
475ca02815Sjsg 			    struct amdgpu_reset_context *reset_context)
485ca02815Sjsg {
495ca02815Sjsg 	struct amdgpu_reset_handler *handler;
505ca02815Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
515ca02815Sjsg 
525ca02815Sjsg 	if (reset_context->method != AMD_RESET_METHOD_NONE) {
535ca02815Sjsg 		dev_dbg(adev->dev, "Getting reset handler for method %d\n",
545ca02815Sjsg 			reset_context->method);
555ca02815Sjsg 		list_for_each_entry(handler, &reset_ctl->reset_handlers,
565ca02815Sjsg 				     handler_list) {
575ca02815Sjsg 			if (handler->reset_method == reset_context->method)
585ca02815Sjsg 				return handler;
595ca02815Sjsg 		}
605ca02815Sjsg 	}
615ca02815Sjsg 
621bb76ff1Sjsg 	if (aldebaran_is_mode2_default(reset_ctl)) {
635ca02815Sjsg 		list_for_each_entry(handler, &reset_ctl->reset_handlers,
645ca02815Sjsg 				     handler_list) {
655ca02815Sjsg 			if (handler->reset_method == AMD_RESET_METHOD_MODE2) {
665ca02815Sjsg 				reset_context->method = AMD_RESET_METHOD_MODE2;
675ca02815Sjsg 				return handler;
685ca02815Sjsg 			}
695ca02815Sjsg 		}
705ca02815Sjsg 	}
715ca02815Sjsg 
725ca02815Sjsg 	dev_dbg(adev->dev, "Reset handler not found!\n");
735ca02815Sjsg 
745ca02815Sjsg 	return NULL;
755ca02815Sjsg }
765ca02815Sjsg 
aldebaran_mode2_suspend_ip(struct amdgpu_device * adev)775ca02815Sjsg static int aldebaran_mode2_suspend_ip(struct amdgpu_device *adev)
785ca02815Sjsg {
795ca02815Sjsg 	int r, i;
805ca02815Sjsg 
815ca02815Sjsg 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
825ca02815Sjsg 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
835ca02815Sjsg 
845ca02815Sjsg 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
855ca02815Sjsg 		if (!(adev->ip_blocks[i].version->type ==
865ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_GFX ||
875ca02815Sjsg 		      adev->ip_blocks[i].version->type ==
885ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_SDMA))
895ca02815Sjsg 			continue;
905ca02815Sjsg 
915ca02815Sjsg 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
925ca02815Sjsg 
935ca02815Sjsg 		if (r) {
945ca02815Sjsg 			dev_err(adev->dev,
955ca02815Sjsg 				"suspend of IP block <%s> failed %d\n",
965ca02815Sjsg 				adev->ip_blocks[i].version->funcs->name, r);
975ca02815Sjsg 			return r;
985ca02815Sjsg 		}
995ca02815Sjsg 
1005ca02815Sjsg 		adev->ip_blocks[i].status.hw = false;
1015ca02815Sjsg 	}
1025ca02815Sjsg 
103*d3daa78aSjsg 	return 0;
1045ca02815Sjsg }
1055ca02815Sjsg 
1065ca02815Sjsg static int
aldebaran_mode2_prepare_hwcontext(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)1075ca02815Sjsg aldebaran_mode2_prepare_hwcontext(struct amdgpu_reset_control *reset_ctl,
1085ca02815Sjsg 				  struct amdgpu_reset_context *reset_context)
1095ca02815Sjsg {
1105ca02815Sjsg 	int r = 0;
1115ca02815Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
1125ca02815Sjsg 
1135ca02815Sjsg 	dev_dbg(adev->dev, "Aldebaran prepare hw context\n");
1145ca02815Sjsg 	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
1155ca02815Sjsg 	if (!amdgpu_sriov_vf(adev))
1165ca02815Sjsg 		r = aldebaran_mode2_suspend_ip(adev);
1175ca02815Sjsg 
1185ca02815Sjsg 	return r;
1195ca02815Sjsg }
1205ca02815Sjsg 
aldebaran_async_reset(struct work_struct * work)1215ca02815Sjsg static void aldebaran_async_reset(struct work_struct *work)
1225ca02815Sjsg {
1235ca02815Sjsg 	struct amdgpu_reset_handler *handler;
1245ca02815Sjsg 	struct amdgpu_reset_control *reset_ctl =
1255ca02815Sjsg 		container_of(work, struct amdgpu_reset_control, reset_work);
1265ca02815Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
1275ca02815Sjsg 
1285ca02815Sjsg 	list_for_each_entry(handler, &reset_ctl->reset_handlers,
1295ca02815Sjsg 			     handler_list) {
1305ca02815Sjsg 		if (handler->reset_method == reset_ctl->active_reset) {
1315ca02815Sjsg 			dev_dbg(adev->dev, "Resetting device\n");
1325ca02815Sjsg 			handler->do_reset(adev);
1335ca02815Sjsg 			break;
1345ca02815Sjsg 		}
1355ca02815Sjsg 	}
1365ca02815Sjsg }
1375ca02815Sjsg 
aldebaran_mode2_reset(struct amdgpu_device * adev)1385ca02815Sjsg static int aldebaran_mode2_reset(struct amdgpu_device *adev)
1395ca02815Sjsg {
1405ca02815Sjsg 	/* disable BM */
1415ca02815Sjsg 	pci_clear_master(adev->pdev);
1425ca02815Sjsg 	adev->asic_reset_res = amdgpu_dpm_mode2_reset(adev);
1435ca02815Sjsg 	return adev->asic_reset_res;
1445ca02815Sjsg }
1455ca02815Sjsg 
1465ca02815Sjsg static int
aldebaran_mode2_perform_reset(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)1475ca02815Sjsg aldebaran_mode2_perform_reset(struct amdgpu_reset_control *reset_ctl,
1485ca02815Sjsg 			      struct amdgpu_reset_context *reset_context)
1495ca02815Sjsg {
1505ca02815Sjsg 	struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle;
1511bb76ff1Sjsg 	struct list_head *reset_device_list = reset_context->reset_device_list;
1521bb76ff1Sjsg 	struct amdgpu_device *tmp_adev = NULL;
1535ca02815Sjsg 	int r = 0;
1545ca02815Sjsg 
1555ca02815Sjsg 	dev_dbg(adev->dev, "aldebaran perform hw reset\n");
1561bb76ff1Sjsg 
1571bb76ff1Sjsg 	if (reset_device_list == NULL)
1581bb76ff1Sjsg 		return -EINVAL;
1591bb76ff1Sjsg 
1601bb76ff1Sjsg 	if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2) &&
1611bb76ff1Sjsg 	    reset_context->hive == NULL) {
1625ca02815Sjsg 		/* Wrong context, return error */
1635ca02815Sjsg 		return -EINVAL;
1645ca02815Sjsg 	}
1655ca02815Sjsg 
1661bb76ff1Sjsg 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1675ca02815Sjsg 		mutex_lock(&tmp_adev->reset_cntl->reset_lock);
1685ca02815Sjsg 		tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_MODE2;
1695ca02815Sjsg 	}
1705ca02815Sjsg 	/*
1715ca02815Sjsg 	 * Mode2 reset doesn't need any sync between nodes in XGMI hive, instead launch
1725ca02815Sjsg 	 * them together so that they can be completed asynchronously on multiple nodes
1735ca02815Sjsg 	 */
1741bb76ff1Sjsg 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1755ca02815Sjsg 		/* For XGMI run all resets in parallel to speed up the process */
1765ca02815Sjsg 		if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
1775ca02815Sjsg 			if (!queue_work(system_unbound_wq,
1785ca02815Sjsg 					&tmp_adev->reset_cntl->reset_work))
1795ca02815Sjsg 				r = -EALREADY;
1805ca02815Sjsg 		} else
1815ca02815Sjsg 			r = aldebaran_mode2_reset(tmp_adev);
1825ca02815Sjsg 		if (r) {
1835ca02815Sjsg 			dev_err(tmp_adev->dev,
1845ca02815Sjsg 				"ASIC reset failed with error, %d for drm dev, %s",
1855ca02815Sjsg 				r, adev_to_drm(tmp_adev)->unique);
1865ca02815Sjsg 			break;
1875ca02815Sjsg 		}
1885ca02815Sjsg 	}
1895ca02815Sjsg 
1905ca02815Sjsg 	/* For XGMI wait for all resets to complete before proceed */
1915ca02815Sjsg 	if (!r) {
1921bb76ff1Sjsg 		list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
1935ca02815Sjsg 			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
1945ca02815Sjsg 				flush_work(&tmp_adev->reset_cntl->reset_work);
1955ca02815Sjsg 				r = tmp_adev->asic_reset_res;
1965ca02815Sjsg 				if (r)
1975ca02815Sjsg 					break;
1985ca02815Sjsg 			}
1995ca02815Sjsg 		}
2005ca02815Sjsg 	}
2015ca02815Sjsg 
2021bb76ff1Sjsg 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
2035ca02815Sjsg 		mutex_unlock(&tmp_adev->reset_cntl->reset_lock);
2045ca02815Sjsg 		tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_NONE;
2055ca02815Sjsg 	}
2065ca02815Sjsg 
2075ca02815Sjsg 	return r;
2085ca02815Sjsg }
2095ca02815Sjsg 
aldebaran_mode2_restore_ip(struct amdgpu_device * adev)2105ca02815Sjsg static int aldebaran_mode2_restore_ip(struct amdgpu_device *adev)
2115ca02815Sjsg {
2125ca02815Sjsg 	struct amdgpu_firmware_info *ucode_list[AMDGPU_UCODE_ID_MAXIMUM];
2135ca02815Sjsg 	struct amdgpu_firmware_info *ucode;
2145ca02815Sjsg 	struct amdgpu_ip_block *cmn_block;
2155ca02815Sjsg 	int ucode_count = 0;
2165ca02815Sjsg 	int i, r;
2175ca02815Sjsg 
2185ca02815Sjsg 	dev_dbg(adev->dev, "Reloading ucodes after reset\n");
2195ca02815Sjsg 	for (i = 0; i < adev->firmware.max_ucodes; i++) {
2205ca02815Sjsg 		ucode = &adev->firmware.ucode[i];
2215ca02815Sjsg 		if (!ucode->fw)
2225ca02815Sjsg 			continue;
2235ca02815Sjsg 		switch (ucode->ucode_id) {
2245ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA0:
2255ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA1:
2265ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA2:
2275ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA3:
2285ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA4:
2295ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA5:
2305ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA6:
2315ca02815Sjsg 		case AMDGPU_UCODE_ID_SDMA7:
2325ca02815Sjsg 		case AMDGPU_UCODE_ID_CP_MEC1:
2335ca02815Sjsg 		case AMDGPU_UCODE_ID_CP_MEC1_JT:
2345ca02815Sjsg 		case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
2355ca02815Sjsg 		case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
2365ca02815Sjsg 		case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
2375ca02815Sjsg 		case AMDGPU_UCODE_ID_RLC_G:
2385ca02815Sjsg 			ucode_list[ucode_count++] = ucode;
2395ca02815Sjsg 			break;
2405ca02815Sjsg 		default:
2415ca02815Sjsg 			break;
2425ca02815Sjsg 		}
2435ca02815Sjsg 	}
2445ca02815Sjsg 
2455ca02815Sjsg 	/* Reinit NBIF block */
2465ca02815Sjsg 	cmn_block =
2475ca02815Sjsg 		amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_COMMON);
2485ca02815Sjsg 	if (unlikely(!cmn_block)) {
2495ca02815Sjsg 		dev_err(adev->dev, "Failed to get BIF handle\n");
2505ca02815Sjsg 		return -EINVAL;
2515ca02815Sjsg 	}
2525ca02815Sjsg 	r = cmn_block->version->funcs->resume(adev);
2535ca02815Sjsg 	if (r)
2545ca02815Sjsg 		return r;
2555ca02815Sjsg 
2565ca02815Sjsg 	/* Reinit GFXHUB */
2575ca02815Sjsg 	adev->gfxhub.funcs->init(adev);
2585ca02815Sjsg 	r = adev->gfxhub.funcs->gart_enable(adev);
2595ca02815Sjsg 	if (r) {
2605ca02815Sjsg 		dev_err(adev->dev, "GFXHUB gart reenable failed after reset\n");
2615ca02815Sjsg 		return r;
2625ca02815Sjsg 	}
2635ca02815Sjsg 
2645ca02815Sjsg 	/* Reload GFX firmware */
2655ca02815Sjsg 	r = psp_load_fw_list(&adev->psp, ucode_list, ucode_count);
2665ca02815Sjsg 	if (r) {
2675ca02815Sjsg 		dev_err(adev->dev, "GFX ucode load failed after reset\n");
2685ca02815Sjsg 		return r;
2695ca02815Sjsg 	}
2705ca02815Sjsg 
2715ca02815Sjsg 	/* Resume RLC, FW needs RLC alive to complete reset process */
2725ca02815Sjsg 	adev->gfx.rlc.funcs->resume(adev);
2735ca02815Sjsg 
2745ca02815Sjsg 	/* Wait for FW reset event complete */
2751bb76ff1Sjsg 	r = amdgpu_dpm_wait_for_event(adev, SMU_EVENT_RESET_COMPLETE, 0);
2765ca02815Sjsg 	if (r) {
2775ca02815Sjsg 		dev_err(adev->dev,
2785ca02815Sjsg 			"Failed to get response from firmware after reset\n");
2795ca02815Sjsg 		return r;
2805ca02815Sjsg 	}
2815ca02815Sjsg 
2825ca02815Sjsg 	for (i = 0; i < adev->num_ip_blocks; i++) {
2835ca02815Sjsg 		if (!(adev->ip_blocks[i].version->type ==
2845ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_GFX ||
2855ca02815Sjsg 		      adev->ip_blocks[i].version->type ==
2865ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_SDMA))
2875ca02815Sjsg 			continue;
2885ca02815Sjsg 		r = adev->ip_blocks[i].version->funcs->resume(adev);
2895ca02815Sjsg 		if (r) {
2905ca02815Sjsg 			dev_err(adev->dev,
2915ca02815Sjsg 				"resume of IP block <%s> failed %d\n",
2925ca02815Sjsg 				adev->ip_blocks[i].version->funcs->name, r);
2935ca02815Sjsg 			return r;
2945ca02815Sjsg 		}
2955ca02815Sjsg 
2965ca02815Sjsg 		adev->ip_blocks[i].status.hw = true;
2975ca02815Sjsg 	}
2985ca02815Sjsg 
2995ca02815Sjsg 	for (i = 0; i < adev->num_ip_blocks; i++) {
3005ca02815Sjsg 		if (!(adev->ip_blocks[i].version->type ==
3015ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_GFX ||
3025ca02815Sjsg 		      adev->ip_blocks[i].version->type ==
3035ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_SDMA ||
3045ca02815Sjsg 		      adev->ip_blocks[i].version->type ==
3055ca02815Sjsg 			      AMD_IP_BLOCK_TYPE_COMMON))
3065ca02815Sjsg 			continue;
3075ca02815Sjsg 
3085ca02815Sjsg 		if (adev->ip_blocks[i].version->funcs->late_init) {
3095ca02815Sjsg 			r = adev->ip_blocks[i].version->funcs->late_init(
3105ca02815Sjsg 				(void *)adev);
3115ca02815Sjsg 			if (r) {
3125ca02815Sjsg 				dev_err(adev->dev,
3135ca02815Sjsg 					"late_init of IP block <%s> failed %d after reset\n",
3145ca02815Sjsg 					adev->ip_blocks[i].version->funcs->name,
3155ca02815Sjsg 					r);
3165ca02815Sjsg 				return r;
3175ca02815Sjsg 			}
3185ca02815Sjsg 		}
3195ca02815Sjsg 		adev->ip_blocks[i].status.late_initialized = true;
3205ca02815Sjsg 	}
3215ca02815Sjsg 
3221bb76ff1Sjsg 	amdgpu_ras_set_error_query_ready(adev, true);
3231bb76ff1Sjsg 
3245ca02815Sjsg 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
3255ca02815Sjsg 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
3265ca02815Sjsg 
3275ca02815Sjsg 	return r;
3285ca02815Sjsg }
3295ca02815Sjsg 
3305ca02815Sjsg static int
aldebaran_mode2_restore_hwcontext(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_context * reset_context)3315ca02815Sjsg aldebaran_mode2_restore_hwcontext(struct amdgpu_reset_control *reset_ctl,
3325ca02815Sjsg 				  struct amdgpu_reset_context *reset_context)
3335ca02815Sjsg {
3341bb76ff1Sjsg 	struct list_head *reset_device_list = reset_context->reset_device_list;
3355ca02815Sjsg 	struct amdgpu_device *tmp_adev = NULL;
33693e84eb6Sjsg 	struct amdgpu_ras *con;
3371bb76ff1Sjsg 	int r;
3385ca02815Sjsg 
3391bb76ff1Sjsg 	if (reset_device_list == NULL)
3401bb76ff1Sjsg 		return -EINVAL;
3411bb76ff1Sjsg 
3421bb76ff1Sjsg 	if (reset_context->reset_req_dev->ip_versions[MP1_HWIP][0] ==
3431bb76ff1Sjsg 		    IP_VERSION(13, 0, 2) &&
3441bb76ff1Sjsg 	    reset_context->hive == NULL) {
3455ca02815Sjsg 		/* Wrong context, return error */
3465ca02815Sjsg 		return -EINVAL;
3475ca02815Sjsg 	}
3485ca02815Sjsg 
3491bb76ff1Sjsg 	list_for_each_entry(tmp_adev, reset_device_list, reset_list) {
3505ca02815Sjsg 		dev_info(tmp_adev->dev,
3515ca02815Sjsg 			 "GPU reset succeeded, trying to resume\n");
3525ca02815Sjsg 		r = aldebaran_mode2_restore_ip(tmp_adev);
3535ca02815Sjsg 		if (r)
3545ca02815Sjsg 			goto end;
3555ca02815Sjsg 
3565ca02815Sjsg 		/*
3575ca02815Sjsg 		 * Add this ASIC as tracked as reset was already
3585ca02815Sjsg 		 * complete successfully.
3595ca02815Sjsg 		 */
3605ca02815Sjsg 		amdgpu_register_gpu_instance(tmp_adev);
3615ca02815Sjsg 
36293e84eb6Sjsg 		/* Resume RAS, ecc_irq */
36393e84eb6Sjsg 		con = amdgpu_ras_get_context(tmp_adev);
36493e84eb6Sjsg 		if (!amdgpu_sriov_vf(tmp_adev) && con) {
36593e84eb6Sjsg 			if (tmp_adev->sdma.ras &&
36693e84eb6Sjsg 				tmp_adev->sdma.ras->ras_block.ras_late_init) {
36793e84eb6Sjsg 				r = tmp_adev->sdma.ras->ras_block.ras_late_init(tmp_adev,
36893e84eb6Sjsg 						&tmp_adev->sdma.ras->ras_block.ras_comm);
36993e84eb6Sjsg 				if (r) {
37093e84eb6Sjsg 					dev_err(tmp_adev->dev, "SDMA failed to execute ras_late_init! ret:%d\n", r);
37193e84eb6Sjsg 					goto end;
37293e84eb6Sjsg 				}
37393e84eb6Sjsg 			}
37493e84eb6Sjsg 
37593e84eb6Sjsg 			if (tmp_adev->gfx.ras &&
37693e84eb6Sjsg 				tmp_adev->gfx.ras->ras_block.ras_late_init) {
37793e84eb6Sjsg 				r = tmp_adev->gfx.ras->ras_block.ras_late_init(tmp_adev,
37893e84eb6Sjsg 						&tmp_adev->gfx.ras->ras_block.ras_comm);
37993e84eb6Sjsg 				if (r) {
38093e84eb6Sjsg 					dev_err(tmp_adev->dev, "GFX failed to execute ras_late_init! ret:%d\n", r);
38193e84eb6Sjsg 					goto end;
38293e84eb6Sjsg 				}
38393e84eb6Sjsg 			}
38493e84eb6Sjsg 		}
38593e84eb6Sjsg 
3865ca02815Sjsg 		amdgpu_ras_resume(tmp_adev);
3875ca02815Sjsg 
3885ca02815Sjsg 		/* Update PSP FW topology after reset */
3895ca02815Sjsg 		if (reset_context->hive &&
3905ca02815Sjsg 		    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
3915ca02815Sjsg 			r = amdgpu_xgmi_update_topology(reset_context->hive,
3925ca02815Sjsg 							tmp_adev);
3935ca02815Sjsg 
3945ca02815Sjsg 		if (!r) {
3955ca02815Sjsg 			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
3965ca02815Sjsg 
3975ca02815Sjsg 			r = amdgpu_ib_ring_tests(tmp_adev);
3985ca02815Sjsg 			if (r) {
3995ca02815Sjsg 				dev_err(tmp_adev->dev,
4005ca02815Sjsg 					"ib ring test failed (%d).\n", r);
4015ca02815Sjsg 				r = -EAGAIN;
4025ca02815Sjsg 				tmp_adev->asic_reset_res = r;
4035ca02815Sjsg 				goto end;
4045ca02815Sjsg 			}
4055ca02815Sjsg 		}
4065ca02815Sjsg 	}
4075ca02815Sjsg 
4085ca02815Sjsg end:
4095ca02815Sjsg 	return r;
4105ca02815Sjsg }
4115ca02815Sjsg 
4125ca02815Sjsg static struct amdgpu_reset_handler aldebaran_mode2_handler = {
4135ca02815Sjsg 	.reset_method		= AMD_RESET_METHOD_MODE2,
4145ca02815Sjsg 	.prepare_env		= NULL,
4155ca02815Sjsg 	.prepare_hwcontext	= aldebaran_mode2_prepare_hwcontext,
4165ca02815Sjsg 	.perform_reset		= aldebaran_mode2_perform_reset,
4175ca02815Sjsg 	.restore_hwcontext	= aldebaran_mode2_restore_hwcontext,
4185ca02815Sjsg 	.restore_env		= NULL,
4195ca02815Sjsg 	.do_reset		= aldebaran_mode2_reset,
4205ca02815Sjsg };
4215ca02815Sjsg 
aldebaran_reset_init(struct amdgpu_device * adev)4225ca02815Sjsg int aldebaran_reset_init(struct amdgpu_device *adev)
4235ca02815Sjsg {
4245ca02815Sjsg 	struct amdgpu_reset_control *reset_ctl;
4255ca02815Sjsg 
4265ca02815Sjsg 	reset_ctl = kzalloc(sizeof(*reset_ctl), GFP_KERNEL);
4275ca02815Sjsg 	if (!reset_ctl)
4285ca02815Sjsg 		return -ENOMEM;
4295ca02815Sjsg 
4305ca02815Sjsg 	reset_ctl->handle = adev;
4315ca02815Sjsg 	reset_ctl->async_reset = aldebaran_async_reset;
4325ca02815Sjsg 	reset_ctl->active_reset = AMD_RESET_METHOD_NONE;
4335ca02815Sjsg 	reset_ctl->get_reset_handler = aldebaran_get_reset_handler;
4345ca02815Sjsg 
4355ca02815Sjsg 	INIT_LIST_HEAD(&reset_ctl->reset_handlers);
4365ca02815Sjsg 	INIT_WORK(&reset_ctl->reset_work, reset_ctl->async_reset);
4375ca02815Sjsg 	/* Only mode2 is handled through reset control now */
4385ca02815Sjsg 	amdgpu_reset_add_handler(reset_ctl, &aldebaran_mode2_handler);
4395ca02815Sjsg 
4405ca02815Sjsg 	adev->reset_cntl = reset_ctl;
4415ca02815Sjsg 
4425ca02815Sjsg 	return 0;
4435ca02815Sjsg }
4445ca02815Sjsg 
aldebaran_reset_fini(struct amdgpu_device * adev)4455ca02815Sjsg int aldebaran_reset_fini(struct amdgpu_device *adev)
4465ca02815Sjsg {
4475ca02815Sjsg 	kfree(adev->reset_cntl);
4485ca02815Sjsg 	adev->reset_cntl = NULL;
4495ca02815Sjsg 	return 0;
4505ca02815Sjsg }
451