xref: /openbsd-src/sys/dev/microcode/adw/adwmcode.h (revision d874cce4b1d9fe6b41c9e4f2117a77d8a4a37b92)
1*d874cce4Sray /*	$OpenBSD: adwmcode.h,v 1.4 2008/06/26 05:42:16 ray Exp $ */
25b536954Skrw /*      $NetBSD: adwmcode.h,v 1.5 2000/05/27 18:24:51 dante Exp $        */
35b536954Skrw 
45b536954Skrw /*
55b536954Skrw  * Generic driver definitions and exported functions for the Advanced
65b536954Skrw  * Systems Inc. SCSI controllers
75b536954Skrw  *
85b536954Skrw  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
95b536954Skrw  * All rights reserved.
105b536954Skrw  *
115b536954Skrw  * Author: Baldassare Dante Profeta <dante@mclink.it>
125b536954Skrw  *
135b536954Skrw  * Redistribution and use in source and binary forms, with or without
145b536954Skrw  * modification, are permitted provided that the following conditions
155b536954Skrw  * are met:
165b536954Skrw  * 1. Redistributions of source code must retain the above copyright
175b536954Skrw  *    notice, this list of conditions and the following disclaimer.
185b536954Skrw  * 2. Redistributions in binary form must reproduce the above copyright
195b536954Skrw  *    notice, this list of conditions and the following disclaimer in the
205b536954Skrw  *    documentation and/or other materials provided with the distribution.
215b536954Skrw  *
225b536954Skrw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
235b536954Skrw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
245b536954Skrw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
255b536954Skrw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
265b536954Skrw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
275b536954Skrw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
285b536954Skrw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
295b536954Skrw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
305b536954Skrw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
315b536954Skrw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
325b536954Skrw  * POSSIBILITY OF SUCH DAMAGE.
335b536954Skrw  */
345b536954Skrw 
355b536954Skrw #ifndef ADW_MCODE_H
365b536954Skrw #define ADW_MCODE_H
375b536954Skrw 
385b536954Skrw /******************************************************************************/
395b536954Skrw 
405b536954Skrw #define ADW_MAX_CARRIER	253	/* Max. number of host commands (253) */
415b536954Skrw 
425b536954Skrw /*
435b536954Skrw  * ADW_CARRIER must be exactly 16 BYTES
445b536954Skrw  * Every adw_carrier structure _MUST_ always be aligned on a 16 bytes boundary
455b536954Skrw  */
465b536954Skrw struct adw_carrier {
475b536954Skrw /* ---------- the microcode wants the field below ---------- */
485b536954Skrw 	u_int32_t	carr_id;  /* Carrier ID */
495b536954Skrw 	u_int32_t	carr_ba;  /* Carrier Bus Address */
505b536954Skrw 	u_int32_t	areq_ba;  /* ADW_SCSI_REQ_Q Bus Address */
515b536954Skrw 	/*
525b536954Skrw 	 * next_ba [31:4]	Carrier Physical Next Pointer
535b536954Skrw 	 *
545b536954Skrw 	 * next_ba [3:1]	Reserved Bits
555b536954Skrw 	 * next_ba [0]		Done Flag set in Response Queue.
565b536954Skrw 	 */
575b536954Skrw 	u_int32_t	next_ba;  /* see next_ba flags below */
585b536954Skrw /* ----------                                     ---------- */
595b536954Skrw };
605b536954Skrw 
615b536954Skrw typedef struct adw_carrier ADW_CARRIER;
625b536954Skrw 
635b536954Skrw /*
645b536954Skrw  * next_ba flags
655b536954Skrw  */
665b536954Skrw #define ADW_RQ_DONE		0x00000001
675b536954Skrw #define ADW_RQ_GOOD		0x00000002
685b536954Skrw #define ADW_CQ_STOPPER		0x00000000
695b536954Skrw 
705b536954Skrw /*
715b536954Skrw  * Mask used to eliminate low 4 bits of carrier 'next_ba' field.
725b536954Skrw  */
735b536954Skrw #define ADW_NEXT_BA_MASK	0xFFFFFFF0
745b536954Skrw #define ADW_GET_CARRP(carrp)	((carrp) & ADW_NEXT_BA_MASK)
755b536954Skrw 
765b536954Skrw /*
775b536954Skrw  * Bus Address of a Carrier.
785b536954Skrw  * ba = base_ba + v_address - base_va
795b536954Skrw  */
805b536954Skrw #define	ADW_CARRIER_BADDR(dmamap, carriers, x)	((dmamap)->dm_segs[0].ds_addr +\
815b536954Skrw 			(((u_long)x) - ((u_long)(carriers))))
825b536954Skrw /*
835b536954Skrw  * Virtual Address of a Carrier.
845b536954Skrw  * va = base_va + bus_address - base_ba
855b536954Skrw  */
865b536954Skrw #define	ADW_CARRIER_VADDR(sc, x)	((ADW_CARRIER *) \
875b536954Skrw 			(((u_int8_t *)(sc)->sc_control->carriers) + \
885b536954Skrw 			((u_long)x) - \
895b536954Skrw 			(sc)->sc_dmamap_carrier->dm_segs[0].ds_addr))
905b536954Skrw 
915b536954Skrw /******************************************************************************/
925b536954Skrw 
935b536954Skrw struct adw_mcode {
945b536954Skrw 	const u_int8_t	*mcode_data;
955b536954Skrw 	const u_int32_t	 mcode_chksum;
965b536954Skrw 	const u_int16_t	 mcode_size;
975b536954Skrw };
985b536954Skrw 
995b536954Skrw 
1005b536954Skrw /******************************************************************************/
1015b536954Skrw 
1025b536954Skrw /*
1035b536954Skrw  * Fixed locations of microcode operating variables.
1045b536954Skrw  */
1055b536954Skrw #define ADW_MC_CODE_BEGIN_ADDR		0x0028 /* microcode start address */
1065b536954Skrw #define ADW_MC_CODE_END_ADDR		0x002A /* microcode end address */
1075b536954Skrw #define ADW_MC_CODE_CHK_SUM		0x002C /* microcode code checksum */
1085b536954Skrw #define ADW_MC_VERSION_DATE		0x0038 /* microcode version */
1095b536954Skrw #define ADW_MC_VERSION_NUM		0x003A /* microcode number */
1105b536954Skrw #define ADW_MC_BIOSMEM			0x0040 /* BIOS RISC Memory Start */
1115b536954Skrw #define ADW_MC_BIOSLEN			0x0050 /* BIOS RISC Memory Length */
1125b536954Skrw #define ADW_MC_BIOS_SIGNATURE		0x0058 /* BIOS Signature 0x55AA */
1135b536954Skrw #define ADW_MC_BIOS_VERSION		0x005A /* BIOS Version (2 bytes) */
1145b536954Skrw 
1155b536954Skrw #define ADW_MC_SDTR_SPEED1		0x0090 /* SDTR Speed for TID 0-3 */
1165b536954Skrw #define ADW_MC_SDTR_SPEED2		0x0092 /* SDTR Speed for TID 4-7 */
1175b536954Skrw #define ADW_MC_SDTR_SPEED3		0x0094 /* SDTR Speed for TID 8-11 */
1185b536954Skrw #define ADW_MC_SDTR_SPEED4		0x0096 /* SDTR Speed for TID 12-15 */
1195b536954Skrw 					/*
1205b536954Skrw 					 * 4-bit speed  SDTR speed name
1215b536954Skrw 					 * ===========  ===============
1225b536954Skrw 					 * 0000b (0x0)  SDTR disabled
12354c6c021Smickey 					 * 0001b (0x1)  5 MHz
12454c6c021Smickey 					 * 0010b (0x2)  10 MHz
12554c6c021Smickey 					 * 0011b (0x3)  20 MHz (Ultra)
12654c6c021Smickey 					 * 0100b (0x4)  40 MHz (LVD/Ultra2)
12754c6c021Smickey 					 * 0101b (0x5)  80 MHz (LVD2/Ultra3)
1285b536954Skrw 					 * 0110b (0x6)  Undefined
1295b536954Skrw 					 * ...
1305b536954Skrw 					 * 1111b (0xF)  Undefined
1315b536954Skrw 					 */
1325b536954Skrw #define ADW_MC_CHIP_TYPE		0x009A
1335b536954Skrw #define ADW_MC_INTRB_CODE		0x009B
1345b536954Skrw #define ADW_MC_WDTR_ABLE		0x009C
1355b536954Skrw #define ADW_MC_SDTR_ABLE		0x009E
1365b536954Skrw #define ADW_MC_TAGQNG_ABLE		0x00A0
1375b536954Skrw #define ADW_MC_DISC_ENABLE		0x00A2
1385b536954Skrw #define ADW_MC_IDLE_CMD_STATUS		0x00A4
1395b536954Skrw #define ADW_MC_IDLE_CMD			0x00A6
1405b536954Skrw #define ADW_MC_IDLE_CMD_PARAMETER	0x00A8
1415b536954Skrw #define ADW_MC_DEFAULT_SCSI_CFG0	0x00AC
1425b536954Skrw #define ADW_MC_DEFAULT_SCSI_CFG1	0x00AE
1435b536954Skrw #define ADW_MC_DEFAULT_MEM_CFG		0x00B0
1445b536954Skrw #define ADW_MC_DEFAULT_SEL_MASK		0x00B2
1455b536954Skrw #define ADW_MC_SDTR_DONE 		0x00B6
1465b536954Skrw #define ADW_MC_NUMBER_OF_QUEUED_CMD	0x00C0
1475b536954Skrw #define ADW_MC_NUMBER_OF_MAX_CMD	0x00D0
1485b536954Skrw #define ADW_MC_DEVICE_HSHK_CFG_TABLE	0x0100
1495b536954Skrw #define ADW_MC_CONTROL_FLAG 		0x0122 /* Microcode control flag. */
1505b536954Skrw #define ADW_MC_WDTR_DONE 		0x0124
1515b536954Skrw #define ADW_MC_CAM_MODE_MASK		0x015E /* CAM mode TID bitmask. */
1525b536954Skrw #define ADW_MC_ICQ			0x0160
1535b536954Skrw #define ADW_MC_IRQ			0x0164
1545b536954Skrw #define ADW_MC_PPR_ABLE			0x017A
1555b536954Skrw 
1565b536954Skrw 
1575b536954Skrw /*
1585b536954Skrw  * Microcode Control Flags
1595b536954Skrw  *
1605b536954Skrw  * Flags set by the Adw Library in RISC variable 'control_flag' (0x122)
1615b536954Skrw  * and handled by the microcode.
1625b536954Skrw  */
1635b536954Skrw #define CONTROL_FLAG_IGNORE_PERR	0x0001 /* Ignore DMA Parity Errors */
1645b536954Skrw #define CONTROL_FLAG_ENABLE_AIPP	0x0002 /* Enabled AIPP checking. */
1655b536954Skrw 
1665b536954Skrw 
1675b536954Skrw /*
1685b536954Skrw  * ADW_MC_DEVICE_HSHK_CFG_TABLE microcode table or HSHK_CFG register format
1695b536954Skrw  */
1705b536954Skrw #define HSHK_CFG_WIDE_XFR	0x8000
1715b536954Skrw #define HSHK_CFG_RATE		0x0F00
1725b536954Skrw #define HSHK_CFG_OFFSET		0x001F
1735b536954Skrw 
1745b536954Skrw #define ADW_DEF_MAX_HOST_QNG	0xFD /* Max. number of host commands (253) */
1755b536954Skrw #define ADW_DEF_MIN_HOST_QNG	0x10 /* Min. number of host commands (16) */
1765b536954Skrw #define ADW_DEF_MAX_DVC_QNG	0x3F /* Max. number commands per device (63) */
1775b536954Skrw #define ADW_DEF_MIN_DVC_QNG	0x04 /* Min. number commands per device (4) */
1785b536954Skrw 
1795b536954Skrw #define ADW_QC_DATA_CHECK	0x01 /* Require ADW_QC_DATA_OUT set or clear. */
1805b536954Skrw #define ADW_QC_DATA_OUT		0x02 /* Data out DMA transfer. */
1815b536954Skrw #define ADW_QC_START_MOTOR	0x04 /* Send auto-start motor before request. */
1825b536954Skrw #define ADW_QC_NO_OVERRUN	0x08 /* Don't report overrun. */
1835b536954Skrw #define ADW_QC_FREEZE_TIDQ	0x10 /* Freeze TID queue after request.XXX TBD*/
1845b536954Skrw 
1855b536954Skrw #define ADW_QSC_NO_DISC		0x01 /* Don't allow disconnect for request. */
1865b536954Skrw #define ADW_QSC_NO_TAGMSG	0x02 /* Don't allow tag queuing for request. */
1875b536954Skrw #define ADW_QSC_NO_SYNC		0x04 /* Don't use Synch. transfer on request. */
1885b536954Skrw #define ADW_QSC_NO_WIDE		0x08 /* Don't use Wide transfer on request. */
1895b536954Skrw #define ADW_QSC_REDO_DTR	0x10 /* Renegotiate WDTR/SDTR before request. */
1905b536954Skrw /*
1915b536954Skrw  * Note: If a Tag Message is to be sent and neither ADW_QSC_HEAD_TAG or
1925b536954Skrw  * ADW_QSC_ORDERED_TAG is set, then a Simple Tag Message (0x20) is used.
1935b536954Skrw  */
1945b536954Skrw #define ADW_QSC_HEAD_TAG	0x40 /* Use Head Tag Message (0x21). */
1955b536954Skrw #define ADW_QSC_ORDERED_TAG	0x80 /* Use Ordered Tag Message (0x22). */
1965b536954Skrw 
1975b536954Skrw 
1985b536954Skrw /******************************************************************************/
1995b536954Skrw 
200c4071fd1Smillert ADW_CARRIER *AdwInitCarriers(bus_dmamap_t, ADW_CARRIER *);
2015b536954Skrw 
2025b536954Skrw extern const struct adw_mcode adw_asc3550_mcode_data;
2035b536954Skrw extern const struct adw_mcode adw_asc38C0800_mcode_data;
2045b536954Skrw extern const struct adw_mcode adw_asc38C1600_mcode_data;
2055b536954Skrw /******************************************************************************/
2065b536954Skrw 
2075b536954Skrw #endif	/* ADW_MCODE_H */
208