1*9a75e387Smiod /* $OpenBSD: wdcreg.h,v 1.16 2006/05/07 21:15:47 miod Exp $ */ 27481efa2Scsapuntz /* $NetBSD: wdcreg.h,v 1.22 1999/03/07 14:02:54 bouyer Exp $ */ 37481efa2Scsapuntz 47481efa2Scsapuntz /*- 57481efa2Scsapuntz * Copyright (c) 1991 The Regents of the University of California. 67481efa2Scsapuntz * All rights reserved. 77481efa2Scsapuntz * 87481efa2Scsapuntz * This code is derived from software contributed to Berkeley by 97481efa2Scsapuntz * William Jolitz. 107481efa2Scsapuntz * 117481efa2Scsapuntz * Redistribution and use in source and binary forms, with or without 127481efa2Scsapuntz * modification, are permitted provided that the following conditions 137481efa2Scsapuntz * are met: 147481efa2Scsapuntz * 1. Redistributions of source code must retain the above copyright 157481efa2Scsapuntz * notice, this list of conditions and the following disclaimer. 167481efa2Scsapuntz * 2. Redistributions in binary form must reproduce the above copyright 177481efa2Scsapuntz * notice, this list of conditions and the following disclaimer in the 187481efa2Scsapuntz * documentation and/or other materials provided with the distribution. 1929295d1cSmillert * 3. Neither the name of the University nor the names of its contributors 207481efa2Scsapuntz * may be used to endorse or promote products derived from this software 217481efa2Scsapuntz * without specific prior written permission. 227481efa2Scsapuntz * 237481efa2Scsapuntz * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 247481efa2Scsapuntz * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 257481efa2Scsapuntz * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 267481efa2Scsapuntz * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 277481efa2Scsapuntz * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 287481efa2Scsapuntz * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 297481efa2Scsapuntz * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 307481efa2Scsapuntz * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 317481efa2Scsapuntz * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 327481efa2Scsapuntz * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 337481efa2Scsapuntz * SUCH DAMAGE. 347481efa2Scsapuntz * 357481efa2Scsapuntz * @(#)wdreg.h 7.1 (Berkeley) 5/9/91 367481efa2Scsapuntz */ 377481efa2Scsapuntz 38bca4f8cbSgrange #ifndef _DEV_IC_WDCREG_H_ 39bca4f8cbSgrange #define _DEV_IC_WDCREG_H_ 40bca4f8cbSgrange 417481efa2Scsapuntz /* 424b7fd08fScsapuntz * Controller register (wdr_ctlr) 437481efa2Scsapuntz */ 447481efa2Scsapuntz #define WDCTL_4BIT 0x08 /* use four head bits (wd1003) */ 457481efa2Scsapuntz #define WDCTL_RST 0x04 /* reset the controller */ 467481efa2Scsapuntz #define WDCTL_IDS 0x02 /* disable controller interrupts */ 477481efa2Scsapuntz 487481efa2Scsapuntz /* 497481efa2Scsapuntz * Status bits. 507481efa2Scsapuntz */ 517481efa2Scsapuntz #define WDCS_BSY 0x80 /* busy */ 527481efa2Scsapuntz #define WDCS_DRDY 0x40 /* drive ready */ 537481efa2Scsapuntz #define WDCS_DWF 0x20 /* drive write fault */ 547481efa2Scsapuntz #define WDCS_DSC 0x10 /* drive seek complete */ 557481efa2Scsapuntz #define WDCS_DRQ 0x08 /* data request */ 567481efa2Scsapuntz #define WDCS_CORR 0x04 /* corrected data */ 577481efa2Scsapuntz #define WDCS_IDX 0x02 /* index */ 587481efa2Scsapuntz #define WDCS_ERR 0x01 /* error */ 592979477fSgrange #define WDCS_BITS "\020\010BSY\007DRDY\006DWF\005DSC\004DRQ\003CORR\002IDX\001ERR" 607481efa2Scsapuntz 617481efa2Scsapuntz /* 627481efa2Scsapuntz * Error bits. 637481efa2Scsapuntz */ 647481efa2Scsapuntz #define WDCE_BBK 0x80 /* bad block detected */ 657481efa2Scsapuntz #define WDCE_CRC 0x80 /* CRC error (Ultra-DMA only) */ 667481efa2Scsapuntz #define WDCE_UNC 0x40 /* uncorrectable data error */ 677481efa2Scsapuntz #define WDCE_MC 0x20 /* media changed */ 687481efa2Scsapuntz #define WDCE_IDNF 0x10 /* id not found */ 697481efa2Scsapuntz #define WDCE_MCR 0x08 /* media change requested */ 707481efa2Scsapuntz #define WDCE_ABRT 0x04 /* aborted command */ 717481efa2Scsapuntz #define WDCE_TK0NF 0x02 /* track 0 not found */ 727481efa2Scsapuntz #define WDCE_AMNF 0x01 /* address mark not found */ 737481efa2Scsapuntz 747481efa2Scsapuntz /* 757481efa2Scsapuntz * Commands for Disk Controller. 767481efa2Scsapuntz */ 777481efa2Scsapuntz #define WDCC_NOP 0x00 /* NOP - Always fail with "aborted command" */ 787481efa2Scsapuntz #define WDCC_RECAL 0x10 /* disk restore code -- resets cntlr */ 797481efa2Scsapuntz 807481efa2Scsapuntz #define WDCC_READ 0x20 /* disk read code */ 817481efa2Scsapuntz #define WDCC_WRITE 0x30 /* disk write code */ 827481efa2Scsapuntz #define WDCC__LONG 0x02 /* modifier -- access ecc bytes */ 83*9a75e387Smiod #define WDCC__NORETRY 0x01 /* modifier -- no retries */ 847481efa2Scsapuntz 857481efa2Scsapuntz #define WDCC_FORMAT 0x50 /* disk format code */ 867481efa2Scsapuntz #define WDCC_DIAGNOSE 0x90 /* controller diagnostic */ 877481efa2Scsapuntz #define WDCC_IDP 0x91 /* initialize drive parameters */ 887481efa2Scsapuntz 897481efa2Scsapuntz #define WDCC_READMULTI 0xc4 /* read multiple */ 907481efa2Scsapuntz #define WDCC_WRITEMULTI 0xc5 /* write multiple */ 917481efa2Scsapuntz #define WDCC_SETMULTI 0xc6 /* set multiple mode */ 927481efa2Scsapuntz 937481efa2Scsapuntz #define WDCC_READDMA 0xc8 /* read with DMA */ 947481efa2Scsapuntz #define WDCC_WRITEDMA 0xca /* write with DMA */ 957481efa2Scsapuntz 967481efa2Scsapuntz #define WDCC_ACKMC 0xdb /* acknowledge media change */ 977481efa2Scsapuntz #define WDCC_LOCK 0xde /* lock drawer */ 987481efa2Scsapuntz #define WDCC_UNLOCK 0xdf /* unlock drawer */ 997481efa2Scsapuntz 1007481efa2Scsapuntz #define WDCC_FLUSHCACHE 0xe7 /* Flush cache */ 1017481efa2Scsapuntz #define WDCC_IDENTIFY 0xec /* read parameters from controller */ 1027481efa2Scsapuntz #define SET_FEATURES 0xef /* set features */ 1037481efa2Scsapuntz 1047481efa2Scsapuntz #define WDCC_IDLE 0xe3 /* set idle timer & enter idle mode */ 1057481efa2Scsapuntz #define WDCC_IDLE_IMMED 0xe1 /* enter idle mode */ 1067481efa2Scsapuntz #define WDCC_SLEEP 0xe6 /* enter sleep mode */ 1077481efa2Scsapuntz #define WDCC_STANDBY 0xe2 /* set standby timer & enter standby mode */ 1087481efa2Scsapuntz #define WDCC_STANDBY_IMMED 0xe0 /* enter standby mode */ 1097481efa2Scsapuntz #define WDCC_CHECK_PWR 0xe5 /* check power mode */ 1107481efa2Scsapuntz 1114b4c6f4eSgluk #define WDCC_READ_EXT 0x24 /* read 48-bit addressing */ 1124b4c6f4eSgluk #define WDCC_WRITE_EXT 0x34 /* write 48-bit addressing */ 1134b4c6f4eSgluk 1144b4c6f4eSgluk #define WDCC_READMULTI_EXT 0x29 /* read multiple 48-bit addressing */ 1154b4c6f4eSgluk #define WDCC_WRITEMULTI_EXT 0x39 /* write multiple 48-bit addressing */ 1164b4c6f4eSgluk 1174b4c6f4eSgluk #define WDCC_READDMA_EXT 0x25 /* read 48-bit addressing with DMA */ 1184b4c6f4eSgluk #define WDCC_WRITEDMA_EXT 0x35 /* write 48-bit addressing with DMA */ 1194b4c6f4eSgluk 120af6d337eSgrange #define WDCC_FLUSHCACHE_EXT 0xea /* 48-bit addressing flush cache */ 121af6d337eSgrange 12260f75d9cSjsg /* security mode commands */ 12360f75d9cSjsg #define WDCC_SEC_SET_PASSWORD 0xf1 /* set user or master password */ 12460f75d9cSjsg #define WDCC_SEC_UNLOCK 0xf2 /* authenticate */ 12560f75d9cSjsg #define WDCC_SEC_ERASE_PREPARE 0xf3 12660f75d9cSjsg #define WDCC_SEC_ERASE_UNIT 0xf4 /* erase all user data */ 12760f75d9cSjsg #define WDCC_SEC_FREEZE_LOCK 0xf5 /* prevent password changes */ 12860f75d9cSjsg #define WDCC_SEC_DISABLE_PASSWORD 0xf6 12960f75d9cSjsg 1307481efa2Scsapuntz /* Subcommands for SET_FEATURES (features register ) */ 1313ded539eSderaadt #define WDSF_8BIT_PIO_EN 0x01 /* Enable 8bit PIO (CFA featureset) */ 1327481efa2Scsapuntz #define WDSF_EN_WR_CACHE 0x02 1337481efa2Scsapuntz #define WDSF_SET_MODE 0x03 1343ded539eSderaadt #define WDSF_REASSIGN_EN 0x04 /* Obsolete in ATA-6 */ 1353ded539eSderaadt #define WDSF_APM_EN 0x05 /* Enable Adv. Power Management */ 1363ded539eSderaadt #define WDSF_PUIS_EN 0x06 /* Enable Power-Up In Standby */ 1373ded539eSderaadt #define WDSF_PUIS_SPINUP 0x07 /* Power-Up In Standby spin-up */ 1383ded539eSderaadt #define WDSF_CFA_MODE1_EN 0x0A /* Enable CFA power mode 1 */ 1393ded539eSderaadt #define WDSF_RMSN_DS 0x31 /* Disable Removable Media Status */ 1403ded539eSderaadt #define WDSF_RETRY_DS 0x33 /* Obsolete in ATA-6 */ 1413ded539eSderaadt #define WDSF_AAM_EN 0x42 /* Enable Autom. Acoustic Management */ 1423ded539eSderaadt #define WDSF_SET_CACHE_SGMT 0x54 /* Obsolete in ATA-6 */ 1433ded539eSderaadt #define WDSF_READAHEAD_DS 0x55 /* Disable read look-ahead */ 1443ded539eSderaadt #define WDSF_RLSE_EN 0x5D /* Enable release interrupt */ 1453ded539eSderaadt #define WDSF_SRV_EN 0x5E /* Enable SERVICE interrupt */ 1467481efa2Scsapuntz #define WDSF_POD_DS 0x66 1477481efa2Scsapuntz #define WDSF_ECC_DS 0x77 1483ded539eSderaadt #define WDSF_8BIT_PIO_DS 0x81 /* Disable 8bit PIO (CFA featureset) */ 1497481efa2Scsapuntz #define WDSF_WRITE_CACHE_DS 0x82 1507481efa2Scsapuntz #define WDSF_REASSIGN_DS 0x84 1513ded539eSderaadt #define WDSF_APM_DS 0x85 /* Disable Adv. Power Management */ 1523ded539eSderaadt #define WDSF_PUIS_DS 0x86 /* Disable Power-Up In Standby */ 1537481efa2Scsapuntz #define WDSF_ECC_EN 0x88 1543ded539eSderaadt #define WDSF_CFA_MODE1_DS 0x8A /* Disable CFA power mode 1 */ 1553ded539eSderaadt #define WDSF_RMSN_EN 0x95 /* Enable Removable Media Status */ 1563ded539eSderaadt #define WDSF_RETRY_EN 0x99 /* Obsolete in ATA-6 */ 1573ded539eSderaadt #define WDSF_SET_CURRENT 0x9A /* Obsolete in ATA-6 */ 1587481efa2Scsapuntz #define WDSF_READAHEAD_EN 0xAA 1593ded539eSderaadt #define WDSF_PREFETCH_SET 0xAB /* Obsolete in ATA-6 */ 1603ded539eSderaadt #define WDSF_AAM_DS 0xC2 /* Disable Autom. Acoustic Management */ 1617481efa2Scsapuntz #define WDSF_POD_EN 0xCC 1623ded539eSderaadt #define WDSF_RLSE_DS 0xDD /* Disable release interrupt */ 1633ded539eSderaadt #define WDSF_SRV_DS 0xDE /* Disable SERVICE interrupt */ 1647481efa2Scsapuntz 1657481efa2Scsapuntz /* parameters uploaded to device/heads register */ 1667481efa2Scsapuntz #define WDSD_IBM 0xa0 /* forced to 512 byte sector, ecc */ 1677481efa2Scsapuntz #define WDSD_CHS 0x00 /* cylinder/head/sector addressing */ 1687481efa2Scsapuntz #define WDSD_LBA 0x40 /* logical block addressing */ 1697481efa2Scsapuntz 1707481efa2Scsapuntz /* Commands for ATAPI devices */ 1717481efa2Scsapuntz #define ATAPI_CHECK_POWER_MODE 0xe5 1727481efa2Scsapuntz #define ATAPI_EXEC_DRIVE_DIAGS 0x90 1737481efa2Scsapuntz #define ATAPI_IDLE_IMMEDIATE 0xe1 1747481efa2Scsapuntz #define ATAPI_NOP 0x00 1757481efa2Scsapuntz #define ATAPI_PKT_CMD 0xa0 1767481efa2Scsapuntz #define ATAPI_IDENTIFY_DEVICE 0xa1 1777481efa2Scsapuntz #define ATAPI_SOFT_RESET 0x08 1780719288fScsapuntz #define ATAPI_DEVICE_RESET 0x08 /* ATA/ATAPI-5 name for soft reset */ 1797481efa2Scsapuntz #define ATAPI_SLEEP 0xe6 1807481efa2Scsapuntz #define ATAPI_STANDBY_IMMEDIATE 0xe0 1813ded539eSderaadt #define ATAPI_SMART 0xB0 /* SMART operations */ 1823ded539eSderaadt #define ATAPI_SETMAX 0xF9 /* Set Max Address */ 1833ded539eSderaadt #define ATAPI_WRITEEXT 0x34 /* Write sectors Ext */ 1843ded539eSderaadt #define ATAPI_SETMAXEXT 0x37 /* Set Max Address Ext */ 1853ded539eSderaadt #define ATAPI_WRITEMULTIEXT 0x39 /* Write Multi Ext */ 1863ded539eSderaadt 1877481efa2Scsapuntz /* Bytes used by ATAPI_PACKET_COMMAND ( feature register) */ 1887481efa2Scsapuntz #define ATAPI_PKT_CMD_FTRE_DMA 0x01 1897481efa2Scsapuntz #define ATAPI_PKT_CMD_FTRE_OVL 0x02 1907481efa2Scsapuntz 1917481efa2Scsapuntz /* ireason */ 1927481efa2Scsapuntz #define WDCI_CMD 0x01 /* command(1) or data(0) */ 1937481efa2Scsapuntz #define WDCI_IN 0x02 /* transfer to(1) or from(0) the host */ 1947481efa2Scsapuntz #define WDCI_RELEASE 0x04 /* bus released until completion */ 1957481efa2Scsapuntz 1967481efa2Scsapuntz #define PHASE_CMDOUT (WDCS_DRQ | WDCI_CMD) 1977481efa2Scsapuntz #define PHASE_DATAIN (WDCS_DRQ | WDCI_IN) 1987481efa2Scsapuntz #define PHASE_DATAOUT WDCS_DRQ 1997481efa2Scsapuntz #define PHASE_COMPLETED (WDCI_IN | WDCI_CMD) 2007481efa2Scsapuntz #define PHASE_ABORTED 0 201bca4f8cbSgrange 202bca4f8cbSgrange #endif /* !_DEV_IC_WDCREG_H_ */ 203