xref: /openbsd-src/sys/dev/ic/s3_617.h (revision 63c85b76990430ab0e193037e5cbc19cd5dc2ac0)
1*63c85b76Sniklas /*	$OpenBSD: s3_617.h,v 1.2 2001/07/04 09:03:04 niklas Exp $	*/
2*63c85b76Sniklas 
3b199230dScsapuntz /*
4b199230dScsapuntz  * Copyright (c) 1998 Constantine Paul Sapuntzakis
5b199230dScsapuntz  * All rights reserved
6b199230dScsapuntz  *
7b199230dScsapuntz  * Author: Constantine Paul Sapuntzakis (csapuntz@cvs.openbsd.org)
8b199230dScsapuntz  *
9b199230dScsapuntz  * Redistribution and use in source and binary forms, with or without
10b199230dScsapuntz  * modification, are permitted provided that the following conditions
11b199230dScsapuntz  * are met:
12b199230dScsapuntz  * 1. Redistributions of source code must retain the above copyright
13b199230dScsapuntz  *    notice, this list of conditions and the following disclaimer.
14b199230dScsapuntz  * 2. Redistributions in binary form must reproduce the above copyright
15b199230dScsapuntz  *    notice, this list of conditions and the following disclaimer in the
16b199230dScsapuntz  *    documentation and/or other materials provided with the distribution.
17b199230dScsapuntz  * 3. The author's name or those of the contributors may be used to
18b199230dScsapuntz  *    endorse or promote products derived from this software without
19b199230dScsapuntz  *    specific prior written permission.
20b199230dScsapuntz  *
21b199230dScsapuntz  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR(S) AND CONTRIBUTORS
22b199230dScsapuntz  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23b199230dScsapuntz  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24b199230dScsapuntz  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25b199230dScsapuntz  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26b199230dScsapuntz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27b199230dScsapuntz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28b199230dScsapuntz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29b199230dScsapuntz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30b199230dScsapuntz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31b199230dScsapuntz  * POSSIBILITY OF SUCH DAMAGE.
32b199230dScsapuntz  */
33b199230dScsapuntz 
34b199230dScsapuntz /*
35b199230dScsapuntz  * PCI BIOS Configuration area ports
36b199230dScsapuntz  */
37b199230dScsapuntz 
38b199230dScsapuntz enum {
39b199230dScsapuntz   SV_SB_PORTBASE_SLOT = 0x10,
40b199230dScsapuntz   SV_ENHANCED_PORTBASE_SLOT = 0x14,
41b199230dScsapuntz   SV_FM_PORTBASE_SLOT = 0x18,
42b199230dScsapuntz   SV_MIDI_PORTBASE_SLOT = 0x1c,
43b199230dScsapuntz   SV_GAME_PORTBASE_SLOT = 0x20
44b199230dScsapuntz };
45b199230dScsapuntz 
46b199230dScsapuntz /*
47b199230dScsapuntz  * Enhanced CODEC registers
48b199230dScsapuntz  *     These are offset from the base specified in the PCI configuration area
49b199230dScsapuntz  */
50b199230dScsapuntz enum { SV_CODEC_CONTROL = 0,
51b199230dScsapuntz        SV_CODEC_INTMASK = 1,
52b199230dScsapuntz        SV_CODEC_STATUS = 2,
53b199230dScsapuntz        SV_CODEC_IADDR = 4,
54b199230dScsapuntz        SV_CODEC_IDATA = 5 };
55b199230dScsapuntz 
56b199230dScsapuntz 
57b199230dScsapuntz /*
58b199230dScsapuntz  * DMA Configuration register
59b199230dScsapuntz  */
60b199230dScsapuntz 
61b199230dScsapuntz enum {
62b199230dScsapuntz   SV_DMAA_CONFIG_OFF = 0x40,
63b199230dScsapuntz   SV_DMAC_CONFIG_OFF = 0x48
64b199230dScsapuntz };
65b199230dScsapuntz 
66b199230dScsapuntz enum {
67b199230dScsapuntz   SV_DMA_CHANNEL_ENABLE = 0x1,
68b199230dScsapuntz   SV_DMAA_EXTENDED_ADDR = 0x8,
69b199230dScsapuntz   SV_DMA_PORTBASE_MASK = 0xFFFFFFF0
70b199230dScsapuntz };
71b199230dScsapuntz 
72b199230dScsapuntz 
73b199230dScsapuntz enum {
74b199230dScsapuntz   SV_DMA_ADDR0 = 0,
75b199230dScsapuntz   SV_DMA_ADDR1 = 1,
76b199230dScsapuntz   SV_DMA_ADDR2 = 2,
77b199230dScsapuntz   SV_DMA_ADDR3 = 3,
78b199230dScsapuntz   SV_DMA_COUNT0 = 4,
79b199230dScsapuntz   SV_DMA_COUNT1 = 5,
80b199230dScsapuntz   SV_DMA_COUNT2 = 6,
81b199230dScsapuntz   SV_DMA_CMDSTATUS = 8,
82b199230dScsapuntz   SV_DMA_MODE = 0xB,
83b199230dScsapuntz   SV_DMA_MASTERCLEAR = 0xD,
84b199230dScsapuntz   SV_DMA_MASK = 0xF
85b199230dScsapuntz };
86b199230dScsapuntz 
87b199230dScsapuntz 
88b199230dScsapuntz /*
89b199230dScsapuntz  * DMA Mode (see reg 0xB)
90b199230dScsapuntz  */
91b199230dScsapuntz 
92b199230dScsapuntz enum {
93b199230dScsapuntz   SV_DMA_MODE_IOR_MASK = 0x0C,
94b199230dScsapuntz   SV_DMA_MODE_IOW_MASK = 0x0C,
95b199230dScsapuntz   SV_DMA_MODE_IOR = 0x04,
96b199230dScsapuntz   SV_DMA_MODE_IOW = 0x08,
97b199230dScsapuntz   SV_DMA_MODE_AUTOINIT = 0x10
98b199230dScsapuntz };
99b199230dScsapuntz 
100b199230dScsapuntz #define SET_FIELD(reg, field) ((reg & ~(field##_MASK)) | field)
101b199230dScsapuntz #define GET_FIELD(reg, field) (reg & ~(field##_MASK))
102b199230dScsapuntz 
103b199230dScsapuntz enum {
104b199230dScsapuntz   SV_CTL_ENHANCED = 1,
105b199230dScsapuntz   SV_CTL_FWS = 0x08,
106b199230dScsapuntz   SV_CTL_INTA = 0x20,
107b199230dScsapuntz   SV_CTL_RESET = 0x80
108b199230dScsapuntz };
109b199230dScsapuntz 
110b199230dScsapuntz enum {
111b199230dScsapuntz   SV_INTMASK_DMAA = 0x1,
112b199230dScsapuntz   SV_INTMASK_DMAC = 0x4,
113b199230dScsapuntz   SV_INTMASK_SINT = 0x8,
114b199230dScsapuntz   SV_INTMASK_UD = 0x40,
115b199230dScsapuntz   SV_INTMASK_MIDI = 0x80
116b199230dScsapuntz };
117b199230dScsapuntz 
118b199230dScsapuntz enum {
119b199230dScsapuntz   SV_INTSTATUS_DMAA = 0x1,
120b199230dScsapuntz   SV_INTSTATUS_DMAC = 0x4,
121b199230dScsapuntz   SV_INTSTATUS_SINT = 0x8,
122b199230dScsapuntz   SV_INTSTATUS_UD = 0x40,
123b199230dScsapuntz   SV_INTSTATUS_MIDI = 0x80
124b199230dScsapuntz };
125b199230dScsapuntz 
126b199230dScsapuntz enum {
127b199230dScsapuntz   SV_IADDR_MASK = 0x3f,
128b199230dScsapuntz   SV_IADDR_MCE = 0x40,
129b199230dScsapuntz     /* TRD = DMA Transfer request disable */
130b199230dScsapuntz   SV_IADDR_TRD = 0x80
131b199230dScsapuntz };
132b199230dScsapuntz 
133b199230dScsapuntz 
134b199230dScsapuntz enum {
135b199230dScsapuntz   SV_LEFT_ADC_INPUT_CONTROL = 0x0,
136b199230dScsapuntz   SV_RIGHT_ADC_INPUT_CONTROL = 0x1,
137b199230dScsapuntz   SV_LEFT_AUX1_INPUT_CONTROL = 0x2,
138b199230dScsapuntz   SV_RIGHT_AUX1_INPUT_CONTROL = 0x3,
139b199230dScsapuntz   SV_LEFT_CD_INPUT_CONTROL = 0x4,
140b199230dScsapuntz   SV_RIGHT_CD_INPUT_CONTROL = 0x5,
141b199230dScsapuntz   SV_LEFT_LINE_IN_INPUT_CONTROL = 0x6,
142b199230dScsapuntz   SV_RIGHT_LINE_IN_INPUT_CONTROL = 0x7,
143b199230dScsapuntz   SV_MIC_INPUT_CONTROL = 0x8,
144b199230dScsapuntz   SV_GAME_PORT_CONTROL = 0x9,
145b199230dScsapuntz   SV_LEFT_SYNTH_INPUT_CONTROL = 0x0A,
146b199230dScsapuntz   SV_RIGHT_SYNTH_INPUT_CONTROL = 0x0B,
147b199230dScsapuntz   SV_LEFT_AUX2_INPUT_CONTROL = 0x0C,
148b199230dScsapuntz   SV_RIGHT_AUX2_INPUT_CONTROL = 0x0D,
149b199230dScsapuntz   SV_LEFT_MIXER_OUTPUT_CONTROL = 0x0E,
150b199230dScsapuntz   SV_RIGHT_MIXER_OUTPUT_CONTROL = 0x0F,
151b199230dScsapuntz   SV_LEFT_PCM_INPUT_CONTROL = 0x10,
152b199230dScsapuntz   SV_RIGHT_PCM_INPUT_CONTROL = 0x11,
153b199230dScsapuntz   SV_DMA_DATA_FORMAT = 0x12,
154b199230dScsapuntz   SV_PLAY_RECORD_ENABLE = 0x13,
155b199230dScsapuntz   SV_UP_DOWN_CONTROL = 0x14,
156b199230dScsapuntz   SV_REVISION_LEVEL = 0x15,
157b199230dScsapuntz   SV_MONITOR_CONTROL = 0x16,
158b199230dScsapuntz   SV_DMAA_COUNT1 = 0x18,
159b199230dScsapuntz   SV_DMAA_COUNT0 = 0x19,
160b199230dScsapuntz   SV_DMAC_COUNT1 = 0x1C,
161b199230dScsapuntz   SV_DMAC_COUNT0 = 0x1d,
162b199230dScsapuntz   SV_PCM_SAMPLE_RATE_0 = 0x1e,
163b199230dScsapuntz   SV_PCM_SAMPLE_RATE_1 = 0x1f,
164b199230dScsapuntz   SV_SYNTH_SAMPLE_RATE_0 = 0x20,
165b199230dScsapuntz   SV_SYNTH_SAMPLE_RATE_1 = 0x21,
166b199230dScsapuntz   SV_ADC_CLOCK_SOURCE = 0x22,
167b199230dScsapuntz   SV_ADC_ALT_SAMPLE_RATE = 0x23,
168b199230dScsapuntz   SV_ADC_PLL_M = 0x24,
169b199230dScsapuntz   SV_ADC_PLL_N = 0x25,
170b199230dScsapuntz   SV_SYNTH_PLL_M = 0x26,
171b199230dScsapuntz   SV_SYNTH_PLL_N = 0x27,
172b199230dScsapuntz   SV_MPU401 = 0x2A,
173b199230dScsapuntz   SV_DRIVE_CONTROL = 0x2B,
174b199230dScsapuntz   SV_SRS_SPACE_CONTROL = 0x2c,
175b199230dScsapuntz   SV_SRS_CENTER_CONTROL = 0x2d,
176b199230dScsapuntz   SV_WAVETABLE_SOURCE_SELECT = 0x2e,
177b199230dScsapuntz   SV_ANALOG_POWER_DOWN_CONTROL = 0x30,
178b199230dScsapuntz   SV_DIGITAL_POWER_DOWN_CONTROL = 0x31
179b199230dScsapuntz };
180b199230dScsapuntz 
181b199230dScsapuntz enum {
182b199230dScsapuntz   SV_MUTE_BIT = 0x80,
183b199230dScsapuntz   SV_AUX1_MASK = 0x1F,
184b199230dScsapuntz   SV_CD_MASK = 0x1F,
185b199230dScsapuntz   SV_LINE_IN_MASK = 0x1F,
186b199230dScsapuntz   SV_MIC_MASK = 0x0F,
187b199230dScsapuntz   SV_SYNTH_MASK = 0x1F,
188b199230dScsapuntz   SV_AUX2_MASK = 0x1F,
189b199230dScsapuntz   SV_MIXER_OUT_MASK = 0x1F,
190b199230dScsapuntz   SV_PCM_MASK = 0x3F
191b199230dScsapuntz };
192b199230dScsapuntz 
193b199230dScsapuntz enum {
194b199230dScsapuntz   SV_DMAA_STEREO = 0x1,
195b199230dScsapuntz   SV_DMAA_FORMAT16 = 0x2,
196b199230dScsapuntz   SV_DMAC_STEREO = 0x10,
197b199230dScsapuntz   SV_DMAC_FORMAT16 = 0x20
198b199230dScsapuntz };
199b199230dScsapuntz 
200b199230dScsapuntz enum {
201b199230dScsapuntz   SV_PLAY_ENABLE = 0x1,
202b199230dScsapuntz   SV_RECORD_ENABLE = 0x2
203b199230dScsapuntz };
204b199230dScsapuntz 
205b199230dScsapuntz enum {
206b199230dScsapuntz   SV_PLL_R_SHIFT = 5
207b199230dScsapuntz };
208b199230dScsapuntz 
209b199230dScsapuntz /* ADC input source (registers 0 & 1) */
210b199230dScsapuntz enum {
211b199230dScsapuntz   SV_REC_SOURCE_MASK = 0xE0,
212b199230dScsapuntz   SV_REC_SOURCE_SHIFT = 5,
213b199230dScsapuntz   SV_MIC_BOOST_BIT = 0x10,
214b199230dScsapuntz   SV_REC_GAIN_MASK = 0x0F,
215b199230dScsapuntz   SV_REC_CD = 1,
216b199230dScsapuntz   SV_REC_DAC = 2,
217b199230dScsapuntz   SV_REC_AUX2 = 3,
218b199230dScsapuntz   SV_REC_LINE = 4,
219b199230dScsapuntz   SV_REC_AUX1 = 5,
220b199230dScsapuntz   SV_REC_MIC = 6,
221b199230dScsapuntz   SV_REC_MIXER = 7
222b199230dScsapuntz };
223b199230dScsapuntz 
224b199230dScsapuntz /* SRS Space control register (reg 0x2C) */
225b199230dScsapuntz 
226b199230dScsapuntz enum {
227b199230dScsapuntz   SV_SRS_SPACE_ONOFF = 0x80
228b199230dScsapuntz };
229