1*61e87b28Sderaadt /* $OpenBSD: rt2560reg.h,v 1.6 2013/11/26 20:33:16 deraadt Exp $ */ 2189ff541Sdamien 3189ff541Sdamien /*- 4189ff541Sdamien * Copyright (c) 2005, 2006 5189ff541Sdamien * Damien Bergamini <damien.bergamini@free.fr> 6189ff541Sdamien * 7189ff541Sdamien * Permission to use, copy, modify, and distribute this software for any 8189ff541Sdamien * purpose with or without fee is hereby granted, provided that the above 9189ff541Sdamien * copyright notice and this permission notice appear in all copies. 10189ff541Sdamien * 11189ff541Sdamien * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12189ff541Sdamien * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13189ff541Sdamien * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14189ff541Sdamien * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15189ff541Sdamien * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16189ff541Sdamien * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17189ff541Sdamien * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18189ff541Sdamien */ 19189ff541Sdamien 20189ff541Sdamien #define RT2560_TX_RING_COUNT 48 21189ff541Sdamien #define RT2560_ATIM_RING_COUNT 4 22189ff541Sdamien #define RT2560_PRIO_RING_COUNT 16 23189ff541Sdamien #define RT2560_BEACON_RING_COUNT 1 24189ff541Sdamien #define RT2560_RX_RING_COUNT 32 25189ff541Sdamien 26189ff541Sdamien #define RT2560_TX_DESC_SIZE (sizeof (struct rt2560_tx_desc)) 27189ff541Sdamien #define RT2560_RX_DESC_SIZE (sizeof (struct rt2560_rx_desc)) 28189ff541Sdamien 29189ff541Sdamien #define RT2560_MAX_SCATTER 1 30189ff541Sdamien 31189ff541Sdamien /* 32189ff541Sdamien * Control and status registers. 33189ff541Sdamien */ 34189ff541Sdamien #define RT2560_CSR0 0x0000 /* ASIC version number */ 35189ff541Sdamien #define RT2560_CSR1 0x0004 /* System control */ 36189ff541Sdamien #define RT2560_CSR3 0x000c /* STA MAC address 0 */ 37189ff541Sdamien #define RT2560_CSR4 0x0010 /* STA MAC address 1 */ 38189ff541Sdamien #define RT2560_CSR5 0x0014 /* BSSID 0 */ 39189ff541Sdamien #define RT2560_CSR6 0x0018 /* BSSID 1 */ 40189ff541Sdamien #define RT2560_CSR7 0x001c /* Interrupt source */ 41189ff541Sdamien #define RT2560_CSR8 0x0020 /* Interrupt mask */ 42189ff541Sdamien #define RT2560_CSR9 0x0024 /* Maximum frame length */ 43189ff541Sdamien #define RT2560_SECCSR0 0x0028 /* WEP control */ 44189ff541Sdamien #define RT2560_CSR11 0x002c /* Back-off control */ 45189ff541Sdamien #define RT2560_CSR12 0x0030 /* Synchronization configuration 0 */ 46189ff541Sdamien #define RT2560_CSR13 0x0034 /* Synchronization configuration 1 */ 47189ff541Sdamien #define RT2560_CSR14 0x0038 /* Synchronization control */ 48189ff541Sdamien #define RT2560_CSR15 0x003c /* Synchronization status */ 49189ff541Sdamien #define RT2560_CSR16 0x0040 /* TSF timer 0 */ 50189ff541Sdamien #define RT2560_CSR17 0x0044 /* TSF timer 1 */ 51189ff541Sdamien #define RT2560_CSR18 0x0048 /* IFS timer 0 */ 52189ff541Sdamien #define RT2560_CSR19 0x004c /* IFS timer 1 */ 53189ff541Sdamien #define RT2560_CSR20 0x0050 /* WAKEUP timer */ 54189ff541Sdamien #define RT2560_CSR21 0x0054 /* EEPROM control */ 55189ff541Sdamien #define RT2560_CSR22 0x0058 /* CFP control */ 56189ff541Sdamien #define RT2560_TXCSR0 0x0060 /* TX control */ 57189ff541Sdamien #define RT2560_TXCSR1 0x0064 /* TX configuration */ 58189ff541Sdamien #define RT2560_TXCSR2 0x0068 /* TX descriptor configuration */ 59189ff541Sdamien #define RT2560_TXCSR3 0x006c /* TX ring base address */ 60189ff541Sdamien #define RT2560_TXCSR4 0x0070 /* TX ATIM ring base address */ 61189ff541Sdamien #define RT2560_TXCSR5 0x0074 /* TX PRIO ring base address */ 62189ff541Sdamien #define RT2560_TXCSR6 0x0078 /* Beacon base address */ 63189ff541Sdamien #define RT2560_TXCSR7 0x007c /* AutoResponder control */ 64189ff541Sdamien #define RT2560_RXCSR0 0x0080 /* RX control */ 65189ff541Sdamien #define RT2560_RXCSR1 0x0084 /* RX descriptor configuration */ 66189ff541Sdamien #define RT2560_RXCSR2 0x0088 /* RX ring base address */ 67189ff541Sdamien #define RT2560_PCICSR 0x008c /* PCI control */ 68189ff541Sdamien #define RT2560_RXCSR3 0x0090 /* BBP ID 0 */ 69189ff541Sdamien #define RT2560_TXCSR9 0x0094 /* OFDM TX BBP */ 70189ff541Sdamien #define RT2560_ARSP_PLCP_0 0x0098 /* Auto Responder PLCP address */ 71189ff541Sdamien #define RT2560_ARSP_PLCP_1 0x009c /* Auto Responder Basic Rate mask */ 72189ff541Sdamien #define RT2560_CNT0 0x00a0 /* FCS error counter */ 73189ff541Sdamien #define RT2560_CNT1 0x00ac /* PLCP error counter */ 74189ff541Sdamien #define RT2560_CNT2 0x00b0 /* Long error counter */ 75189ff541Sdamien #define RT2560_CNT3 0x00b8 /* CCA false alarm counter */ 76189ff541Sdamien #define RT2560_CNT4 0x00bc /* RX FIFO Overflow counter */ 77189ff541Sdamien #define RT2560_CNT5 0x00c0 /* Tx FIFO Underrun counter */ 78189ff541Sdamien #define RT2560_PWRCSR0 0x00c4 /* Power mode configuration */ 79189ff541Sdamien #define RT2560_PSCSR0 0x00c8 /* Power state transition time */ 80189ff541Sdamien #define RT2560_PSCSR1 0x00cc /* Power state transition time */ 81189ff541Sdamien #define RT2560_PSCSR2 0x00d0 /* Power state transition time */ 82189ff541Sdamien #define RT2560_PSCSR3 0x00d4 /* Power state transition time */ 83189ff541Sdamien #define RT2560_PWRCSR1 0x00d8 /* Manual power control/status */ 84189ff541Sdamien #define RT2560_TIMECSR 0x00dc /* Timer control */ 85189ff541Sdamien #define RT2560_MACCSR0 0x00e0 /* MAC configuration */ 86189ff541Sdamien #define RT2560_MACCSR1 0x00e4 /* MAC configuration */ 87189ff541Sdamien #define RT2560_RALINKCSR 0x00e8 /* Ralink RX auto-reset BBCR */ 88189ff541Sdamien #define RT2560_BCNCSR 0x00ec /* Beacon interval control */ 89189ff541Sdamien #define RT2560_BBPCSR 0x00f0 /* BBP serial control */ 90189ff541Sdamien #define RT2560_RFCSR 0x00f4 /* RF serial control */ 91189ff541Sdamien #define RT2560_LEDCSR 0x00f8 /* LED control */ 92189ff541Sdamien #define RT2560_SECCSR3 0x00fc /* XXX not documented */ 93189ff541Sdamien #define RT2560_DMACSR0 0x0100 /* Current RX ring address */ 94189ff541Sdamien #define RT2560_DMACSR1 0x0104 /* Current Tx ring address */ 95189ff541Sdamien #define RT2560_DMACSR2 0x0104 /* Current Priority ring address */ 96189ff541Sdamien #define RT2560_DMACSR3 0x0104 /* Current ATIM ring address */ 97189ff541Sdamien #define RT2560_TXACKCSR0 0x0110 /* XXX not documented */ 98189ff541Sdamien #define RT2560_GPIOCSR 0x0120 /* */ 99189ff541Sdamien #define RT2560_BBBPPCSR 0x0124 /* BBP Pin Control */ 100189ff541Sdamien #define RT2560_FIFOCSR0 0x0128 /* TX FIFO pointer */ 101189ff541Sdamien #define RT2560_FIFOCSR1 0x012c /* RX FIFO pointer */ 102189ff541Sdamien #define RT2560_BCNOCSR 0x0130 /* Beacon time offset */ 103189ff541Sdamien #define RT2560_RLPWCSR 0x0134 /* RX_PE Low Width */ 104189ff541Sdamien #define RT2560_TESTCSR 0x0138 /* Test Mode Select */ 105189ff541Sdamien #define RT2560_PLCP1MCSR 0x013c /* Signal/Service/Length of ACK @1M */ 106189ff541Sdamien #define RT2560_PLCP2MCSR 0x0140 /* Signal/Service/Length of ACK @2M */ 107189ff541Sdamien #define RT2560_PLCP5p5MCSR 0x0144 /* Signal/Service/Length of ACK @5.5M */ 108189ff541Sdamien #define RT2560_PLCP11MCSR 0x0148 /* Signal/Service/Length of ACK @11M */ 109189ff541Sdamien #define RT2560_ACKPCTCSR 0x014c /* ACK/CTS padload consume time */ 110189ff541Sdamien #define RT2560_ARTCSR1 0x0150 /* ACK/CTS padload consume time */ 111189ff541Sdamien #define RT2560_ARTCSR2 0x0154 /* ACK/CTS padload consume time */ 112189ff541Sdamien #define RT2560_SECCSR1 0x0158 /* WEP control */ 113189ff541Sdamien #define RT2560_BBPCSR1 0x015c /* BBP TX Configuration */ 114189ff541Sdamien 115189ff541Sdamien 116189ff541Sdamien /* possible flags for register RXCSR0 */ 117189ff541Sdamien #define RT2560_DISABLE_RX (1 << 0) 118189ff541Sdamien #define RT2560_DROP_CRC_ERROR (1 << 1) 119189ff541Sdamien #define RT2560_DROP_PHY_ERROR (1 << 2) 120189ff541Sdamien #define RT2560_DROP_CTL (1 << 3) 121189ff541Sdamien #define RT2560_DROP_NOT_TO_ME (1 << 4) 122189ff541Sdamien #define RT2560_DROP_TODS (1 << 5) 123189ff541Sdamien #define RT2560_DROP_VERSION_ERROR (1 << 6) 124189ff541Sdamien 125189ff541Sdamien /* possible flags for register CSR1 */ 126189ff541Sdamien #define RT2560_RESET_ASIC (1 << 0) 127189ff541Sdamien #define RT2560_RESET_BBP (1 << 1) 128189ff541Sdamien #define RT2560_HOST_READY (1 << 2) 129189ff541Sdamien 130189ff541Sdamien /* possible flags for register CSR14 */ 131189ff541Sdamien #define RT2560_ENABLE_TSF (1 << 0) 132189ff541Sdamien #define RT2560_ENABLE_TSF_SYNC(x) (((x) & 0x3) << 1) 133189ff541Sdamien #define RT2560_ENABLE_TBCN (1 << 3) 134189ff541Sdamien #define RT2560_ENABLE_BEACON_GENERATOR (1 << 6) 135189ff541Sdamien 136189ff541Sdamien /* possible flags for register CSR21 */ 137189ff541Sdamien #define RT2560_C (1 << 1) 138189ff541Sdamien #define RT2560_S (1 << 2) 139189ff541Sdamien #define RT2560_D (1 << 3) 140189ff541Sdamien #define RT2560_Q (1 << 4) 141189ff541Sdamien #define RT2560_93C46 (1 << 5) 142189ff541Sdamien 143189ff541Sdamien #define RT2560_SHIFT_D 3 144189ff541Sdamien #define RT2560_SHIFT_Q 4 145189ff541Sdamien 146189ff541Sdamien /* possible flags for register TXCSR0 */ 147189ff541Sdamien #define RT2560_KICK_TX (1 << 0) 148189ff541Sdamien #define RT2560_KICK_ATIM (1 << 1) 149189ff541Sdamien #define RT2560_KICK_PRIO (1 << 2) 150189ff541Sdamien #define RT2560_ABORT_TX (1 << 3) 151189ff541Sdamien 152189ff541Sdamien /* possible flags for register SECCSR0 */ 153189ff541Sdamien #define RT2560_KICK_DECRYPT (1 << 0) 154189ff541Sdamien 155189ff541Sdamien /* possible flags for register SECCSR1 */ 156189ff541Sdamien #define RT2560_KICK_ENCRYPT (1 << 0) 157189ff541Sdamien 158189ff541Sdamien /* possible flags for register CSR7 */ 159189ff541Sdamien #define RT2560_BEACON_EXPIRE 0x00000001 160189ff541Sdamien #define RT2560_WAKEUP_EXPIRE 0x00000002 161189ff541Sdamien #define RT2560_ATIM_EXPIRE 0x00000004 162189ff541Sdamien #define RT2560_TX_DONE 0x00000008 163189ff541Sdamien #define RT2560_ATIM_DONE 0x00000010 164189ff541Sdamien #define RT2560_PRIO_DONE 0x00000020 165189ff541Sdamien #define RT2560_RX_DONE 0x00000040 166189ff541Sdamien #define RT2560_DECRYPTION_DONE 0x00000080 167189ff541Sdamien #define RT2560_ENCRYPTION_DONE 0x00000100 168189ff541Sdamien 169189ff541Sdamien #define RT2560_INTR_MASK \ 170189ff541Sdamien (~(RT2560_BEACON_EXPIRE | RT2560_WAKEUP_EXPIRE | RT2560_TX_DONE | \ 171189ff541Sdamien RT2560_PRIO_DONE | RT2560_RX_DONE | RT2560_DECRYPTION_DONE | \ 172189ff541Sdamien RT2560_ENCRYPTION_DONE)) 173189ff541Sdamien 174189ff541Sdamien /* Tx descriptor */ 175189ff541Sdamien struct rt2560_tx_desc { 176189ff541Sdamien uint32_t flags; 177189ff541Sdamien #define RT2560_TX_BUSY (1 << 0) 178189ff541Sdamien #define RT2560_TX_VALID (1 << 1) 179189ff541Sdamien 180189ff541Sdamien #define RT2560_TX_RESULT_MASK 0x0000001c 181189ff541Sdamien #define RT2560_TX_SUCCESS (0 << 2) 182189ff541Sdamien #define RT2560_TX_SUCCESS_RETRY (1 << 2) 183189ff541Sdamien #define RT2560_TX_FAIL_RETRY (2 << 2) 184189ff541Sdamien #define RT2560_TX_FAIL_INVALID (3 << 2) 185189ff541Sdamien #define RT2560_TX_FAIL_OTHER (4 << 2) 186189ff541Sdamien 187189ff541Sdamien #define RT2560_TX_MORE_FRAG (1 << 8) 188bc303e9bSdamien #define RT2560_TX_NEED_ACK (1 << 9) 189189ff541Sdamien #define RT2560_TX_TIMESTAMP (1 << 10) 190189ff541Sdamien #define RT2560_TX_OFDM (1 << 11) 191189ff541Sdamien #define RT2560_TX_CIPHER_BUSY (1 << 12) 192189ff541Sdamien 193189ff541Sdamien #define RT2560_TX_IFS_MASK 0x00006000 194189ff541Sdamien #define RT2560_TX_IFS_BACKOFF (0 << 13) 195189ff541Sdamien #define RT2560_TX_IFS_SIFS (1 << 13) 196189ff541Sdamien #define RT2560_TX_IFS_NEWBACKOFF (2 << 13) 197189ff541Sdamien #define RT2560_TX_IFS_NONE (3 << 13) 198189ff541Sdamien 199189ff541Sdamien #define RT2560_TX_LONG_RETRY (1 << 15) 200189ff541Sdamien 201189ff541Sdamien #define RT2560_TX_CIPHER_MASK 0xe0000000 202189ff541Sdamien #define RT2560_TX_CIPHER_NONE (0 << 29) 203189ff541Sdamien #define RT2560_TX_CIPHER_WEP40 (1 << 29) 204189ff541Sdamien #define RT2560_TX_CIPHER_WEP104 (2 << 29) 205189ff541Sdamien #define RT2560_TX_CIPHER_TKIP (3 << 29) 206189ff541Sdamien #define RT2560_TX_CIPHER_AES (4 << 29) 207189ff541Sdamien 208189ff541Sdamien uint32_t physaddr; 209189ff541Sdamien uint16_t wme; 210189ff541Sdamien #define RT2560_LOGCWMAX(x) (((x) & 0xf) << 12) 211189ff541Sdamien #define RT2560_LOGCWMIN(x) (((x) & 0xf) << 8) 212189ff541Sdamien #define RT2560_AIFSN(x) (((x) & 0x3) << 6) 213189ff541Sdamien #define RT2560_IVOFFSET(x) (((x) & 0x3f)) 214189ff541Sdamien 215189ff541Sdamien uint16_t reserved1; 216189ff541Sdamien uint8_t plcp_signal; 217189ff541Sdamien uint8_t plcp_service; 218189ff541Sdamien #define RT2560_PLCP_LENGEXT 0x80 219189ff541Sdamien 2206797e378Sdamien uint8_t plcp_length_lo; 2216797e378Sdamien uint8_t plcp_length_hi; 222189ff541Sdamien uint32_t iv; 223189ff541Sdamien uint32_t eiv; 224189ff541Sdamien uint8_t key[IEEE80211_KEYBUF_SIZE]; 225189ff541Sdamien uint32_t reserved2[2]; 226189ff541Sdamien } __packed; 227189ff541Sdamien 228189ff541Sdamien /* Rx descriptor */ 229189ff541Sdamien struct rt2560_rx_desc { 230189ff541Sdamien uint32_t flags; 231189ff541Sdamien #define RT2560_RX_BUSY (1 << 0) 232189ff541Sdamien #define RT2560_RX_CRC_ERROR (1 << 5) 2332a5f0c51Sdamien #define RT2560_RX_OFDM (1 << 6) 234189ff541Sdamien #define RT2560_RX_PHY_ERROR (1 << 7) 235189ff541Sdamien #define RT2560_RX_CIPHER_BUSY (1 << 8) 236189ff541Sdamien #define RT2560_RX_ICV_ERROR (1 << 9) 237189ff541Sdamien 238189ff541Sdamien #define RT2560_RX_CIPHER_MASK 0xe0000000 239189ff541Sdamien #define RT2560_RX_CIPHER_NONE (0 << 29) 240189ff541Sdamien #define RT2560_RX_CIPHER_WEP40 (1 << 29) 241189ff541Sdamien #define RT2560_RX_CIPHER_WEP104 (2 << 29) 242189ff541Sdamien #define RT2560_RX_CIPHER_TKIP (3 << 29) 243189ff541Sdamien #define RT2560_RX_CIPHER_AES (4 << 29) 244189ff541Sdamien 245189ff541Sdamien uint32_t physaddr; 246189ff541Sdamien uint8_t rate; 247189ff541Sdamien uint8_t rssi; 248189ff541Sdamien uint8_t ta[IEEE80211_ADDR_LEN]; 249189ff541Sdamien uint32_t iv; 250189ff541Sdamien uint32_t eiv; 251189ff541Sdamien uint8_t key[IEEE80211_KEYBUF_SIZE]; 252189ff541Sdamien uint32_t reserved[2]; 253189ff541Sdamien } __packed; 254189ff541Sdamien 255189ff541Sdamien #define RT2560_RF1 0 256189ff541Sdamien #define RT2560_RF2 2 257189ff541Sdamien #define RT2560_RF3 1 258189ff541Sdamien #define RT2560_RF4 3 259189ff541Sdamien 260189ff541Sdamien #define RT2560_RF1_AUTOTUNE 0x08000 261189ff541Sdamien #define RT2560_RF3_AUTOTUNE 0x00040 262189ff541Sdamien 263*61e87b28Sderaadt #define RT2560_BBP_BUSY (1U << 15) 264*61e87b28Sderaadt #define RT2560_BBP_WRITE (1U << 16) 265*61e87b28Sderaadt #define RT2560_RF_20BIT (20U << 24) 266*61e87b28Sderaadt #define RT2560_RF_BUSY (1U << 31) 267189ff541Sdamien 268189ff541Sdamien #define RT2560_RF_2522 0x00 269189ff541Sdamien #define RT2560_RF_2523 0x01 270189ff541Sdamien #define RT2560_RF_2524 0x02 271189ff541Sdamien #define RT2560_RF_2525 0x03 272189ff541Sdamien #define RT2560_RF_2525E 0x04 273189ff541Sdamien #define RT2560_RF_2526 0x05 274189ff541Sdamien /* dual-band RF */ 275189ff541Sdamien #define RT2560_RF_5222 0x10 276189ff541Sdamien 277189ff541Sdamien #define RT2560_BBP_VERSION 0 278189ff541Sdamien #define RT2560_BBP_TX 2 279189ff541Sdamien #define RT2560_BBP_RX 14 280189ff541Sdamien 281189ff541Sdamien #define RT2560_BBP_ANTA 0x00 282189ff541Sdamien #define RT2560_BBP_DIVERSITY 0x01 283189ff541Sdamien #define RT2560_BBP_ANTB 0x02 284189ff541Sdamien #define RT2560_BBP_ANTMASK 0x03 285189ff541Sdamien #define RT2560_BBP_FLIPIQ 0x04 286189ff541Sdamien 287189ff541Sdamien #define RT2560_LED_MODE_DEFAULT 0 288189ff541Sdamien #define RT2560_LED_MODE_TXRX_ACTIVITY 1 289189ff541Sdamien #define RT2560_LED_MODE_SINGLE 2 290189ff541Sdamien #define RT2560_LED_MODE_ASUS 3 291189ff541Sdamien 292189ff541Sdamien #define RT2560_JAPAN_FILTER 0x8 293189ff541Sdamien 294189ff541Sdamien #define RT2560_EEPROM_CONFIG0 16 295189ff541Sdamien #define RT2560_EEPROM_BBP_BASE 19 296189ff541Sdamien #define RT2560_EEPROM_TXPOWER 35 297189ff541Sdamien 298189ff541Sdamien #define RT2560_EEPROM_DELAY 1 /* minimum hold time (microsecond) */ 299189ff541Sdamien 300189ff541Sdamien /* 301189ff541Sdamien * control and status registers access macros 302189ff541Sdamien */ 303189ff541Sdamien #define RAL_READ(sc, reg) \ 304189ff541Sdamien bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg)) 305189ff541Sdamien 306189ff541Sdamien #define RAL_WRITE(sc, reg, val) \ 307189ff541Sdamien bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val)) 308189ff541Sdamien 309189ff541Sdamien /* 310189ff541Sdamien * EEPROM access macro 311189ff541Sdamien */ 312189ff541Sdamien #define RT2560_EEPROM_CTL(sc, val) do { \ 313189ff541Sdamien RAL_WRITE((sc), RT2560_CSR21, (val)); \ 314189ff541Sdamien DELAY(RT2560_EEPROM_DELAY); \ 315189ff541Sdamien } while (/* CONSTCOND */0) 3163d0fe1e7Sdamien 3173d0fe1e7Sdamien 3183d0fe1e7Sdamien /* 3193d0fe1e7Sdamien * Default values for MAC registers; values taken from the reference driver. 3203d0fe1e7Sdamien */ 3213d0fe1e7Sdamien #define RT2560_DEF_MAC \ 3223d0fe1e7Sdamien { RT2560_PSCSR0, 0x00020002 }, \ 3233d0fe1e7Sdamien { RT2560_PSCSR1, 0x00000002 }, \ 3243d0fe1e7Sdamien { RT2560_PSCSR2, 0x00020002 }, \ 3253d0fe1e7Sdamien { RT2560_PSCSR3, 0x00000002 }, \ 3263d0fe1e7Sdamien { RT2560_TIMECSR, 0x00003f21 }, \ 3273d0fe1e7Sdamien { RT2560_CSR9, 0x00000780 }, \ 3283d0fe1e7Sdamien { RT2560_CSR11, 0x07041483 }, \ 3293d0fe1e7Sdamien { RT2560_CNT3, 0x00000000 }, \ 3303d0fe1e7Sdamien { RT2560_TXCSR1, 0x07614562 }, \ 3313d0fe1e7Sdamien { RT2560_ARSP_PLCP_0, 0x8c8d8b8a }, \ 3323d0fe1e7Sdamien { RT2560_ACKPCTCSR, 0x7038140a }, \ 3333d0fe1e7Sdamien { RT2560_ARTCSR1, 0x1d21252d }, \ 3343d0fe1e7Sdamien { RT2560_ARTCSR2, 0x1919191d }, \ 3353d0fe1e7Sdamien { RT2560_RXCSR0, 0xffffffff }, \ 3363d0fe1e7Sdamien { RT2560_RXCSR3, 0xb3aab3af }, \ 3373d0fe1e7Sdamien { RT2560_PCICSR, 0x000003b8 }, \ 3383d0fe1e7Sdamien { RT2560_PWRCSR0, 0x3f3b3100 }, \ 3393d0fe1e7Sdamien { RT2560_GPIOCSR, 0x0000ff00 }, \ 3403d0fe1e7Sdamien { RT2560_TESTCSR, 0x000000f0 }, \ 3413d0fe1e7Sdamien { RT2560_PWRCSR1, 0x000001ff }, \ 3423d0fe1e7Sdamien { RT2560_MACCSR0, 0x00213223 }, \ 3433d0fe1e7Sdamien { RT2560_MACCSR1, 0x00235518 }, \ 3443d0fe1e7Sdamien { RT2560_RLPWCSR, 0x00000040 }, \ 3453d0fe1e7Sdamien { RT2560_RALINKCSR, 0x9a009a11 }, \ 3463d0fe1e7Sdamien { RT2560_CSR7, 0xffffffff }, \ 3473d0fe1e7Sdamien { RT2560_BBPCSR1, 0x82188200 }, \ 3483d0fe1e7Sdamien { RT2560_TXACKCSR0, 0x00000020 }, \ 3493d0fe1e7Sdamien { RT2560_SECCSR3, 0x0000e78f } 3503d0fe1e7Sdamien 3513d0fe1e7Sdamien /* 3523d0fe1e7Sdamien * Default values for BBP registers; values taken from the reference driver. 3533d0fe1e7Sdamien */ 3543d0fe1e7Sdamien #define RT2560_DEF_BBP \ 3553d0fe1e7Sdamien { 3, 0x02 }, \ 3563d0fe1e7Sdamien { 4, 0x19 }, \ 3573d0fe1e7Sdamien { 14, 0x1c }, \ 3583d0fe1e7Sdamien { 15, 0x30 }, \ 3593d0fe1e7Sdamien { 16, 0xac }, \ 3603d0fe1e7Sdamien { 17, 0x48 }, \ 3613d0fe1e7Sdamien { 18, 0x18 }, \ 3623d0fe1e7Sdamien { 19, 0xff }, \ 3633d0fe1e7Sdamien { 20, 0x1e }, \ 3643d0fe1e7Sdamien { 21, 0x08 }, \ 3653d0fe1e7Sdamien { 22, 0x08 }, \ 3663d0fe1e7Sdamien { 23, 0x08 }, \ 3673d0fe1e7Sdamien { 24, 0x80 }, \ 3683d0fe1e7Sdamien { 25, 0x50 }, \ 3693d0fe1e7Sdamien { 26, 0x08 }, \ 3703d0fe1e7Sdamien { 27, 0x23 }, \ 3713d0fe1e7Sdamien { 30, 0x10 }, \ 3723d0fe1e7Sdamien { 31, 0x2b }, \ 3733d0fe1e7Sdamien { 32, 0xb9 }, \ 3743d0fe1e7Sdamien { 34, 0x12 }, \ 3753d0fe1e7Sdamien { 35, 0x50 }, \ 3763d0fe1e7Sdamien { 39, 0xc4 }, \ 3773d0fe1e7Sdamien { 40, 0x02 }, \ 3783d0fe1e7Sdamien { 41, 0x60 }, \ 3793d0fe1e7Sdamien { 53, 0x10 }, \ 3803d0fe1e7Sdamien { 54, 0x18 }, \ 3813d0fe1e7Sdamien { 56, 0x08 }, \ 3823d0fe1e7Sdamien { 57, 0x10 }, \ 3833d0fe1e7Sdamien { 58, 0x08 }, \ 3843d0fe1e7Sdamien { 61, 0x60 }, \ 3853d0fe1e7Sdamien { 62, 0x10 }, \ 3863d0fe1e7Sdamien { 75, 0xff } 3873d0fe1e7Sdamien 3883d0fe1e7Sdamien /* 3893d0fe1e7Sdamien * Default values for RF register R2 indexed by channel numbers; values taken 3903d0fe1e7Sdamien * from the reference driver. 3913d0fe1e7Sdamien */ 3923d0fe1e7Sdamien #define RT2560_RF2522_R2 \ 3933d0fe1e7Sdamien { \ 3943d0fe1e7Sdamien 0x307f6, 0x307fb, 0x30800, 0x30805, 0x3080a, 0x3080f, 0x30814, \ 3953d0fe1e7Sdamien 0x30819, 0x3081e, 0x30823, 0x30828, 0x3082d, 0x30832, 0x3083e \ 3963d0fe1e7Sdamien } 3973d0fe1e7Sdamien 3983d0fe1e7Sdamien #define RT2560_RF2523_R2 \ 3993d0fe1e7Sdamien { \ 4003d0fe1e7Sdamien 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d, \ 4013d0fe1e7Sdamien 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346 \ 4023d0fe1e7Sdamien } 4033d0fe1e7Sdamien 4043d0fe1e7Sdamien #define RT2560_RF2524_R2 \ 4053d0fe1e7Sdamien { \ 4063d0fe1e7Sdamien 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d, \ 4073d0fe1e7Sdamien 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346 \ 4083d0fe1e7Sdamien } 4093d0fe1e7Sdamien 4103d0fe1e7Sdamien #define RT2560_RF2525_R2 \ 4113d0fe1e7Sdamien { \ 4123d0fe1e7Sdamien 0x20327, 0x20328, 0x20329, 0x2032a, 0x2032b, 0x2032c, 0x2032d, \ 4133d0fe1e7Sdamien 0x2032e, 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20346 \ 4143d0fe1e7Sdamien } 4153d0fe1e7Sdamien 4163d0fe1e7Sdamien #define RT2560_RF2525_HI_R2 \ 4173d0fe1e7Sdamien { \ 4183d0fe1e7Sdamien 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20344, 0x20345, \ 4193d0fe1e7Sdamien 0x20346, 0x20347, 0x20348, 0x20349, 0x2034a, 0x2034b, 0x2034e \ 4203d0fe1e7Sdamien } 4213d0fe1e7Sdamien 4223d0fe1e7Sdamien #define RT2560_RF2525E_R2 \ 4233d0fe1e7Sdamien { \ 4243d0fe1e7Sdamien 0x2044d, 0x2044e, 0x2044f, 0x20460, 0x20461, 0x20462, 0x20463, \ 4253d0fe1e7Sdamien 0x20464, 0x20465, 0x20466, 0x20467, 0x20468, 0x20469, 0x2046b \ 4263d0fe1e7Sdamien } 4273d0fe1e7Sdamien 4283d0fe1e7Sdamien #define RT2560_RF2526_HI_R2 \ 4293d0fe1e7Sdamien { \ 4303d0fe1e7Sdamien 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d, 0x0022d, \ 4313d0fe1e7Sdamien 0x0022e, 0x0022e, 0x0022f, 0x0022d, 0x00240, 0x00240, 0x00241 \ 4323d0fe1e7Sdamien } 4333d0fe1e7Sdamien 4343d0fe1e7Sdamien #define RT2560_RF2526_R2 \ 4353d0fe1e7Sdamien { \ 4363d0fe1e7Sdamien 0x00226, 0x00227, 0x00227, 0x00228, 0x00228, 0x00229, 0x00229, \ 4373d0fe1e7Sdamien 0x0022a, 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d \ 4383d0fe1e7Sdamien } 4393d0fe1e7Sdamien 440