xref: /openbsd-src/sys/dev/ic/osiopreg.h (revision 243304287d72769a937d97973e1aaeffba903c00)
1*24330428Smiod /*	$OpenBSD: osiopreg.h,v 1.5 2005/11/21 21:52:47 miod Exp $	*/
2489e79f4Skrw /*	$NetBSD: osiopreg.h,v 1.1 2001/04/30 04:47:51 tsutsui Exp $	*/
3489e79f4Skrw 
4489e79f4Skrw /*
5489e79f4Skrw  * Copyright (c) 1990 The Regents of the University of California.
6489e79f4Skrw  * All rights reserved.
7489e79f4Skrw  *
8489e79f4Skrw  * This code is derived from software contributed to Berkeley by
9489e79f4Skrw  * Van Jacobson of Lawrence Berkeley Laboratory.
10489e79f4Skrw  *
11489e79f4Skrw  * Redistribution and use in source and binary forms, with or without
12489e79f4Skrw  * modification, are permitted provided that the following conditions
13489e79f4Skrw  * are met:
14489e79f4Skrw  * 1. Redistributions of source code must retain the above copyright
15489e79f4Skrw  *    notice, this list of conditions and the following disclaimer.
16489e79f4Skrw  * 2. Redistributions in binary form must reproduce the above copyright
17489e79f4Skrw  *    notice, this list of conditions and the following disclaimer in the
18489e79f4Skrw  *    documentation and/or other materials provided with the distribution.
1929295d1cSmillert  * 3. Neither the name of the University nor the names of its contributors
20489e79f4Skrw  *    may be used to endorse or promote products derived from this software
21489e79f4Skrw  *    without specific prior written permission.
22489e79f4Skrw  *
23489e79f4Skrw  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24489e79f4Skrw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25489e79f4Skrw  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26489e79f4Skrw  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27489e79f4Skrw  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28489e79f4Skrw  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29489e79f4Skrw  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30489e79f4Skrw  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31489e79f4Skrw  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32489e79f4Skrw  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33489e79f4Skrw  * SUCH DAMAGE.
34489e79f4Skrw  *
35489e79f4Skrw  *	@(#)siopreg.h	7.3 (Berkeley) 2/5/91
36489e79f4Skrw  */
37489e79f4Skrw 
38489e79f4Skrw /*
39489e79f4Skrw  * NCR 53C710 SCSI interface hardware description.
40489e79f4Skrw  *
41489e79f4Skrw  * From the Mach scsi driver for the 53C710 and amiga siop driver
42489e79f4Skrw  */
43489e79f4Skrw 
44489e79f4Skrw /* byte lane definitions */
45489e79f4Skrw #if BYTE_ORDER == LITTLE_ENDIAN
46489e79f4Skrw #define BL0	0
47489e79f4Skrw #define BL1	1
48489e79f4Skrw #define BL2	2
49489e79f4Skrw #define BL3	3
50489e79f4Skrw #else
51489e79f4Skrw #define BL0	3
52489e79f4Skrw #define BL1	2
53489e79f4Skrw #define BL2	1
54489e79f4Skrw #define BL3	0
55489e79f4Skrw #endif
56489e79f4Skrw 
57489e79f4Skrw #define OSIOP_SCNTL0	(0x00+BL0)	/* rw: SCSI control reg 0 */
58489e79f4Skrw #define OSIOP_SCNTL1	(0x00+BL1)	/* rw: SCSI control reg 1 */
59489e79f4Skrw #define OSIOP_SDID	(0x00+BL2)	/* rw: SCSI destination ID */
60489e79f4Skrw #define OSIOP_SIEN	(0x00+BL3)	/* rw: SCSI interrupt enable */
61489e79f4Skrw 
62489e79f4Skrw #define OSIOP_SCID	(0x04+BL0)	/* rw: SCSI Chip ID reg */
63489e79f4Skrw #define OSIOP_SXFER	(0x04+BL1)	/* rw: SCSI Transfer reg */
64489e79f4Skrw #define OSIOP_SODL	(0x04+BL2)	/* rw: SCSI Output Data Latch */
65489e79f4Skrw #define OSIOP_SOCL	(0x04+BL3)	/* rw: SCSI Output Control Latch */
66489e79f4Skrw 
67489e79f4Skrw #define OSIOP_SFBR	(0x08+BL0)	/* ro: SCSI First Byte Received */
68489e79f4Skrw #define OSIOP_SIDL	(0x08+BL1)	/* ro: SCSI Input Data Latch */
69489e79f4Skrw #define OSIOP_SBDL	(0x08+BL2)	/* ro: SCSI Bus Data Lines */
70489e79f4Skrw #define OSIOP_SBCL	(0x08+BL3)	/* rw: SCSI Bus Control Lines */
71489e79f4Skrw 
72489e79f4Skrw #define OSIOP_DSTAT	(0x0c+BL0)	/* ro: DMA status */
73489e79f4Skrw #define OSIOP_SSTAT0	(0x0c+BL1)	/* ro: SCSI status reg 0 */
74489e79f4Skrw #define OSIOP_SSTAT1	(0x0c+BL2)	/* ro: SCSI status reg 1 */
75489e79f4Skrw #define OSIOP_SSTAT2	(0x0c+BL3)	/* ro: SCSI status reg 2 */
76489e79f4Skrw 
77489e79f4Skrw #define OSIOP_DSA	0x10		/* rw: Data Structure Address */
78489e79f4Skrw 
79489e79f4Skrw #define OSIOP_CTEST0	(0x14+BL0)	/* ro: Chip test register 0 */
80489e79f4Skrw #define OSIOP_CTEST1	(0x14+BL1)	/* ro: Chip test register 1 */
81489e79f4Skrw #define OSIOP_CTEST2	(0x14+BL2)	/* ro: Chip test register 2 */
82489e79f4Skrw #define OSIOP_CTEST3	(0x14+BL3)	/* ro: Chip test register 3 */
83489e79f4Skrw 
84489e79f4Skrw #define OSIOP_CTEST4	(0x18+BL0)	/* rw: Chip test register 4 */
85489e79f4Skrw #define OSIOP_CTEST5	(0x18+BL1)	/* rw: Chip test register 5 */
86489e79f4Skrw #define OSIOP_CTEST6	(0x18+BL2)	/* rw: Chip test register 6 */
87489e79f4Skrw #define OSIOP_CTEST7	(0x18+BL3)	/* rw: Chip test register 7 */
88489e79f4Skrw 
89489e79f4Skrw #define OSIOP_TEMP	0x1c		/* rw: Temporary Stack reg */
90489e79f4Skrw 
91489e79f4Skrw #define OSIOP_DFIFO	(0x20+BL0)	/* rw: DMA FIFO */
92489e79f4Skrw #define OSIOP_ISTAT	(0x20+BL1)	/* rw: Interrupt Status reg */
93489e79f4Skrw #define OSIOP_CTEST8	(0x20+BL2)	/* rw: Chip test register 8 */
94489e79f4Skrw #define OSIOP_LCRC	(0x20+BL3)	/* rw: LCRC value */
95489e79f4Skrw 
96489e79f4Skrw #define OSIOP_DBC	0x24		/* rw: DMA Counter reg (longword) */
97489e79f4Skrw #define OSIOP_DBC0	(0x24+BL0)	/* rw: DMA Byte Counter reg 0 */
98489e79f4Skrw #define OSIOP_DBC1	(0x24+BL1)	/* rw: DMA Byte Counter reg 1 */
99489e79f4Skrw #define OSIOP_DBC2	(0x24+BL2)	/* rw: DMA Byte Counter reg 2 */
100489e79f4Skrw #define OSIOP_DCMD	(0x24+BL3)	/* rw: DMA Command Register */
101489e79f4Skrw 
102489e79f4Skrw #define OSIOP_DNAD	0x28		/* rw: DMA Next Data Address */
103489e79f4Skrw 
104489e79f4Skrw #define OSIOP_DSP	0x2c		/* rw: DMA SCRIPTS Pointer reg */
105489e79f4Skrw 
106489e79f4Skrw #define OSIOP_DSPS	0x30		/* rw: DMA SCRIPTS Pointer Save reg */
107489e79f4Skrw 
108489e79f4Skrw #define OSIOP_SCRATCH	0x34		/* rw: Scratch register */
109489e79f4Skrw 
110489e79f4Skrw #define OSIOP_DMODE	(0x38+BL0)	/* rw: DMA Mode reg */
111489e79f4Skrw #define OSIOP_DIEN	(0x38+BL1)	/* rw: DMA Interrupt Enable */
112489e79f4Skrw #define OSIOP_DWT	(0x38+BL2)	/* rw: DMA Watchdog Timer */
113489e79f4Skrw #define OSIOP_DCNTL	(0x38+BL3)	/* rw: DMA Control reg */
114489e79f4Skrw 
115489e79f4Skrw #define OSIOP_ADDER	0x3c		/* ro: Adder Sum Output */
116489e79f4Skrw 
117489e79f4Skrw #define OSIOP_NREGS	0x40
118489e79f4Skrw 
119489e79f4Skrw 
120489e79f4Skrw /*
121489e79f4Skrw  * Register defines
122489e79f4Skrw  */
123489e79f4Skrw 
124489e79f4Skrw /* Scsi control register 0 (scntl0) */
125489e79f4Skrw 
126489e79f4Skrw #define OSIOP_SCNTL0_ARB	0xc0	/* Arbitration mode */
127489e79f4Skrw #define  OSIOP_ARB_SIMPLE	0x00
128489e79f4Skrw #define  OSIOP_ARB_FULL		0xc0
129489e79f4Skrw #define OSIOP_SCNTL0_START	0x20	/* Start Sequence */
130489e79f4Skrw #define OSIOP_SCNTL0_WATN	0x10	/* (Select) With ATN */
131489e79f4Skrw #define OSIOP_SCNTL0_EPC	0x08	/* Enable Parity Checking */
132489e79f4Skrw #define OSIOP_SCNTL0_EPG	0x04	/* Enable Parity Generation */
133489e79f4Skrw #define OSIOP_SCNTL0_AAP	0x02	/* Assert ATN on Parity Error */
134489e79f4Skrw #define OSIOP_SCNTL0_TRG	0x01	/* Target Mode */
135489e79f4Skrw 
136489e79f4Skrw /* Scsi control register 1 (scntl1) */
137489e79f4Skrw 
138489e79f4Skrw #define OSIOP_SCNTL1_EXC	0x80	/* Extra Clock Cycle of data setup */
139489e79f4Skrw #define OSIOP_SCNTL1_ADB	0x40	/* Assert Data Bus */
140489e79f4Skrw #define OSIOP_SCNTL1_ESR	0x20	/* Enable Selection/Reselection */
141489e79f4Skrw #define OSIOP_SCNTL1_CON	0x10	/* Connected */
142489e79f4Skrw #define OSIOP_SCNTL1_RST	0x08	/* Assert RST */
143489e79f4Skrw #define OSIOP_SCNTL1_AESP	0x04	/* Assert even SCSI parity */
144489e79f4Skrw #define OSIOP_SCNTL1_PAR	0x04	/* Force bad Parity */
145489e79f4Skrw #define OSIOP_SCNTL1_RES0	0x02	/* Reserved */
146489e79f4Skrw #define OSIOP_SCNTL1_RES1	0x01	/* Reserved */
147489e79f4Skrw 
148489e79f4Skrw /* Scsi interrupt enable register (sien) */
149489e79f4Skrw 
150489e79f4Skrw #define OSIOP_SIEN_M_A		0x80	/* Phase Mismatch or ATN active */
151489e79f4Skrw #define OSIOP_SIEN_FCMP		0x40	/* Function Complete */
152489e79f4Skrw #define OSIOP_SIEN_STO		0x20	/* (Re)Selection timeout */
153489e79f4Skrw #define OSIOP_SIEN_SEL		0x10	/* (Re)Selected */
154489e79f4Skrw #define OSIOP_SIEN_SGE		0x08	/* SCSI Gross Error */
155489e79f4Skrw #define OSIOP_SIEN_UDC		0x04	/* Unexpected Disconnect */
156489e79f4Skrw #define OSIOP_SIEN_RST		0x02	/* RST asserted */
157489e79f4Skrw #define OSIOP_SIEN_PAR		0x01	/* Parity Error */
158489e79f4Skrw 
159489e79f4Skrw /* Scsi chip ID (scid) */
160489e79f4Skrw 
161489e79f4Skrw #define OSIOP_SCID_VALUE(i)	(1 << (i))
162489e79f4Skrw 
163489e79f4Skrw /* Scsi transfer register (sxfer) */
164489e79f4Skrw 
165489e79f4Skrw #define OSIOP_SXFER_DHP		0x80	/* Disable Halt on Parity error/
166489e79f4Skrw 					   ATN asserted */
167489e79f4Skrw #define OSIOP_SXFER_TP		0x70	/* Synch Transfer Period */
168489e79f4Skrw 					/* see specs for formulas:
169489e79f4Skrw 						Period = TCP * (4 + XFERP )
170489e79f4Skrw 						TCP = 1 + CLK + 1..2;
171489e79f4Skrw 					 */
172489e79f4Skrw #define OSIOP_SXFER_MO		0x0f	/* Synch Max Offset */
173489e79f4Skrw #define  OSIOP_MAX_OFFSET	8
174489e79f4Skrw 
175489e79f4Skrw /* Scsi output data latch register (sodl) */
176489e79f4Skrw 
177489e79f4Skrw /* Scsi output control latch register (socl) */
178489e79f4Skrw 
179489e79f4Skrw #define OSIOP_REQ		0x80	/* SCSI signal <x> asserted */
180489e79f4Skrw #define OSIOP_ACK		0x40
181489e79f4Skrw #define OSIOP_BSY		0x20
182489e79f4Skrw #define OSIOP_SEL		0x10
183489e79f4Skrw #define OSIOP_ATN		0x08
184489e79f4Skrw #define OSIOP_MSG		0x04
185489e79f4Skrw #define OSIOP_CD		0x02
186489e79f4Skrw #define OSIOP_IO		0x01
187489e79f4Skrw 
188489e79f4Skrw #define OSIOP_PHASE(x)		((x) & (OSIOP_MSG|OSIOP_CD|OSIOP_IO))
189489e79f4Skrw #define DATA_OUT_PHASE		0x00
190489e79f4Skrw #define DATA_IN_PHASE		OSIOP_IO
191489e79f4Skrw #define COMMAND_PHASE		OSIOP_CD
192489e79f4Skrw #define STATUS_PHASE		(OSIOP_CD|OSIOP_IO)
193489e79f4Skrw #define MSG_OUT_PHASE		(OSIOP_MSG|OSIOP_CD)
194489e79f4Skrw #define MSG_IN_PHASE		(OSIOP_MSG|OSIOP_CD|OSIOP_IO)
195489e79f4Skrw 
196489e79f4Skrw /* Scsi first byte received register (sfbr) */
197489e79f4Skrw 
198489e79f4Skrw /* Scsi input data latch register (sidl) */
199489e79f4Skrw 
200489e79f4Skrw /* Scsi bus data lines register (sbdl) */
201489e79f4Skrw 
202489e79f4Skrw /* Scsi bus control lines register (sbcl).  Same as socl */
203489e79f4Skrw 
204489e79f4Skrw #define OSIOP_SBCL_SSCF1	0x02	/* wo */
205489e79f4Skrw #define OSIOP_SBCL_SSCF0	0x01	/* wo */
206489e79f4Skrw 
207489e79f4Skrw /* DMA status register (dstat) */
208489e79f4Skrw 
209489e79f4Skrw #define OSIOP_DSTAT_DFE		0x80	/* DMA FIFO empty */
210489e79f4Skrw #define OSIOP_DSTAT_RES		0x40
211489e79f4Skrw #define OSIOP_DSTAT_BF		0x20	/* Bus fault */
212489e79f4Skrw #define OSIOP_DSTAT_ABRT	0x10	/* Aborted */
213489e79f4Skrw #define OSIOP_DSTAT_SSI		0x08	/* SCRIPT Single Step */
214489e79f4Skrw #define OSIOP_DSTAT_SIR		0x04	/* SCRIPT Interrupt Instruction */
215489e79f4Skrw #define OSIOP_DSTAT_WTD		0x02	/* Watchdog Timeout Detected */
216489e79f4Skrw #define OSIOP_DSTAT_IID		0x01	/* Invalid Instruction Detected */
217489e79f4Skrw 
218489e79f4Skrw /* Scsi status register 0 (sstat0) */
219489e79f4Skrw 
220489e79f4Skrw #define OSIOP_SSTAT0_M_A	0x80	/* Phase Mismatch or ATN active */
221489e79f4Skrw #define OSIOP_SSTAT0_FCMP	0x40	/* Function Complete */
222489e79f4Skrw #define OSIOP_SSTAT0_STO	0x20	/* (Re)Selection timeout */
223489e79f4Skrw #define OSIOP_SSTAT0_SEL	0x10	/* (Re)Selected */
224489e79f4Skrw #define OSIOP_SSTAT0_SGE	0x08	/* SCSI Gross Error */
225489e79f4Skrw #define OSIOP_SSTAT0_UDC	0x04	/* Unexpected Disconnect */
226489e79f4Skrw #define OSIOP_SSTAT0_RST	0x02	/* RST asserted */
227489e79f4Skrw #define OSIOP_SSTAT0_PAR	0x01	/* Parity Error */
228489e79f4Skrw 
229489e79f4Skrw /* Scsi status register 1 (sstat1) */
230489e79f4Skrw 
231489e79f4Skrw #define OSIOP_SSTAT1_ILF	0x80	/* Input latch (sidl) full */
232489e79f4Skrw #define OSIOP_SSTAT1_ORF	0x40	/* output reg (sodr) full */
233489e79f4Skrw #define OSIOP_SSTAT1_OLF	0x20	/* output latch (sodl) full */
234489e79f4Skrw #define OSIOP_SSTAT1_AIP	0x10	/* Arbitration in progress */
235489e79f4Skrw #define OSIOP_SSTAT1_LOA	0x08	/* Lost arbitration */
236489e79f4Skrw #define OSIOP_SSTAT1_WOA	0x04	/* Won arbitration */
237489e79f4Skrw #define OSIOP_SSTAT1_RST	0x02	/* SCSI RST current value */
238489e79f4Skrw #define OSIOP_SSTAT1_SDP	0x01	/* SCSI SDP current value */
239489e79f4Skrw 
240489e79f4Skrw /* Scsi status register 2 (sstat2) */
241489e79f4Skrw 
242489e79f4Skrw #define OSIOP_SSTAT2_FF		0xf0	/* SCSI FIFO flags (bytecount) */
243489e79f4Skrw #define  OSIOP_SCSI_FIFO_DEEP	8
244489e79f4Skrw #define OSIOP_SSTAT2_SDP	0x08	/* Latched (on REQ) SCSI SDP */
245489e79f4Skrw #define OSIOP_SSTAT2_MSG	0x04	/* Latched SCSI phase */
246489e79f4Skrw #define OSIOP_SSTAT2_CD		0x02
247489e79f4Skrw #define OSIOP_SSTAT2_IO		0x01
248489e79f4Skrw 
249489e79f4Skrw /* Chip test register 0 (ctest0) */
250489e79f4Skrw 
251489e79f4Skrw #define OSIOP_CTEST0_RES0	0x80
252489e79f4Skrw #define OSIOP_CTEST0_BTD	0x40	/* Byte-to-byte Timer Disable */
253489e79f4Skrw #define OSIOP_CTEST0_GRP	0x20	/* Generate Receive Parity */
254489e79f4Skrw #define OSIOP_CTEST0_EAN	0x10	/* Enable Active Negation */
255489e79f4Skrw #define OSIOP_CTEST0_HSC	0x08	/* Halt SCSI clock */
256489e79f4Skrw #define OSIOP_CTEST0_ERF	0x04	/* Extend REQ/ACK Filtering */
257489e79f4Skrw #define OSIOP_CTEST0_RES1	0x02
258489e79f4Skrw #define OSIOP_CTEST0_DDIR	0x01	/* Xfer direction (1-> from SCSI bus) */
259489e79f4Skrw 
260489e79f4Skrw 
261489e79f4Skrw /* Chip test register 1 (ctest1) */
262489e79f4Skrw 
263489e79f4Skrw #define OSIOP_CTEST1_FMT	0xf0	/* Byte empty in DMA FIFO bottom
264489e79f4Skrw 					   (high->byte3) */
265489e79f4Skrw #define OSIOP_CTEST1_FFL	0x0f	/* Byte full in DMA FIFO top, same */
266489e79f4Skrw 
267489e79f4Skrw /* Chip test register 2 (ctest2) */
268489e79f4Skrw 
269489e79f4Skrw #define OSIOP_CTEST2_RES	0x80
270489e79f4Skrw #define OSIOP_CTEST2_SIGP	0x40	/* Signal process */
271489e79f4Skrw #define OSIOP_CTEST2_SOFF	0x20	/* Synch Offset compare
272489e79f4Skrw 					   (1-> zero Init, max Tgt */
273489e79f4Skrw #define OSIOP_CTEST2_SFP	0x10	/* SCSI FIFO Parity */
274489e79f4Skrw #define OSIOP_CTEST2_DFP	0x08	/* DMA FIFO Parity */
275489e79f4Skrw #define OSIOP_CTEST2_TEOP	0x04	/* True EOP (a-la 5380) */
276489e79f4Skrw #define OSIOP_CTEST2_DREQ	0x02	/* DREQ status */
277489e79f4Skrw #define OSIOP_CTEST2_DACK	0x01	/* DACK status */
278489e79f4Skrw 
279489e79f4Skrw /* Chip test register 3 (ctest3) read-only, top of SCSI FIFO */
280489e79f4Skrw 
281489e79f4Skrw /* Chip test register 4 (ctest4) */
282489e79f4Skrw 
283489e79f4Skrw #define OSIOP_CTEST4_MUX	0x80	/* Host bus multiplex mode */
284489e79f4Skrw #define OSIOP_CTEST4_ZMOD	0x40	/* High-impedance outputs */
285489e79f4Skrw #define OSIOP_CTEST4_SZM	0x20	/* ditto, SCSI "outputs" */
2862408ed96Sjmc #define OSIOP_CTEST4_SLBE	0x10	/* SCSI loopback enable */
287489e79f4Skrw #define OSIOP_CTEST4_SFWR	0x08	/* SCSI FIFO write enable (from sodl) */
288489e79f4Skrw #define OSIOP_CTEST4_FBL	0x07	/* DMA FIFO Byte Lane select
289489e79f4Skrw 					   (from ctest6) 4->0, .. 7->3 */
290489e79f4Skrw 
291489e79f4Skrw /* Chip test register 5 (ctest5) */
292489e79f4Skrw 
293489e79f4Skrw #define OSIOP_CTEST5_ADCK	0x80	/* Clock Address Incrementor */
294489e79f4Skrw #define OSIOP_CTEST5_BBCK	0x40	/* Clock Byte counter */
295489e79f4Skrw #define OSIOP_CTEST5_ROFF	0x20	/* Reset SCSI offset */
296489e79f4Skrw #define OSIOP_CTEST5_MASR	0x10	/* Master set/reset pulses
297489e79f4Skrw 					   (of bits 3-0) */
298489e79f4Skrw #define OSIOP_CTEST5_DDIR	0x08	/* (re)set internal DMA direction */
299489e79f4Skrw #define OSIOP_CTEST5_EOP	0x04	/* (re)set internal EOP */
300489e79f4Skrw #define OSIOP_CTEST5_DREQ	0x02	/* (re)set internal REQ */
301489e79f4Skrw #define OSIOP_CTEST5_DACK	0x01	/* (re)set internal ACK */
302489e79f4Skrw 
303489e79f4Skrw /* Chip test register 6 (ctest6)  DMA FIFO access */
304489e79f4Skrw 
305489e79f4Skrw /* Chip test register 7 (ctest7) */
306489e79f4Skrw 
307489e79f4Skrw #define OSIOP_CTEST7_CDIS	0x80	/* Cache burst disable */
308489e79f4Skrw #define OSIOP_CTEST7_SC1	0x40	/* Snoop control 1 */
309*24330428Smiod #define OSIOP_CTEST7_SC0	0x20	/* Snoop control 0 */
310489e79f4Skrw #define OSIOP_CTEST7_STD	0x10	/* Selection timeout disable */
311489e79f4Skrw #define OSIOP_CTEST7_DFP	0x08	/* DMA FIFO parity bit */
312489e79f4Skrw #define OSIOP_CTEST7_EVP	0x04	/* Even parity (to host bus) */
313489e79f4Skrw #define OSIOP_CTEST7_TT1	0x02	/* Transfer type bit */
314489e79f4Skrw #define OSIOP_CTEST7_DIFF	0x01	/* Differential mode */
315489e79f4Skrw 
316489e79f4Skrw /* DMA FIFO register (dfifo) */
317489e79f4Skrw 
318489e79f4Skrw #define OSIOP_DFIFO_FLF		0x80	/* Flush (spill) DMA FIFO */
319489e79f4Skrw #define OSIOP_DFIFO_BO		0x7f	/* FIFO byte offset counter */
320489e79f4Skrw 
321489e79f4Skrw /* Interrupt status register (istat) */
322489e79f4Skrw 
323489e79f4Skrw #define OSIOP_ISTAT_ABRT	0x80	/* Abort operation */
324489e79f4Skrw #define OSIOP_ISTAT_RST		0x40	/* Software reset */
325489e79f4Skrw #define OSIOP_ISTAT_SIGP	0x20	/* Signal process */
326489e79f4Skrw #define OSIOP_ISTAT_RES		0x10
327489e79f4Skrw #define OSIOP_ISTAT_CON		0x08	/* Connected */
328489e79f4Skrw #define OSIOP_ISTAT_RES1	0x04
329489e79f4Skrw #define OSIOP_ISTAT_SIP		0x02	/* SCSI Interrupt pending */
330489e79f4Skrw #define OSIOP_ISTAT_DIP		0x01	/* DMA Interrupt pending */
331489e79f4Skrw 
332489e79f4Skrw /* Chip test register 8 (ctest8) */
333489e79f4Skrw 
334489e79f4Skrw #define OSIOP_CTEST8_V		0xf0	/* Chip revision level */
335489e79f4Skrw #define OSIOP_CTEST8_FLF	0x08	/* Flush DMA FIFO */
336489e79f4Skrw #define OSIOP_CTEST8_CLF	0x04	/* Clear DMA and SCSI FIFOs */
337489e79f4Skrw #define OSIOP_CTEST8_FM		0x02	/* Fetch pin mode */
338489e79f4Skrw #define OSIOP_CTEST8_SM		0x01	/* Snoop pins mode */
339489e79f4Skrw 
340489e79f4Skrw /* DMA Mode register (dmode) */
341489e79f4Skrw 
342489e79f4Skrw #define OSIOP_DMODE_BL_MASK	0xc0	/* DMA burst length */
343489e79f4Skrw #define  OSIOP_DMODE_BL8	0xc0	/* 8 bytes */
344489e79f4Skrw #define  OSIOP_DMODE_BL4	0x80	/* 4 bytes */
345489e79f4Skrw #define  OSIOP_DMODE_BL2	0x40	/* 2 bytes */
346489e79f4Skrw #define  OSIOP_DMODE_BL1	0x00	/* 1 byte */
347489e79f4Skrw #define OSIOP_DMODE_FC		0x30	/* Function code */
348489e79f4Skrw #define OSIOP_DMODE_PD		0x08	/* Program/data */
349489e79f4Skrw #define OSIOP_DMODE_FAM		0x04	/* fixed address mode */
350489e79f4Skrw #define OSIOP_DMODE_U0		0x02	/* User programmable transfer type */
351489e79f4Skrw #define OSIOP_DMODE_MAN		0x01	/* SCRIPTS in Manual start mode */
352489e79f4Skrw 
353489e79f4Skrw /* DMA interrupt enable register (dien) */
354489e79f4Skrw 
355489e79f4Skrw #define OSIOP_DIEN_RES		0xc0
356489e79f4Skrw #define OSIOP_DIEN_BF		0x20	/* On Bus Fault */
357489e79f4Skrw #define OSIOP_DIEN_ABRT		0x10	/* On Abort */
358489e79f4Skrw #define OSIOP_DIEN_SSI		0x08	/* On SCRIPTS sstep */
359489e79f4Skrw #define OSIOP_DIEN_SIR		0x04	/* On SCRIPTS intr instruction */
360489e79f4Skrw #define OSIOP_DIEN_WTD		0x02	/* On watchdog timeout */
361489e79f4Skrw #define OSIOP_DIEN_IID		0x01	/* On illegal instruction detected */
362489e79f4Skrw 
363489e79f4Skrw /* DMA control register (dcntl) */
364489e79f4Skrw 
365489e79f4Skrw #define OSIOP_DCNTL_CF_MASK	0xc0	/* Clock frequency dividers: */
36654c6c021Smickey #define  OSIOP_DCNTL_CF_2	0x00	/*  0 --> 37.51..50.00 MHz, div=2 */
36754c6c021Smickey #define  OSIOP_DCNTL_CF_1_5	0x40	/*  1 --> 25.01..37.50 MHz, div=1.5 */
36854c6c021Smickey #define  OSIOP_DCNTL_CF_1	0x80	/*  2 --> 16.67..25.00 MHz, div=1 */
36954c6c021Smickey #define  OSIOP_DCNTL_CF_3	0xc0	/*  3 --> 50.01..66.67 MHz, div=3 */
370489e79f4Skrw #define OSIOP_DCNTL_EA		0x20	/* Enable ACK */
371489e79f4Skrw #define OSIOP_DCNTL_SSM		0x10	/* Single step mode */
372489e79f4Skrw #define OSIOP_DCNTL_LLM		0x08	/* Enable SCSI Low-level mode */
373489e79f4Skrw #define OSIOP_DCNTL_STD		0x04	/* Start DMA operation */
374489e79f4Skrw #define OSIOP_DCNTL_FA		0x02	/* Fast arbitration */
375489e79f4Skrw #define OSIOP_DCNTL_COM		0x01	/* 53C700 Compatibility */
376