xref: /openbsd-src/sys/dev/ic/oosiopreg.h (revision c0c65d081259f138caaf3025c247ba75a0f9bb3a)
1*c0c65d08Smiod /*	$OpenBSD: oosiopreg.h,v 1.2 2010/04/20 20:21:56 miod Exp $	*/
2540ebbf4Smiod /*	$NetBSD: oosiopreg.h,v 1.3 2003/11/02 11:07:45 wiz Exp $	*/
3540ebbf4Smiod 
4540ebbf4Smiod /*
5540ebbf4Smiod  * Copyright (c) 1990 The Regents of the University of California.
6540ebbf4Smiod  * All rights reserved.
7540ebbf4Smiod  *
8540ebbf4Smiod  * This code is derived from software contributed to Berkeley by
9540ebbf4Smiod  * Van Jacobson of Lawrence Berkeley Laboratory.
10540ebbf4Smiod  *
11540ebbf4Smiod  * Redistribution and use in source and binary forms, with or without
12540ebbf4Smiod  * modification, are permitted provided that the following conditions
13540ebbf4Smiod  * are met:
14540ebbf4Smiod  * 1. Redistributions of source code must retain the above copyright
15540ebbf4Smiod  *    notice, this list of conditions and the following disclaimer.
16540ebbf4Smiod  * 2. Redistributions in binary form must reproduce the above copyright
17540ebbf4Smiod  *    notice, this list of conditions and the following disclaimer in the
18540ebbf4Smiod  *    documentation and/or other materials provided with the distribution.
19540ebbf4Smiod  * 3. Neither the name of the University nor the names of its contributors
20540ebbf4Smiod  *    may be used to endorse or promote products derived from this software
21540ebbf4Smiod  *    without specific prior written permission.
22540ebbf4Smiod  *
23540ebbf4Smiod  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24540ebbf4Smiod  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25540ebbf4Smiod  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26540ebbf4Smiod  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27540ebbf4Smiod  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28540ebbf4Smiod  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29540ebbf4Smiod  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30540ebbf4Smiod  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31540ebbf4Smiod  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32540ebbf4Smiod  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33540ebbf4Smiod  * SUCH DAMAGE.
34540ebbf4Smiod  *
35540ebbf4Smiod  *	@(#)siopreg.h	7.3 (Berkeley) 2/5/91
36540ebbf4Smiod  */
37540ebbf4Smiod 
38540ebbf4Smiod /*
39540ebbf4Smiod  * NCR 53C700 SCSI interface hardware description.
40540ebbf4Smiod  *
41540ebbf4Smiod  * From the Mach scsi driver for the 53C700 and amiga siop driver
42540ebbf4Smiod  */
43540ebbf4Smiod 
44540ebbf4Smiod #define	OOSIOP_SCNTL0	0x00	/* rw: SCSI control reg 0 */
45540ebbf4Smiod #define	OOSIOP_SCNTL1	0x01	/* rw: SCSI control reg 1 */
46540ebbf4Smiod #define	OOSIOP_SDID	0x02	/* rw: SCSI destination ID */
47540ebbf4Smiod #define	OOSIOP_SIEN	0x03	/* rw: SCSI interrupt enable */
48540ebbf4Smiod #define	OOSIOP_SCID	0x04	/* rw: SCSI Chip ID reg */
49540ebbf4Smiod #define	OOSIOP_SXFER	0x05	/* rw: SCSI Transfer reg */
50540ebbf4Smiod #define	OOSIOP_SODL	0x06	/* rw: SCSI Output Data Latch */
51540ebbf4Smiod #define	OOSIOP_SOCL	0x07	/* rw: SCSI Output Control Latch */
52540ebbf4Smiod #define	OOSIOP_SFBR	0x08	/* ro: SCSI First Byte Received */
53540ebbf4Smiod #define	OOSIOP_SIDL	0x09	/* ro: SCSI Input Data Latch */
54540ebbf4Smiod #define	OOSIOP_SBDL	0x0a	/* ro: SCSI Bus Data Lines */
55540ebbf4Smiod #define	OOSIOP_SBCL	0x0b	/* rw: SCSI Bus Control Lines */
56540ebbf4Smiod #define	OOSIOP_DSTAT	0x0c	/* ro: DMA status */
57540ebbf4Smiod #define	OOSIOP_SSTAT0	0x0d	/* ro: SCSI status reg 0 */
58540ebbf4Smiod #define	OOSIOP_SSTAT1	0x0e	/* ro: SCSI status reg 1 */
59540ebbf4Smiod #define	OOSIOP_SSTAT2	0x0f	/* ro: SCSI status reg 2 */
60540ebbf4Smiod #define	OOSIOP_SCRA0	0x10	/* rw: Scratch A */
61540ebbf4Smiod #define	OOSIOP_SCRA1	0x11
62540ebbf4Smiod #define	OOSIOP_SCRA2	0x12
63540ebbf4Smiod #define	OOSIOP_SCRA3	0x13
64540ebbf4Smiod #define	OOSIOP_CTEST0	0x14	/* ro: Chip test register 0 */
65540ebbf4Smiod #define	OOSIOP_CTEST1	0x15	/* ro: Chip test register 1 */
66540ebbf4Smiod #define	OOSIOP_CTEST2	0x16	/* ro: Chip test register 2 */
67540ebbf4Smiod #define	OOSIOP_CTEST3	0x17	/* ro: Chip test register 3 */
68540ebbf4Smiod #define	OOSIOP_CTEST4	0x18	/* rw: Chip test register 4 */
69540ebbf4Smiod #define	OOSIOP_CTEST5	0x19	/* rw: Chip test register 5 */
70540ebbf4Smiod #define	OOSIOP_CTEST6	0x1a	/* rw: Chip test register 6 */
71540ebbf4Smiod #define	OOSIOP_CTEST7	0x1b	/* rw: Chip test register 7 */
72540ebbf4Smiod #define	OOSIOP_TEMP	0x1c	/* rw: Temporary Stack reg */
73540ebbf4Smiod #define	OOSIOP_DFIFO	0x20	/* rw: DMA FIFO */
74540ebbf4Smiod #define	OOSIOP_ISTAT	0x21	/* rw: Interrupt Status reg */
75540ebbf4Smiod #define	OOSIOP_CTEST8	0x22	/* rw: Chip test register 8 */
76540ebbf4Smiod #define	OOSIOP_CTEST9	0x23	/* ro: Chip test register 9 */
77540ebbf4Smiod #define	OOSIOP_DBC	0x24	/* rw: DMA Byte Counter reg */
78540ebbf4Smiod #define	OOSIOP_DCMD	0x27	/* rw: DMA Command Register */
79540ebbf4Smiod #define	OOSIOP_DNAD	0x28	/* rw: DMA Next Address */
80540ebbf4Smiod #define	OOSIOP_DSP	0x2c	/* rw: DMA SCRIPTS Pointer reg */
81540ebbf4Smiod #define	OOSIOP_DSPS	0x30	/* rw: DMA SCRIPTS Pointer Save reg */
82540ebbf4Smiod #define	OOSIOP_DMODE	0x34	/* rw: DMA Mode reg */
83540ebbf4Smiod #define	OOSIOP_RES35	0x35
84540ebbf4Smiod #define	OOSIOP_RES36	0x36
85540ebbf4Smiod #define	OOSIOP_RES37	0x37
86540ebbf4Smiod #define	OOSIOP_RES38	0x38
87540ebbf4Smiod #define	OOSIOP_DIEN	0x39	/* rw: DMA Interrupt Enable */
88540ebbf4Smiod #define	OOSIOP_DWT	0x3a	/* rw: DMA Watchdog Timer */
89540ebbf4Smiod #define	OOSIOP_DCNTL	0x3b	/* rw: DMA Control reg */
90540ebbf4Smiod #define	OOSIOP_SCRB0	0x3c	/* rw: Scratch B */
91540ebbf4Smiod #define	OOSIOP_SCRB1	0x3d
92540ebbf4Smiod #define	OOSIOP_SCRB2	0x3e
93540ebbf4Smiod #define	OOSIOP_SCRB3	0x3f
94540ebbf4Smiod 
95540ebbf4Smiod #define	OOSIOP_NREGS	0x40
96540ebbf4Smiod 
97540ebbf4Smiod 
98540ebbf4Smiod /*
99540ebbf4Smiod  * Register defines
100540ebbf4Smiod  */
101540ebbf4Smiod 
102540ebbf4Smiod /* Scsi control register 0 (scntl0) */
103540ebbf4Smiod 
104540ebbf4Smiod #define	OOSIOP_SCNTL0_ARB	0xc0	/* Arbitration mode */
105540ebbf4Smiod #define	 OOSIOP_ARB_SIMPLE	0x00
106540ebbf4Smiod #define	 OOSIOP_ARB_FULL	0xc0
107540ebbf4Smiod #define	OOSIOP_SCNTL0_START	0x20	/* Start Sequence */
108540ebbf4Smiod #define	OOSIOP_SCNTL0_WATN	0x10	/* (Select) With ATN */
109540ebbf4Smiod #define	OOSIOP_SCNTL0_EPC	0x08	/* Enable Parity Checking */
110540ebbf4Smiod #define	OOSIOP_SCNTL0_EPG	0x04	/* Enable Parity Generation */
111540ebbf4Smiod #define	OOSIOP_SCNTL0_AAP	0x02	/* Assert ATN on Parity Error */
112540ebbf4Smiod #define	OOSIOP_SCNTL0_TRG	0x01	/* Target Mode */
113540ebbf4Smiod 
114540ebbf4Smiod /* Scsi control register 1 (scntl1) */
115540ebbf4Smiod 
116540ebbf4Smiod #define	OOSIOP_SCNTL1_EXC	0x80	/* Extra Clock Cycle of data setup */
117540ebbf4Smiod #define	OOSIOP_SCNTL1_ADB	0x40	/* Assert Data Bus */
118540ebbf4Smiod #define	OOSIOP_SCNTL1_ESR	0x20	/* Enable Selection/Reselection */
119540ebbf4Smiod #define	OOSIOP_SCNTL1_CON	0x10	/* Connected */
120540ebbf4Smiod #define	OOSIOP_SCNTL1_RST	0x08	/* Assert RST */
121540ebbf4Smiod #define	OOSIOP_SCNTL1_AESP	0x04	/* Assert even SCSI parity */
122540ebbf4Smiod #define	OOSIOP_SCNTL1_SND	0x02	/* Start Send operation */
123540ebbf4Smiod #define	OOSIOP_SCNTL1_RCV	0x01	/* Start Receive operation */
124540ebbf4Smiod 
125540ebbf4Smiod /* Scsi interrupt enable register (sien) */
126540ebbf4Smiod 
127540ebbf4Smiod #define	OOSIOP_SIEN_M_A		0x80	/* Phase Mismatch or ATN active */
128540ebbf4Smiod #define	OOSIOP_SIEN_FC		0x40	/* Function Complete */
129540ebbf4Smiod #define	OOSIOP_SIEN_STO		0x20	/* (Re)Selection timeout */
130540ebbf4Smiod #define	OOSIOP_SIEN_SEL		0x10	/* (Re)Selected */
131540ebbf4Smiod #define	OOSIOP_SIEN_SGE		0x08	/* SCSI Gross Error */
132540ebbf4Smiod #define	OOSIOP_SIEN_UDC		0x04	/* Unexpected Disconnect */
133540ebbf4Smiod #define	OOSIOP_SIEN_RST		0x02	/* RST asserted */
134540ebbf4Smiod #define	OOSIOP_SIEN_PAR		0x01	/* Parity Error */
135540ebbf4Smiod 
136540ebbf4Smiod /* Scsi chip ID (scid) */
137540ebbf4Smiod 
138540ebbf4Smiod #define	OOSIOP_SCID_VALUE(i)	(1 << i)
139540ebbf4Smiod 
140540ebbf4Smiod /* Scsi transfer register (sxfer) */
141540ebbf4Smiod 
142540ebbf4Smiod #define	OOSIOP_SXFER_DHP	0x80	/* Disable Halt on Parity error/
143540ebbf4Smiod 					   ATN asserted */
144540ebbf4Smiod #define	OOSIOP_SXFER_TP		0x70	/* Synch Transfer Period */
145540ebbf4Smiod 					/* see specs for formulas:
146540ebbf4Smiod 						Period = TCP * (4 + XFERP )
147540ebbf4Smiod 						TCP = 1 + CLK + 1..2;
148540ebbf4Smiod 					 */
149540ebbf4Smiod #define	OOSIOP_SXFER_MO		0x0f	/* Synch Max Offset */
150540ebbf4Smiod #define	OOSIOP_MAX_OFFSET	8
151540ebbf4Smiod 
152540ebbf4Smiod /* Scsi output data latch register (sodl) */
153540ebbf4Smiod 
154540ebbf4Smiod /* Scsi output control latch register (socl) */
155540ebbf4Smiod 
156540ebbf4Smiod #define	OOSIOP_REQ		0x80	/* SCSI signal <x> asserted */
157540ebbf4Smiod #define	OOSIOP_ACK		0x40
158540ebbf4Smiod #define	OOSIOP_BSY		0x20
159540ebbf4Smiod #define	OOSIOP_SEL		0x10
160540ebbf4Smiod #define	OOSIOP_ATN		0x08
161540ebbf4Smiod #define	OOSIOP_MSG		0x04
162540ebbf4Smiod #define	OOSIOP_CD		0x02
163540ebbf4Smiod #define	OOSIOP_IO		0x01
164540ebbf4Smiod 
165540ebbf4Smiod #define	OOSIOP_PHASE(socl)	SCSI_PHASE(socl)
166540ebbf4Smiod 
167540ebbf4Smiod /* Scsi first byte received register (sfbr) */
168540ebbf4Smiod 
169540ebbf4Smiod /* Scsi input data latch register (sidl) */
170540ebbf4Smiod 
171540ebbf4Smiod /* Scsi bus data lines register (sbdl) */
172540ebbf4Smiod 
173540ebbf4Smiod /* Scsi bus control lines register (sbcl).  Same as socl */
174540ebbf4Smiod 
175540ebbf4Smiod #define	OOSIOP_SBCL_SSCF1	0x02	/* wo */
176540ebbf4Smiod #define	OOSIOP_SBCL_SSCF0	0x01	/* wo */
177540ebbf4Smiod 
178540ebbf4Smiod /* DMA status register (dstat) */
179540ebbf4Smiod 
180540ebbf4Smiod #define	OOSIOP_DSTAT_DFE	0x80	/* DMA FIFO empty */
181540ebbf4Smiod #define	OOSIOP_DSTAT_ABRT	0x10	/* Aborted */
182540ebbf4Smiod #define	OOSIOP_DSTAT_SSI	0x08	/* SCRIPT Single Step */
183540ebbf4Smiod #define	OOSIOP_DSTAT_SIR	0x04	/* SCRIPT Interrupt Instruction */
184540ebbf4Smiod #define	OOSIOP_DSTAT_WTD	0x02	/* Watchdog Timeout Detected */
185540ebbf4Smiod #define	OOSIOP_DSTAT_IID	0x01	/* Invalid Instruction Detected */
186540ebbf4Smiod 
187540ebbf4Smiod /* Scsi status register 0 (sstat0) */
188540ebbf4Smiod 
189540ebbf4Smiod #define	OOSIOP_SSTAT0_M_A	0x80	/* Phase Mismatch or ATN active */
190540ebbf4Smiod #define	OOSIOP_SSTAT0_FC	0x40	/* Function Complete */
191540ebbf4Smiod #define	OOSIOP_SSTAT0_STO	0x20	/* (Re)Selection timeout */
192540ebbf4Smiod #define	OOSIOP_SSTAT0_SEL	0x10	/* (Re)Selected */
193540ebbf4Smiod #define	OOSIOP_SSTAT0_SGE	0x08	/* SCSI Gross Error */
194540ebbf4Smiod #define	OOSIOP_SSTAT0_UDC	0x04	/* Unexpected Disconnect */
195540ebbf4Smiod #define	OOSIOP_SSTAT0_RST	0x02	/* RST asserted */
196540ebbf4Smiod #define	OOSIOP_SSTAT0_PAR	0x01	/* Parity Error */
197540ebbf4Smiod 
198540ebbf4Smiod /* Scsi status register 1 (sstat1) */
199540ebbf4Smiod 
200540ebbf4Smiod #define	OOSIOP_SSTAT1_ILF	0x80	/* Input latch (sidl) full */
201540ebbf4Smiod #define	OOSIOP_SSTAT1_ORF	0x40	/* output reg (sodr) full */
202540ebbf4Smiod #define	OOSIOP_SSTAT1_OLF	0x20	/* output latch (sodl) full */
203540ebbf4Smiod #define	OOSIOP_SSTAT1_AIP	0x10	/* Arbitration in progress */
204540ebbf4Smiod #define	OOSIOP_SSTAT1_LOA	0x08	/* Lost arbitration */
205540ebbf4Smiod #define	OOSIOP_SSTAT1_WOA	0x04	/* Won arbitration */
206540ebbf4Smiod #define	OOSIOP_SSTAT1_RST	0x02	/* SCSI RST current value */
207540ebbf4Smiod #define	OOSIOP_SSTAT1_SDP	0x01	/* SCSI SDP current value */
208540ebbf4Smiod 
209540ebbf4Smiod /* Scsi status register 2 (sstat2) */
210540ebbf4Smiod 
211540ebbf4Smiod #define	OOSIOP_SSTAT2_FF	0xf0	/* SCSI FIFO flags (bytecount) */
212540ebbf4Smiod #define	OOSIOP_SCSI_FIFO_DEEP	8
213540ebbf4Smiod #define	OOSIOP_SSTAT2_SDP	0x08	/* Latched (on REQ) SCSI SDP */
214540ebbf4Smiod #define	OOSIOP_SSTAT2_MSG	0x04	/* Latched SCSI phase */
215540ebbf4Smiod #define	OOSIOP_SSTAT2_CD	0x02
216540ebbf4Smiod #define	OOSIOP_SSTAT2_IO	0x01
217540ebbf4Smiod 
218540ebbf4Smiod /* Chip test register 0 (ctest0) */
219540ebbf4Smiod 
220540ebbf4Smiod #define	OOSIOP_CTEST0_RTRG	0x02	/* Real Target Mode */
221540ebbf4Smiod #define	OOSIOP_CTEST0_DDIR	0x01	/* Xfer direction (1-> from SCSI bus) */
222540ebbf4Smiod 
223540ebbf4Smiod /* Chip test register 1 (ctest1) */
224540ebbf4Smiod 
225540ebbf4Smiod #define	OOSIOP_CTEST1_FMT	0xf0	/* Byte empty in DMA FIFO bottom
226540ebbf4Smiod 					   (high->byte3) */
227540ebbf4Smiod #define	OOSIOP_CTEST1_FFL	0x0f	/* Byte full in DMA FIFO top, same */
228540ebbf4Smiod 
229540ebbf4Smiod /* Chip test register 2 (ctest2) */
230540ebbf4Smiod 
231540ebbf4Smiod #define	OOSIOP_CTEST2_SOFF	0x20	/* Synch Offset compare
232540ebbf4Smiod 					   (1-> zero Init, max Tgt) */
233540ebbf4Smiod #define	OOSIOP_CTEST2_SFP	0x10	/* SCSI FIFO Parity */
234540ebbf4Smiod #define	OOSIOP_CTEST2_DFP	0x08	/* DMA FIFO Parity */
235540ebbf4Smiod #define	OOSIOP_CTEST2_TEOP	0x04	/* True EOP (a-la 5380) */
236540ebbf4Smiod #define	OOSIOP_CTEST2_DREQ	0x02	/* DREQ status */
237540ebbf4Smiod #define	OOSIOP_CTEST2_DACK	0x01	/* DACK status */
238540ebbf4Smiod 
239540ebbf4Smiod /* Chip test register 3 (ctest3) read-only, top of SCSI FIFO */
240540ebbf4Smiod 
241540ebbf4Smiod /* Chip test register 4 (ctest4) */
242540ebbf4Smiod 
243540ebbf4Smiod #define	OOSIOP_CTEST4_ZMOD	0x40	/* High-impedance outputs */
244540ebbf4Smiod #define	OOSIOP_CTEST4_SZM	0x20	/* ditto, SCSI "outputs" */
245540ebbf4Smiod #define	OOSIOP_CTEST4_SLBE	0x10	/* SCSI loopback enable */
246540ebbf4Smiod #define	OOSIOP_CTEST4_SFWR	0x08	/* SCSI FIFO write enable (from sodl) */
247540ebbf4Smiod #define	OOSIOP_CTEST4_FBL	0x07	/* DMA FIFO Byte Lane select
248540ebbf4Smiod 					   (from ctest6) 4->0, .. 7->3 */
249540ebbf4Smiod 
250540ebbf4Smiod /* Chip test register 5 (ctest5) */
251540ebbf4Smiod 
252540ebbf4Smiod #define	OOSIOP_CTEST5_ADCK	0x80	/* Clock Address Incrementor */
253540ebbf4Smiod #define	OOSIOP_CTEST5_BBCK	0x40	/* Clock Byte counter */
254540ebbf4Smiod #define	OOSIOP_CTEST5_ROFF	0x20	/* Reset SCSI offset */
255540ebbf4Smiod #define	OOSIOP_CTEST5_MASR	0x10	/* Master set/reset pulses
256540ebbf4Smiod 					   (of bits 3-0) */
257540ebbf4Smiod #define	OOSIOP_CTEST5_DDIR	0x08	/* (re)set internal DMA direction */
258540ebbf4Smiod #define	OOSIOP_CTEST5_EOP	0x04	/* (re)set internal EOP */
259540ebbf4Smiod #define	OOSIOP_CTEST5_DREQ	0x02	/* (re)set internal REQ */
260540ebbf4Smiod #define	OOSIOP_CTEST5_DACK	0x01	/* (re)set internal ACK */
261540ebbf4Smiod 
262540ebbf4Smiod /* Chip test register 6 (ctest6)  DMA FIFO access */
263540ebbf4Smiod 
264540ebbf4Smiod /* Chip test register 7 (ctest7) */
265540ebbf4Smiod 
266540ebbf4Smiod #define	OOSIOP_CTEST7_STD	0x10	/* Selection timeout disable */
267540ebbf4Smiod #define	OOSIOP_CTEST7_DFP	0x08	/* DMA FIFO parity bit */
268540ebbf4Smiod #define	OOSIOP_CTEST7_EVP	0x04	/* Even parity (to host bus) */
269*c0c65d08Smiod #define	OOSIOP_CTEST7_DC	0x02	/* DC output signal low */
270540ebbf4Smiod #define	OOSIOP_CTEST7_DIFF	0x01	/* Differential mode */
271540ebbf4Smiod 
272540ebbf4Smiod /* DMA FIFO register (dfifo) */
273540ebbf4Smiod 
274540ebbf4Smiod #define	OOSIOP_DFIFO_FLF	0x80	/* Flush (spill) DMA FIFO */
275540ebbf4Smiod #define	OOSIOP_DFIFO_CLF	0x40	/* Clear DMA and SCSI FIFOs */
276540ebbf4Smiod #define	OOSIOP_DFIFO_BO		0x3f	/* FIFO byte offset counter */
277540ebbf4Smiod 
278540ebbf4Smiod /* Interrupt status register (istat) */
279540ebbf4Smiod 
280540ebbf4Smiod #define	OOSIOP_ISTAT_ABRT	0x80	/* Abort operation */
281540ebbf4Smiod #define	OOSIOP_ISTAT_CON	0x08	/* Connected */
282540ebbf4Smiod #define	OOSIOP_ISTAT_PRE	0x04	/* Pointer register empty */
283540ebbf4Smiod #define	OOSIOP_ISTAT_SIP	0x02	/* SCSI Interrupt pending */
284540ebbf4Smiod #define	OOSIOP_ISTAT_DIP	0x01	/* DMA Interrupt pending */
285540ebbf4Smiod 
286540ebbf4Smiod /* Chip test register 8 (ctest8) */
287540ebbf4Smiod 
288540ebbf4Smiod /* DMA Byte Counter register (dbc) */
289540ebbf4Smiod #define	OOSIOP_DBC_MAX		0x00ffffff
290540ebbf4Smiod 
291540ebbf4Smiod /* DMA Mode register (dmode) */
292540ebbf4Smiod 
293540ebbf4Smiod #define	OOSIOP_DMODE_BL_MASK	0xc0	/* 0->1 1->2 2->4 3->8 */
294540ebbf4Smiod #define	OOSIOP_DMODE_BL_1	0x00
295540ebbf4Smiod #define	OOSIOP_DMODE_BL_2	0x40
296540ebbf4Smiod #define	OOSIOP_DMODE_BL_4	0x80
297540ebbf4Smiod #define	OOSIOP_DMODE_BL_8	0xc0
298540ebbf4Smiod #define	OOSIOP_DMODE_BW16	0x20	/* Bus Width is 16 bits */
299540ebbf4Smiod #define	OOSIOP_DMODE_286	0x10	/* 286 mode */
300540ebbf4Smiod #define	OOSIOP_DMODE_IO_M	0x08	/* xfer data to memory or I/O space */
301540ebbf4Smiod #define	OOSIOP_DMODE_FAM	0x04	/* fixed address mode */
302540ebbf4Smiod #define	OOSIOP_DMODE_PIPE	0x02	/* SCRIPTS in Pipeline mode */
303540ebbf4Smiod #define	OOSIOP_DMODE_MAN	0x01	/* SCRIPTS in Manual start mode */
304540ebbf4Smiod 
305540ebbf4Smiod /* DMA interrupt enable register (dien) */
306540ebbf4Smiod 
307540ebbf4Smiod #define	OOSIOP_DIEN_BF		0x20	/* On Bus Fault */
308540ebbf4Smiod #define	OOSIOP_DIEN_ABRT	0x10	/* On Abort */
309540ebbf4Smiod #define	OOSIOP_DIEN_SSI		0x08	/* On SCRIPTS sstep */
310540ebbf4Smiod #define	OOSIOP_DIEN_SIR		0x04	/* On SCRIPTS intr instruction */
311540ebbf4Smiod #define	OOSIOP_DIEN_WTD		0x02	/* On watchdog timeout */
312540ebbf4Smiod #define	OOSIOP_DIEN_IID		0x01	/* On illegal instruction detected */
313540ebbf4Smiod 
314540ebbf4Smiod /* DMA control register (dcntl) */
315540ebbf4Smiod 
316540ebbf4Smiod #define	OOSIOP_DCNTL_CF_MASK	0xc0	/* Clock frequency dividers: */
317540ebbf4Smiod #define	OOSIOP_DCNTL_CF_2	0x00	/*  0 --> 37.51..50.00 MHz, div=2 */
318540ebbf4Smiod #define	OOSIOP_DCNTL_CF_1_5	0x40	/*  1 --> 25.01..37.50 MHz, div=1.5 */
319540ebbf4Smiod #define	OOSIOP_DCNTL_CF_1	0x80	/*  2 --> 16.67..25.00 MHz, div=1 */
320540ebbf4Smiod #define	OOSIOP_DCNTL_CF_3	0xc0	/*  3 --> 50.01..66.67 MHz, div=3 */
321540ebbf4Smiod #define	OOSIOP_DCNTL_S16	0x20	/* SCRIPTS fetches 16bits at a time */
322540ebbf4Smiod #define	OOSIOP_DCNTL_SSM	0x10	/* Single step mode */
323540ebbf4Smiod #define	OOSIOP_DCNTL_LLM	0x08	/* Enable SCSI Low-level mode */
324540ebbf4Smiod #define	OOSIOP_DCNTL_STD	0x04	/* Start DMA operation */
325540ebbf4Smiod #define	OOSIOP_DCNTL_RST	0x01	/* Software reset */
326