1*04451a9eSkettenis /* $OpenBSD: gemreg.h,v 1.17 2009/07/12 15:54:32 kettenis Exp $ */ 202103ca3Sart /* $NetBSD: gemreg.h,v 1.1 2001/09/16 00:11:43 eeh Exp $ */ 302103ca3Sart 402103ca3Sart /* 502103ca3Sart * 602103ca3Sart * Copyright (C) 2001 Eduardo Horvath. 702103ca3Sart * All rights reserved. 802103ca3Sart * 902103ca3Sart * 1002103ca3Sart * Redistribution and use in source and binary forms, with or without 1102103ca3Sart * modification, are permitted provided that the following conditions 1202103ca3Sart * are met: 1302103ca3Sart * 1. Redistributions of source code must retain the above copyright 1402103ca3Sart * notice, this list of conditions and the following disclaimer. 1502103ca3Sart * 2. Redistributions in binary form must reproduce the above copyright 1602103ca3Sart * notice, this list of conditions and the following disclaimer in the 1702103ca3Sart * documentation and/or other materials provided with the distribution. 1802103ca3Sart * 1902103ca3Sart * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND 2002103ca3Sart * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2102103ca3Sart * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2202103ca3Sart * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE 2302103ca3Sart * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2402103ca3Sart * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2502103ca3Sart * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2602103ca3Sart * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2702103ca3Sart * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2802103ca3Sart * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2902103ca3Sart * SUCH DAMAGE. 3002103ca3Sart * 3102103ca3Sart */ 3202103ca3Sart 3302103ca3Sart #ifndef _IF_GEMREG_H 3402103ca3Sart #define _IF_GEMREG_H 3502103ca3Sart 3602103ca3Sart /* Register definitions for Sun GEM gigabit ethernet */ 3702103ca3Sart 3839c96b06Sbrad /* 3939c96b06Sbrad * First bank: this registers live at the start of the PCI 4039c96b06Sbrad * mapping, and at the start of the second bank of the SBUS 4139c96b06Sbrad * version. 4239c96b06Sbrad */ 4302103ca3Sart #define GEM_SEB_STATE 0x0000 /* SEB state reg, R/O */ 4402103ca3Sart #define GEM_CONFIG 0x0004 /* config reg */ 4502103ca3Sart #define GEM_STATUS 0x000c /* status reg */ 4602103ca3Sart /* Note: Reading the status reg clears bits 0-6 */ 4702103ca3Sart #define GEM_INTMASK 0x0010 4802103ca3Sart #define GEM_INTACK 0x0014 /* Interrupt acknowledge, W/O */ 4902103ca3Sart #define GEM_STATUS_ALIAS 0x001c 5002103ca3Sart 5139c96b06Sbrad /* 5239c96b06Sbrad * Second bank: this registers live at offset 0x1000 of the PCI 5339c96b06Sbrad * mapping, and at the start of the first bank of the SBUS 5439c96b06Sbrad * version. 5539c96b06Sbrad */ 5639c96b06Sbrad #define GEM_PCI_BANK2_OFFSET 0x1000 5739c96b06Sbrad #define GEM_PCI_BANK2_SIZE 0x14 5839c96b06Sbrad /* This is the same as the GEM_STATUS reg but reading it does not clear bits. */ 5939c96b06Sbrad #define GEM_ERROR_STATUS 0x0000 /* PCI error status R/C */ 604ed9a83dSbrad #define GEM_SBUS_RESET 0x0000 /* Sbus Reset */ 6139c96b06Sbrad #define GEM_ERROR_MASK 0x0004 6239c96b06Sbrad #define GEM_SBUS_CONFIG 0x0004 6339c96b06Sbrad #define GEM_BIF_CONFIG 0x0008 /* BIF config reg */ 6439c96b06Sbrad #define GEM_BIF_DIAG 0x000c 6539c96b06Sbrad #define GEM_RESET 0x0010 /* Software reset register */ 6602103ca3Sart 6702103ca3Sart /* Bits in GEM_SEB register */ 6802103ca3Sart #define GEM_SEB_ARB 0x000000002 /* Arbitration status */ 6902103ca3Sart #define GEM_SEB_RXWON 0x000000004 7002103ca3Sart 7139c96b06Sbrad /* Bits in GEM_SBUS_CONFIG register */ 72*04451a9eSkettenis #define GEM_SBUS_CFG_BSIZE32 0x00000001 73*04451a9eSkettenis #define GEM_SBUS_CFG_BSIZE64 0x00000002 744ed9a83dSbrad #define GEM_SBUS_CFG_BSIZE128 0x00000004 7539c96b06Sbrad #define GEM_SBUS_CFG_BMODE64 0x00000008 7639c96b06Sbrad #define GEM_SBUS_CFG_PARITY 0x00000200 7702103ca3Sart 7802103ca3Sart /* Bits in GEM_CONFIG register */ 792408ed96Sjmc #define GEM_CONFIG_BURST_64 0x000000000 /* 0->infinity, 1->64KB */ 802408ed96Sjmc #define GEM_CONFIG_BURST_INF 0x000000001 /* 0->infinity, 1->64KB */ 8102103ca3Sart #define GEM_CONFIG_TXDMA_LIMIT 0x00000003e 8202103ca3Sart #define GEM_CONFIG_RXDMA_LIMIT 0x0000007c0 83457ff5e6Sbrad /* GEM_CONFIG_RONPAULBIT and GEM_CONFIG_BUG2FIX are Apple only. */ 84457ff5e6Sbrad #define GEM_CONFIG_RONPAULBIT 0x000000800 /* after infinite burst use 85457ff5e6Sbrad * memory read multiple for 86457ff5e6Sbrad * PCI commands */ 87457ff5e6Sbrad #define GEM_CONFIG_BUG2FIX 0x000001000 /* fix RX hang after overflow */ 88457ff5e6Sbrad 8902103ca3Sart 9002103ca3Sart #define GEM_CONFIG_TXDMA_LIMIT_SHIFT 1 9102103ca3Sart #define GEM_CONFIG_RXDMA_LIMIT_SHIFT 6 9202103ca3Sart 9302103ca3Sart /* Top part of GEM_STATUS has TX completion information */ 9402103ca3Sart #define GEM_STATUS_TX_COMPL 0xfff800000 /* TX completion reg. */ 9502103ca3Sart 9639c96b06Sbrad /* 9739c96b06Sbrad * Interrupt bits, for both the GEM_STATUS and GEM_INTMASK regs. 9839c96b06Sbrad * Bits 0-6 auto-clear when read. 9939c96b06Sbrad */ 10002103ca3Sart #define GEM_INTR_TX_INTME 0x000000001 /* Frame w/INTME bit set sent */ 10102103ca3Sart #define GEM_INTR_TX_EMPTY 0x000000002 /* TX ring empty */ 10202103ca3Sart #define GEM_INTR_TX_DONE 0x000000004 /* TX complete */ 10302103ca3Sart #define GEM_INTR_RX_DONE 0x000000010 /* Got a packet */ 10402103ca3Sart #define GEM_INTR_RX_NOBUF 0x000000020 10502103ca3Sart #define GEM_INTR_RX_TAG_ERR 0x000000040 10639c96b06Sbrad #define GEM_INTR_PCS 0x000002000 /* Physical Code Sub-layer */ 10702103ca3Sart #define GEM_INTR_TX_MAC 0x000004000 10802103ca3Sart #define GEM_INTR_RX_MAC 0x000008000 10902103ca3Sart #define GEM_INTR_MAC_CONTROL 0x000010000 /* MAC control interrupt */ 11002103ca3Sart #define GEM_INTR_MIF 0x000020000 11102103ca3Sart #define GEM_INTR_BERR 0x000040000 /* Bus error interrupt */ 1124eb4bc4fSjason #define GEM_INTR_BITS "\020" \ 1134eb4bc4fSjason "\1INTME\2TXEMPTY\3TXDONE" \ 1144eb4bc4fSjason "\5RXDONE\6RXNOBUF\7RX_TAG_ERR" \ 1154eb4bc4fSjason "\16PCS\17TXMAC\20RXMAC" \ 1164eb4bc4fSjason "\21MACCONTROL\22MIF\23BERR" 11702103ca3Sart 11802103ca3Sart /* GEM_ERROR_STATUS and GEM_ERROR_MASK PCI error bits */ 11902103ca3Sart #define GEM_ERROR_STAT_BADACK 0x000000001 /* No ACK64# */ 12002103ca3Sart #define GEM_ERROR_STAT_DTRTO 0x000000002 /* Delayed xaction timeout */ 12102103ca3Sart #define GEM_ERROR_STAT_OTHERS 0x000000004 12202103ca3Sart 12302103ca3Sart /* GEM_BIF_CONFIG register bits */ 12402103ca3Sart #define GEM_BIF_CONFIG_SLOWCLK 0x000000001 /* Parity error timing */ 12502103ca3Sart #define GEM_BIF_CONFIG_HOST_64 0x000000002 /* 64-bit host */ 12602103ca3Sart #define GEM_BIF_CONFIG_B64D_DIS 0x000000004 /* no 64-bit data cycle */ 12702103ca3Sart #define GEM_BIF_CONFIG_M66EN 0x000000008 12802103ca3Sart 12902103ca3Sart /* GEM_RESET register bits -- TX and RX self clear when complete. */ 13002103ca3Sart #define GEM_RESET_TX 0x000000001 /* Reset TX half */ 13102103ca3Sart #define GEM_RESET_RX 0x000000002 /* Reset RX half */ 13202103ca3Sart #define GEM_RESET_RSTOUT 0x000000004 /* Force PCI RSTOUT# */ 13302103ca3Sart 13402103ca3Sart /* GEM TX DMA registers */ 13502103ca3Sart #define GEM_TX_KICK 0x2000 /* Write last valid desc + 1 */ 13602103ca3Sart #define GEM_TX_CONFIG 0x2004 1377b021e45Sdrahn #define GEM_TX_RING_PTR_LO 0x2008 1387b021e45Sdrahn #define GEM_TX_RING_PTR_HI 0x200c 13902103ca3Sart 14002103ca3Sart #define GEM_TX_FIFO_WR_PTR 0x2014 /* FIFO write pointer */ 14102103ca3Sart #define GEM_TX_FIFO_SDWR_PTR 0x2018 /* FIFO shadow write pointer */ 14202103ca3Sart #define GEM_TX_FIFO_RD_PTR 0x201c /* FIFO read pointer */ 14302103ca3Sart #define GEM_TX_FIFO_SDRD_PTR 0x2020 /* FIFO shadow read pointer */ 14402103ca3Sart #define GEM_TX_FIFO_PKT_CNT 0x2024 /* FIFO packet counter */ 14502103ca3Sart 14602103ca3Sart #define GEM_TX_STATE_MACHINE 0x2028 /* ETX state machine reg */ 14702103ca3Sart #define GEM_TX_DATA_PTR 0x2030 /* ETX state machine reg (64-bit)*/ 14802103ca3Sart 14902103ca3Sart #define GEM_TX_COMPLETION 0x2100 15002103ca3Sart #define GEM_TX_FIFO_ADDRESS 0x2104 15102103ca3Sart #define GEM_TX_FIFO_TAG 0x2108 15202103ca3Sart #define GEM_TX_FIFO_DATA_LO 0x210c 15302103ca3Sart #define GEM_TX_FIFO_DATA_HI_T1 0x2110 15402103ca3Sart #define GEM_TX_FIFO_DATA_HI_T0 0x2114 15502103ca3Sart #define GEM_TX_FIFO_SIZE 0x2118 15602103ca3Sart #define GEM_TX_DEBUG 0x3028 15702103ca3Sart 15802103ca3Sart /* GEM_TX_CONFIG register bits. */ 15902103ca3Sart #define GEM_TX_CONFIG_TXDMA_EN 0x00000001 /* TX DMA enable */ 16002103ca3Sart #define GEM_TX_CONFIG_TXRING_SZ 0x0000001e /* TX ring size */ 16102103ca3Sart #define GEM_TX_CONFIG_TXFIFO_TH 0x001ffc00 /* TX fifo threshold */ 16202103ca3Sart #define GEM_TX_CONFIG_PACED 0x00200000 /* TX_all_int modifier */ 16302103ca3Sart 16402103ca3Sart #define GEM_RING_SZ_32 (0<<1) /* 32 descriptors */ 16502103ca3Sart #define GEM_RING_SZ_64 (1<<1) 16602103ca3Sart #define GEM_RING_SZ_128 (2<<1) 16702103ca3Sart #define GEM_RING_SZ_256 (3<<1) 16802103ca3Sart #define GEM_RING_SZ_512 (4<<1) 16902103ca3Sart #define GEM_RING_SZ_1024 (5<<1) 17002103ca3Sart #define GEM_RING_SZ_2048 (6<<1) 17102103ca3Sart #define GEM_RING_SZ_4096 (7<<1) 17202103ca3Sart #define GEM_RING_SZ_8192 (8<<1) 17302103ca3Sart 17402103ca3Sart /* GEM_TX_COMPLETION register bits */ 17502103ca3Sart #define GEM_TX_COMPLETION_MASK 0x00001fff /* # of last descriptor */ 17602103ca3Sart 17702103ca3Sart /* GEM RX DMA registers */ 17802103ca3Sart #define GEM_RX_CONFIG 0x4000 17902103ca3Sart #define GEM_RX_RING_PTR_LO 0x4004 /* 64-bits unaligned GAK! */ 18002103ca3Sart #define GEM_RX_RING_PTR_HI 0x4008 /* 64-bits unaligned GAK! */ 18102103ca3Sart 18202103ca3Sart #define GEM_RX_FIFO_WR_PTR 0x400c /* FIFO write pointer */ 18302103ca3Sart #define GEM_RX_FIFO_SDWR_PTR 0x4010 /* FIFO shadow write pointer */ 18402103ca3Sart #define GEM_RX_FIFO_RD_PTR 0x4014 /* FIFO read pointer */ 18502103ca3Sart #define GEM_RX_FIFO_PKT_CNT 0x4018 /* FIFO packet counter */ 18602103ca3Sart 18702103ca3Sart #define GEM_RX_STATE_MACHINE 0x401c /* ERX state machine reg */ 18802103ca3Sart #define GEM_RX_PAUSE_THRESH 0x4020 18902103ca3Sart 19002103ca3Sart #define GEM_RX_DATA_PTR_LO 0x4024 /* ERX state machine reg */ 19102103ca3Sart #define GEM_RX_DATA_PTR_HI 0x4028 /* Damn thing is unaligned */ 19202103ca3Sart 19302103ca3Sart #define GEM_RX_KICK 0x4100 /* Write last valid desc + 1 */ 19402103ca3Sart #define GEM_RX_COMPLETION 0x4104 /* First pending desc */ 19502103ca3Sart #define GEM_RX_BLANKING 0x4108 /* Interrupt blanking reg */ 19602103ca3Sart 19702103ca3Sart #define GEM_RX_FIFO_ADDRESS 0x410c 19802103ca3Sart #define GEM_RX_FIFO_TAG 0x4110 19902103ca3Sart #define GEM_RX_FIFO_DATA_LO 0x4114 20002103ca3Sart #define GEM_RX_FIFO_DATA_HI_T1 0x4118 20102103ca3Sart #define GEM_RX_FIFO_DATA_HI_T0 0x411c 20202103ca3Sart #define GEM_RX_FIFO_SIZE 0x4120 20302103ca3Sart 20402103ca3Sart /* GEM_RX_CONFIG register bits. */ 20502103ca3Sart #define GEM_RX_CONFIG_RXDMA_EN 0x00000001 /* RX DMA enable */ 20602103ca3Sart #define GEM_RX_CONFIG_RXRING_SZ 0x0000001e /* RX ring size */ 20702103ca3Sart #define GEM_RX_CONFIG_BATCH_DIS 0x00000020 /* desc batching disable */ 20802103ca3Sart #define GEM_RX_CONFIG_FBOFF 0x00001c00 /* first byte offset */ 20939c96b06Sbrad #define GEM_RX_CONFIG_CXM_START 0x000fe000 /* cksum start offset bytes */ 21002103ca3Sart #define GEM_RX_CONFIG_FIFO_THRS 0x07000000 /* fifo threshold size */ 21102103ca3Sart 21202103ca3Sart #define GEM_THRSH_64 0 21302103ca3Sart #define GEM_THRSH_128 1 21402103ca3Sart #define GEM_THRSH_256 2 21502103ca3Sart #define GEM_THRSH_512 3 21602103ca3Sart #define GEM_THRSH_1024 4 21702103ca3Sart #define GEM_THRSH_2048 5 21802103ca3Sart 21902103ca3Sart #define GEM_RX_CONFIG_FIFO_THRS_SHIFT 24 22002103ca3Sart #define GEM_RX_CONFIG_FBOFF_SHFT 10 22102103ca3Sart #define GEM_RX_CONFIG_CXM_START_SHFT 13 22202103ca3Sart 22302103ca3Sart /* GEM_RX_PAUSE_THRESH register bits -- sizes in multiples of 64 bytes */ 22402103ca3Sart #define GEM_RX_PTH_XOFF_THRESH 0x000001ff 22502103ca3Sart #define GEM_RX_PTH_XON_THRESH 0x07fc0000 22602103ca3Sart 22702103ca3Sart /* GEM_RX_BLANKING register bits */ 22802103ca3Sart #define GEM_RX_BLANKING_PACKETS 0x000001ff /* Delay intr for x packets */ 22902103ca3Sart #define GEM_RX_BLANKING_TIME 0x03fc0000 /* Delay intr for x ticks */ 23002103ca3Sart /* One tick is 1048 PCI clocs, or 16us at 66MHz */ 23102103ca3Sart 23202103ca3Sart /* GEM_MAC registers */ 23302103ca3Sart #define GEM_MAC_TXRESET 0x6000 /* Store 1, cleared when done */ 23402103ca3Sart #define GEM_MAC_RXRESET 0x6004 /* ditto */ 23502103ca3Sart #define GEM_MAC_SEND_PAUSE_CMD 0x6008 23602103ca3Sart #define GEM_MAC_TX_STATUS 0x6010 23702103ca3Sart #define GEM_MAC_RX_STATUS 0x6014 23802103ca3Sart #define GEM_MAC_CONTROL_STATUS 0x6018 /* MAC control status reg */ 23902103ca3Sart #define GEM_MAC_TX_MASK 0x6020 /* TX MAC mask register */ 24002103ca3Sart #define GEM_MAC_RX_MASK 0x6024 24102103ca3Sart #define GEM_MAC_CONTROL_MASK 0x6028 24202103ca3Sart #define GEM_MAC_TX_CONFIG 0x6030 24302103ca3Sart #define GEM_MAC_RX_CONFIG 0x6034 24402103ca3Sart #define GEM_MAC_CONTROL_CONFIG 0x6038 24502103ca3Sart #define GEM_MAC_XIF_CONFIG 0x603c 24602103ca3Sart #define GEM_MAC_IPG0 0x6040 /* inter packet gap 0 */ 24702103ca3Sart #define GEM_MAC_IPG1 0x6044 /* inter packet gap 1 */ 24802103ca3Sart #define GEM_MAC_IPG2 0x6048 /* inter packet gap 2 */ 24939c96b06Sbrad #define GEM_MAC_SLOT_TIME 0x604c /* slot time, bits 0-7 */ 25002103ca3Sart #define GEM_MAC_MAC_MIN_FRAME 0x6050 25102103ca3Sart #define GEM_MAC_MAC_MAX_FRAME 0x6054 25202103ca3Sart #define GEM_MAC_PREAMBLE_LEN 0x6058 25302103ca3Sart #define GEM_MAC_JAM_SIZE 0x605c 25402103ca3Sart #define GEM_MAC_ATTEMPT_LIMIT 0x6060 25502103ca3Sart #define GEM_MAC_CONTROL_TYPE 0x6064 25602103ca3Sart 25702103ca3Sart #define GEM_MAC_ADDR0 0x6080 /* Normal MAC address 0 */ 25802103ca3Sart #define GEM_MAC_ADDR1 0x6084 25902103ca3Sart #define GEM_MAC_ADDR2 0x6088 26002103ca3Sart #define GEM_MAC_ADDR3 0x608c /* Alternate MAC address 0 */ 26102103ca3Sart #define GEM_MAC_ADDR4 0x6090 26202103ca3Sart #define GEM_MAC_ADDR5 0x6094 26302103ca3Sart #define GEM_MAC_ADDR6 0x6098 /* Control MAC address 0 */ 26402103ca3Sart #define GEM_MAC_ADDR7 0x609c 26502103ca3Sart #define GEM_MAC_ADDR8 0x60a0 26602103ca3Sart 26702103ca3Sart #define GEM_MAC_ADDR_FILTER0 0x60a4 26802103ca3Sart #define GEM_MAC_ADDR_FILTER1 0x60a8 26902103ca3Sart #define GEM_MAC_ADDR_FILTER2 0x60ac 27002103ca3Sart #define GEM_MAC_ADR_FLT_MASK1_2 0x60b0 /* Address filter mask 1,2 */ 27102103ca3Sart #define GEM_MAC_ADR_FLT_MASK0 0x60b4 /* Address filter mask 0 reg */ 27202103ca3Sart 27302103ca3Sart #define GEM_MAC_HASH0 0x60c0 /* Hash table 0 */ 27402103ca3Sart #define GEM_MAC_HASH1 0x60c4 27502103ca3Sart #define GEM_MAC_HASH2 0x60c8 27602103ca3Sart #define GEM_MAC_HASH3 0x60cc 27702103ca3Sart #define GEM_MAC_HASH4 0x60d0 27802103ca3Sart #define GEM_MAC_HASH5 0x60d4 27902103ca3Sart #define GEM_MAC_HASH6 0x60d8 28002103ca3Sart #define GEM_MAC_HASH7 0x60dc 28102103ca3Sart #define GEM_MAC_HASH8 0x60e0 28202103ca3Sart #define GEM_MAC_HASH9 0x60e4 28302103ca3Sart #define GEM_MAC_HASH10 0x60e8 28402103ca3Sart #define GEM_MAC_HASH11 0x60ec 28502103ca3Sart #define GEM_MAC_HASH12 0x60f0 28602103ca3Sart #define GEM_MAC_HASH13 0x60f4 28702103ca3Sart #define GEM_MAC_HASH14 0x60f8 28802103ca3Sart #define GEM_MAC_HASH15 0x60fc 28902103ca3Sart 29002103ca3Sart #define GEM_MAC_NORM_COLL_CNT 0x6100 /* Normal collision counter */ 29102103ca3Sart #define GEM_MAC_FIRST_COLL_CNT 0x6104 /* 1st successful collision cntr */ 29202103ca3Sart #define GEM_MAC_EXCESS_COLL_CNT 0x6108 /* Excess collision counter */ 29302103ca3Sart #define GEM_MAC_LATE_COLL_CNT 0x610c /* Late collision counter */ 29402103ca3Sart #define GEM_MAC_DEFER_TMR_CNT 0x6110 /* defer timer counter */ 29502103ca3Sart #define GEM_MAC_PEAK_ATTEMPTS 0x6114 29602103ca3Sart #define GEM_MAC_RX_FRAME_COUNT 0x6118 29702103ca3Sart #define GEM_MAC_RX_LEN_ERR_CNT 0x611c 29802103ca3Sart #define GEM_MAC_RX_ALIGN_ERR 0x6120 29902103ca3Sart #define GEM_MAC_RX_CRC_ERR_CNT 0x6124 30002103ca3Sart #define GEM_MAC_RX_CODE_VIOL 0x6128 30102103ca3Sart #define GEM_MAC_RANDOM_SEED 0x6130 30202103ca3Sart #define GEM_MAC_MAC_STATE 0x6134 /* MAC sstate machine reg */ 30302103ca3Sart 30402103ca3Sart /* GEM_MAC_SEND_PAUSE_CMD register bits */ 30502103ca3Sart #define GEM_MAC_PAUSE_CMD_TIME 0x0000ffff 30602103ca3Sart #define GEM_MAC_PAUSE_CMD_SEND 0x00010000 30702103ca3Sart 30802103ca3Sart /* GEM_MAC_TX_STATUS and _MASK register bits */ 30902103ca3Sart #define GEM_MAC_TX_XMIT_DONE 0x00000001 31002103ca3Sart #define GEM_MAC_TX_UNDERRUN 0x00000002 31102103ca3Sart #define GEM_MAC_TX_PKT_TOO_LONG 0x00000004 31202103ca3Sart #define GEM_MAC_TX_NCC_EXP 0x00000008 /* Normal collision cnt exp */ 31302103ca3Sart #define GEM_MAC_TX_ECC_EXP 0x00000010 31402103ca3Sart #define GEM_MAC_TX_LCC_EXP 0x00000020 31502103ca3Sart #define GEM_MAC_TX_FCC_EXP 0x00000040 31602103ca3Sart #define GEM_MAC_TX_DEFER_EXP 0x00000080 31702103ca3Sart #define GEM_MAC_TX_PEAK_EXP 0x00000100 31802103ca3Sart 31902103ca3Sart /* GEM_MAC_RX_STATUS and _MASK register bits */ 32002103ca3Sart #define GEM_MAC_RX_DONE 0x00000001 32102103ca3Sart #define GEM_MAC_RX_OVERFLOW 0x00000002 32202103ca3Sart #define GEM_MAC_RX_FRAME_CNT 0x00000004 32302103ca3Sart #define GEM_MAC_RX_ALIGN_EXP 0x00000008 32402103ca3Sart #define GEM_MAC_RX_CRC_EXP 0x00000010 32502103ca3Sart #define GEM_MAC_RX_LEN_EXP 0x00000020 32602103ca3Sart #define GEM_MAC_RX_CVI_EXP 0x00000040 /* Code violation */ 32702103ca3Sart 32802103ca3Sart /* GEM_MAC_CONTROL_STATUS and GEM_MAC_CONTROL_MASK register bits */ 32902103ca3Sart #define GEM_MAC_PAUSED 0x00000001 /* Pause received */ 33002103ca3Sart #define GEM_MAC_PAUSE 0x00000002 /* enter pause state */ 33102103ca3Sart #define GEM_MAC_RESUME 0x00000004 /* exit pause state */ 33202103ca3Sart #define GEM_MAC_PAUSE_TIME 0xffff0000 33302103ca3Sart 33402103ca3Sart /* GEM_MAC_XIF_CONFIG register bits */ 33502103ca3Sart #define GEM_MAC_XIF_TX_MII_ENA 0x00000001 /* Enable XIF output drivers */ 33602103ca3Sart #define GEM_MAC_XIF_MII_LOOPBK 0x00000002 /* Enable MII loopback mode */ 33702103ca3Sart #define GEM_MAC_XIF_ECHO_DISABL 0x00000004 /* Disable echo */ 3380cdd5826Sdrahn #define GEM_MAC_XIF_GMII_MODE 0x00000008 /* Select GMII/MII mode */ 33902103ca3Sart #define GEM_MAC_XIF_MII_BUF_ENA 0x00000010 /* Enable MII recv buffers */ 34002103ca3Sart #define GEM_MAC_XIF_LINK_LED 0x00000020 /* force link LED active */ 34102103ca3Sart #define GEM_MAC_XIF_FDPLX_LED 0x00000040 /* force FDPLX LED active */ 34202103ca3Sart 34339c96b06Sbrad /* GEM_MAC_SLOT_TIME register bits */ 34439c96b06Sbrad #define GEM_MAC_SLOT_INT 0x40 34539c96b06Sbrad #define GEM_MAC_SLOT_EXT 0x200 /* external phy */ 34639c96b06Sbrad 34702103ca3Sart /* GEM_MAC_TX_CONFIG register bits */ 34802103ca3Sart #define GEM_MAC_TX_ENABLE 0x00000001 /* TX enable */ 34902103ca3Sart #define GEM_MAC_TX_IGN_CARRIER 0x00000002 /* Ignore carrier sense */ 3502408ed96Sjmc #define GEM_MAC_TX_IGN_COLLIS 0x00000004 /* ignore collisions */ 35102103ca3Sart #define GEM_MAC_TX_ENA_IPG0 0x00000008 /* extend Rx-to-TX IPG */ 35202103ca3Sart #define GEM_MAC_TX_NGU 0x00000010 /* Never give up */ 35302103ca3Sart #define GEM_MAC_TX_NGU_LIMIT 0x00000020 /* Never give up limit */ 35402103ca3Sart #define GEM_MAC_TX_NO_BACKOFF 0x00000040 35502103ca3Sart #define GEM_MAC_TX_SLOWDOWN 0x00000080 35602103ca3Sart #define GEM_MAC_TX_NO_FCS 0x00000100 /* no FCS will be generated */ 35702103ca3Sart #define GEM_MAC_TX_CARR_EXTEND 0x00000200 /* Ena TX Carrier Extension */ 35802103ca3Sart /* Carrier Extension is required for half duplex Gbps operation */ 35902103ca3Sart 36002103ca3Sart /* GEM_MAC_RX_CONFIG register bits */ 36102103ca3Sart #define GEM_MAC_RX_ENABLE 0x00000001 /* RX enable */ 36202103ca3Sart #define GEM_MAC_RX_STRIP_PAD 0x00000002 /* strip pad bytes */ 36302103ca3Sart #define GEM_MAC_RX_STRIP_CRC 0x00000004 36402103ca3Sart #define GEM_MAC_RX_PROMISCUOUS 0x00000008 /* promiscuous mode */ 36502103ca3Sart #define GEM_MAC_RX_PROMISC_GRP 0x00000010 /* promiscuous group mode */ 36602103ca3Sart #define GEM_MAC_RX_HASH_FILTER 0x00000020 /* enable hash filter */ 36702103ca3Sart #define GEM_MAC_RX_ADDR_FILTER 0x00000040 /* enable address filter */ 36802103ca3Sart #define GEM_MAC_RX_ERRCHK_DIS 0x00000080 /* disable error checking */ 36902103ca3Sart #define GEM_MAC_RX_CARR_EXTEND 0x00000100 /* Ena RX Carrier Extension */ 37002103ca3Sart /* 37102103ca3Sart * Carrier Extension enables reception of packet bursts generated by 37202103ca3Sart * senders with carrier extension enabled. 37302103ca3Sart */ 37402103ca3Sart 37502103ca3Sart /* GEM_MAC_CONTROL_CONFIG bits */ 37602103ca3Sart #define GEM_MAC_CC_TX_PAUSE 0x00000001 /* send pause enabled */ 37702103ca3Sart #define GEM_MAC_CC_RX_PAUSE 0x00000002 /* receive pause enabled */ 37802103ca3Sart #define GEM_MAC_CC_PASS_PAUSE 0x00000004 /* pass pause up */ 37902103ca3Sart 380676b656eSkettenis /* GEM_MAC_MAC_STATE register bits */ 381676b656eSkettenis #define GEM_MAC_STATE_OVERFLOW 0x03800000 382676b656eSkettenis 38302103ca3Sart /* GEM MIF registers */ 38402103ca3Sart /* Bit bang registers use low bit only */ 38502103ca3Sart #define GEM_MIF_BB_CLOCK 0x6200 /* bit bang clock */ 38602103ca3Sart #define GEM_MIF_BB_DATA 0x6204 /* bit bang data */ 38702103ca3Sart #define GEM_MIF_BB_OUTPUT_ENAB 0x6208 38802103ca3Sart #define GEM_MIF_FRAME 0x620c /* MIF frame - ctl and data */ 38902103ca3Sart #define GEM_MIF_CONFIG 0x6210 39002103ca3Sart #define GEM_MIF_INTERRUPT_MASK 0x6214 39102103ca3Sart #define GEM_MIF_BASIC_STATUS 0x6218 39202103ca3Sart #define GEM_MIF_STATE_MACHINE 0x621c 39302103ca3Sart 39402103ca3Sart /* GEM_MIF_FRAME bits */ 39502103ca3Sart #define GEM_MIF_FRAME_DATA 0x0000ffff 39602103ca3Sart #define GEM_MIF_FRAME_TA0 0x00010000 /* TA bit, 1 for completion */ 39702103ca3Sart #define GEM_MIF_FRAME_TA1 0x00020000 /* TA bits */ 39802103ca3Sart #define GEM_MIF_FRAME_REG_ADDR 0x007c0000 39902103ca3Sart #define GEM_MIF_FRAME_PHY_ADDR 0x0f800000 /* phy address, should be 0 */ 40002103ca3Sart #define GEM_MIF_FRAME_OP 0x30000000 /* operation - write/read */ 40102103ca3Sart #define GEM_MIF_FRAME_START 0xc0000000 /* START bits */ 40202103ca3Sart 40302103ca3Sart #define GEM_MIF_FRAME_READ 0x60020000 40402103ca3Sart #define GEM_MIF_FRAME_WRITE 0x50020000 40502103ca3Sart 40602103ca3Sart #define GEM_MIF_REG_SHIFT 18 40702103ca3Sart #define GEM_MIF_PHY_SHIFT 23 40802103ca3Sart 40902103ca3Sart /* GEM_MIF_CONFIG register bits */ 41039c96b06Sbrad #define GEM_MIF_CONFIG_PHY_SEL 0x00000001 /* PHY select, 0=MDIO0 */ 41102103ca3Sart #define GEM_MIF_CONFIG_POLL_ENA 0x00000002 /* poll enable */ 41202103ca3Sart #define GEM_MIF_CONFIG_BB_ENA 0x00000004 /* bit bang enable */ 41302103ca3Sart #define GEM_MIF_CONFIG_REG_ADR 0x000000f8 /* poll register address */ 41402103ca3Sart #define GEM_MIF_CONFIG_MDI0 0x00000100 /* MDIO_0 Data/MDIO_0 atached */ 41502103ca3Sart #define GEM_MIF_CONFIG_MDI1 0x00000200 /* MDIO_1 Data/MDIO_1 atached */ 41602103ca3Sart #define GEM_MIF_CONFIG_PHY_ADR 0x00007c00 /* poll PHY address */ 4171b575f4eSdlg /* MDI0 is onboard transceiver MDI1 is external, PHYAD for both is 0 */ 41802103ca3Sart 41902103ca3Sart /* GEM_MIF_BASIC_STATUS and GEM_MIF_INTERRUPT_MASK bits */ 42002103ca3Sart #define GEM_MIF_STATUS 0x0000ffff 42102103ca3Sart #define GEM_MIF_BASIC 0xffff0000 42202103ca3Sart /* 42302103ca3Sart * The Basic part is the last value read in the POLL field of the config 42402103ca3Sart * register. 42502103ca3Sart * 42602103ca3Sart * The status part indicates the bits that have changed. 42702103ca3Sart */ 42802103ca3Sart 42939c96b06Sbrad /* The GEM PCS/Serial link registers. */ 43039c96b06Sbrad /* DO NOT TOUCH THESE REGISTERS ON ERI -- IT HARD HANGS. */ 43102103ca3Sart #define GEM_MII_CONTROL 0x9000 43202103ca3Sart #define GEM_MII_STATUS 0x9004 43302103ca3Sart #define GEM_MII_ANAR 0x9008 /* MII advertisement reg */ 43439c96b06Sbrad #define GEM_MII_ANLPAR 0x900c /* Link Partner Ability Reg */ 43502103ca3Sart #define GEM_MII_CONFIG 0x9010 43602103ca3Sart #define GEM_MII_STATE_MACHINE 0x9014 43739c96b06Sbrad #define GEM_MII_INTERRUP_STATUS 0x9018 /* PCS interrupt state */ 43802103ca3Sart #define GEM_MII_DATAPATH_MODE 0x9050 43902103ca3Sart #define GEM_MII_SLINK_CONTROL 0x9054 /* Serial link control */ 44002103ca3Sart #define GEM_MII_OUTPUT_SELECT 0x9058 44102103ca3Sart #define GEM_MII_SLINK_STATUS 0x905c /* serial link status */ 44202103ca3Sart 44302103ca3Sart /* GEM_MII_CONTROL bits */ 44402103ca3Sart /* 44502103ca3Sart * DO NOT TOUCH THIS REGISTER ON ERI -- IT HARD HANGS. 44602103ca3Sart */ 44702103ca3Sart #define GEM_MII_CONTROL_RESET 0x00008000 44802103ca3Sart #define GEM_MII_CONTROL_LOOPBK 0x00004000 /* 10-bit i/f loopback */ 44902103ca3Sart #define GEM_MII_CONTROL_1000M 0x00002000 /* speed select, always 0 */ 45002103ca3Sart #define GEM_MII_CONTROL_AUTONEG 0x00001000 /* auto negotiation enabled */ 45102103ca3Sart #define GEM_MII_CONTROL_POWERDN 0x00000800 45202103ca3Sart #define GEM_MII_CONTROL_ISOLATE 0x00000400 /* isolate phy from mii */ 4532408ed96Sjmc #define GEM_MII_CONTROL_RAN 0x00000200 /* restart auto negotiation */ 45402103ca3Sart #define GEM_MII_CONTROL_FDUPLEX 0x00000100 /* full duplex, always 0 */ 45502103ca3Sart #define GEM_MII_CONTROL_COL_TST 0x00000080 /* collision test */ 45602103ca3Sart 45739c96b06Sbrad /* GEM_MII_STATUS reg - PCS "BMSR" (Basic Mode Status Reg) */ 45802103ca3Sart #define GEM_MII_STATUS_GB_FDX 0x00000400 /* can perform GBit FDX */ 45902103ca3Sart #define GEM_MII_STATUS_GB_HDX 0x00000200 /* can perform GBit HDX */ 46039c96b06Sbrad #define GEM_MII_STATUS_UNK 0x00000100 46102103ca3Sart #define GEM_MII_STATUS_ANEG_CPT 0x00000020 /* auto negotiate compete */ 46202103ca3Sart #define GEM_MII_STATUS_REM_FLT 0x00000010 /* remote fault detected */ 46302103ca3Sart #define GEM_MII_STATUS_ACFG 0x00000008 /* can auto negotiate */ 46402103ca3Sart #define GEM_MII_STATUS_LINK_STS 0x00000004 /* link status */ 46502103ca3Sart #define GEM_MII_STATUS_JABBER 0x00000002 /* jabber condition detected */ 46602103ca3Sart #define GEM_MII_STATUS_EXTCAP 0x00000001 /* extended register capability */ 46702103ca3Sart 46839c96b06Sbrad /* GEM_MII_ANAR and GEM_MII_ANLPAR reg bits */ 46902103ca3Sart #define GEM_MII_ANEG_NP 0x00008000 /* next page bit */ 47002103ca3Sart #define GEM_MII_ANEG_ACK 0x00004000 /* ack reception of */ 47102103ca3Sart /* Link Partner Capability */ 47202103ca3Sart #define GEM_MII_ANEG_RF 0x00003000 /* advertise remote fault cap */ 47302103ca3Sart #define GEM_MII_ANEG_ASYM_PAUSE 0x00000100 /* asymmetric pause */ 47402103ca3Sart #define GEM_MII_ANEG_SYM_PAUSE 0x00000080 /* symmetric pause */ 47502103ca3Sart #define GEM_MII_ANEG_HLF_DUPLX 0x00000040 47602103ca3Sart #define GEM_MII_ANEG_FUL_DUPLX 0x00000020 47702103ca3Sart 47802103ca3Sart /* GEM_MII_CONFIG reg */ 47939c96b06Sbrad #define GEM_MII_CONFIG_TIMER 0x0000000e /* link monitor timer values */ 48039c96b06Sbrad #define GEM_MII_CONFIG_ANTO 0x00000020 /* 10ms ANEG timer override */ 48139c96b06Sbrad #define GEM_MII_CONFIG_JS 0x00000018 /* Jitter Study, 0 normal 48239c96b06Sbrad * 1 high freq, 2 low freq */ 48339c96b06Sbrad #define GEM_MII_CONFIG_SDL 0x00000004 /* Signal Detect active low */ 48439c96b06Sbrad #define GEM_MII_CONFIG_SDO 0x00000002 /* Signal Detect Override */ 48502103ca3Sart #define GEM_MII_CONFIG_ENABLE 0x00000001 /* Enable PCS */ 48602103ca3Sart 48739c96b06Sbrad /* 48839c96b06Sbrad * GEM_MII_STATE_MACHINE 48939c96b06Sbrad * XXX These are best guesses from observed behavior. 49039c96b06Sbrad */ 49139c96b06Sbrad #define GEM_MII_FSM_STOP 0x00000000 /* stopped */ 49239c96b06Sbrad #define GEM_MII_FSM_RUN 0x00000001 /* running */ 49339c96b06Sbrad #define GEM_MII_FSM_UNKWN 0x00000100 /* unknown */ 49439c96b06Sbrad #define GEM_MII_FSM_DONE 0x00000101 /* complete */ 49539c96b06Sbrad 49639c96b06Sbrad /* 49739c96b06Sbrad * GEM_MII_INTERRUP_STATUS reg 49839c96b06Sbrad * No mask register; mask with the global interrupt mask register. 49939c96b06Sbrad */ 50039c96b06Sbrad #define GEM_MII_INTERRUP_LINK 0x00000002 /* PCS link status change */ 50102103ca3Sart 50202103ca3Sart /* GEM_MII_DATAPATH_MODE reg */ 50302103ca3Sart #define GEM_MII_DATAPATH_SERIAL 0x00000001 /* Serial link */ 50402103ca3Sart #define GEM_MII_DATAPATH_SERDES 0x00000002 /* Use PCS via 10bit interfac */ 50539c96b06Sbrad #define GEM_MII_DATAPATH_MII 0x00000004 /* Use {G}MII, not PCS */ 50602103ca3Sart #define GEM_MII_DATAPATH_MIIOUT 0x00000008 /* enable serial output on GMII */ 50702103ca3Sart 50802103ca3Sart /* GEM_MII_SLINK_CONTROL reg */ 50939c96b06Sbrad #define GEM_MII_SLINK_LOOPBACK 0x00000001 /* enable loopback at sl, logic 51039c96b06Sbrad * reversed for SERDES */ 51102103ca3Sart #define GEM_MII_SLINK_EN_SYNC_D 0x00000002 /* enable sync detection */ 51202103ca3Sart #define GEM_MII_SLINK_LOCK_REF 0x00000004 /* lock reference clock */ 51302103ca3Sart #define GEM_MII_SLINK_EMPHASIS 0x00000008 /* enable emphasis */ 51402103ca3Sart #define GEM_MII_SLINK_SELFTEST 0x000001c0 51502103ca3Sart #define GEM_MII_SLINK_POWER_OFF 0x00000200 /* Power down serial link */ 51602103ca3Sart 51702103ca3Sart /* GEM_MII_SLINK_STATUS reg */ 51802103ca3Sart #define GEM_MII_SLINK_TEST 0x00000000 /* undergoing test */ 51902103ca3Sart #define GEM_MII_SLINK_LOCKED 0x00000001 /* waiting 500us lockrefn */ 52002103ca3Sart #define GEM_MII_SLINK_COMMA 0x00000002 /* waiting for comma detect */ 52102103ca3Sart #define GEM_MII_SLINK_SYNC 0x00000003 /* recv data synchronized */ 52202103ca3Sart 52302103ca3Sart /* Wired GEM PHY addresses */ 52402103ca3Sart #define GEM_PHYAD_INTERNAL 1 52502103ca3Sart #define GEM_PHYAD_EXTERNAL 0 52602103ca3Sart 52702103ca3Sart /* 52802103ca3Sart * GEM descriptor table structures. 52902103ca3Sart */ 53002103ca3Sart struct gem_desc { 53102103ca3Sart uint64_t gd_flags; 53202103ca3Sart uint64_t gd_addr; 53302103ca3Sart }; 53402103ca3Sart 53502103ca3Sart /* Transmit flags */ 53602103ca3Sart #define GEM_TD_BUFSIZE 0x0000000000007fffLL 53702103ca3Sart #define GEM_TD_CXSUM_START 0x00000000001f8000LL /* Cxsum start offset */ 53839c96b06Sbrad #define GEM_TD_CXSUM_STARTSHFT 15 53902103ca3Sart #define GEM_TD_CXSUM_STUFF 0x000000001fe00000LL /* Cxsum stuff offset */ 54039c96b06Sbrad #define GEM_TD_CXSUM_STUFFSHFT 21 54102103ca3Sart #define GEM_TD_CXSUM_ENABLE 0x0000000020000000LL /* Cxsum generation enable */ 54202103ca3Sart #define GEM_TD_END_OF_PACKET 0x0000000040000000LL 54302103ca3Sart #define GEM_TD_START_OF_PACKET 0x0000000080000000LL 54402103ca3Sart #define GEM_TD_INTERRUPT_ME 0x0000000100000000LL /* Interrupt me now */ 54502103ca3Sart #define GEM_TD_NO_CRC 0x0000000200000000LL /* do not insert crc */ 54602103ca3Sart /* 54702103ca3Sart * Only need to set GEM_TD_CXSUM_ENABLE, GEM_TD_CXSUM_STUFF, 54802103ca3Sart * GEM_TD_CXSUM_START, and GEM_TD_INTERRUPT_ME in 1st descriptor of a group. 54902103ca3Sart */ 55002103ca3Sart 55102103ca3Sart /* Receive flags */ 55239c96b06Sbrad #define GEM_RD_CHECKSUM 0x000000000000ffffLL /* is the complement */ 55302103ca3Sart #define GEM_RD_BUFSIZE 0x000000007fff0000LL 55402103ca3Sart #define GEM_RD_OWN 0x0000000080000000LL /* 1 - owned by h/w */ 55502103ca3Sart #define GEM_RD_HASHVAL 0x0ffff00000000000LL 55602103ca3Sart #define GEM_RD_HASH_PASS 0x1000000000000000LL /* passed hash filter */ 55702103ca3Sart #define GEM_RD_ALTERNATE_MAC 0x2000000000000000LL /* Alternate MAC adrs */ 55802103ca3Sart #define GEM_RD_BAD_CRC 0x4000000000000000LL 55902103ca3Sart 56002103ca3Sart #define GEM_RD_BUFSHIFT 16 56102103ca3Sart #define GEM_RD_BUFLEN(x) (((x)&GEM_RD_BUFSIZE)>>GEM_RD_BUFSHIFT) 56202103ca3Sart 5634eb4bc4fSjason #endif /* _IF_GEMREG_H */ 564