1*c3f25068Sderaadt /* $OpenBSD: cd1400reg.h,v 1.4 1998/05/20 19:29:23 deraadt Exp $ */ 2c0981ad2Sniklas /* $NetBSD: cd1400reg.h,v 1.3 1996/09/24 18:02:33 christos Exp $ */ 3df930be7Sderaadt 4c6a55ae0Sderaadt /*- 5df930be7Sderaadt * cyclades cyclom-y serial driver 6df930be7Sderaadt * Andrew Herbert <andrew@werple.apana.org.au>, 17 August 1993 7df930be7Sderaadt * 8df930be7Sderaadt * Copyright (c) 1993 Andrew Herbert. 9df930be7Sderaadt * All rights reserved. 10df930be7Sderaadt * 11df930be7Sderaadt * Redistribution and use in source and binary forms, with or without 12df930be7Sderaadt * modification, are permitted provided that the following conditions 13df930be7Sderaadt * are met: 14df930be7Sderaadt * 1. Redistributions of source code must retain the above copyright 15df930be7Sderaadt * notice, this list of conditions and the following disclaimer. 16df930be7Sderaadt * 2. Redistributions in binary form must reproduce the above copyright 17df930be7Sderaadt * notice, this list of conditions and the following disclaimer in the 18df930be7Sderaadt * documentation and/or other materials provided with the distribution. 19df930be7Sderaadt * 3. The name Andrew Herbert may not be used to endorse or promote products 20df930be7Sderaadt * derived from this software without specific prior written permission. 21df930be7Sderaadt * 22df930be7Sderaadt * THIS SOFTWARE IS PROVIDED BY ``AS IS'' AND ANY EXPRESS OR IMPLIED 23df930be7Sderaadt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 24df930be7Sderaadt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 25df930be7Sderaadt * NO EVENT SHALL I BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 26df930be7Sderaadt * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 27df930be7Sderaadt * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 28df930be7Sderaadt * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 29df930be7Sderaadt * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 30df930be7Sderaadt * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 31df930be7Sderaadt * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32df930be7Sderaadt */ 33df930be7Sderaadt 34c6a55ae0Sderaadt /* 35c6a55ae0Sderaadt * Definitions for Cirrus Logic CD1400 serial/parallel chips. 36c6a55ae0Sderaadt */ 37df930be7Sderaadt 38c6a55ae0Sderaadt #define CD1400_NO_OF_CHANNELS 4 /* 4 serial channels per chip */ 39c6a55ae0Sderaadt #define CD1400_RX_FIFO_SIZE 12 40c6a55ae0Sderaadt #define CD1400_TX_FIFO_SIZE 12 41*c3f25068Sderaadt #define CD1400_PAR_FIFO_SIZE 30 42df930be7Sderaadt 43c6a55ae0Sderaadt /* 44c6a55ae0Sderaadt * Global registers. 45c6a55ae0Sderaadt */ 46c6a55ae0Sderaadt #define CD1400_GFRCR 0x40 /* global firmware revision code */ 47c6a55ae0Sderaadt #define CD1400_CAR 0x68 /* channel access */ 48c6a55ae0Sderaadt #define CD1400_CAR_CHAN (3<<0) /* channel select */ 49c6a55ae0Sderaadt #define CD1400_GCR 0x4B /* global configuration */ 50c6a55ae0Sderaadt #define CD1400_GCR_PARALLEL (1<<7) /* channel 0 is parallel */ 51c6a55ae0Sderaadt #define CD1400_SVRR 0x67 /* service request */ 52c6a55ae0Sderaadt #define CD1400_SVRR_MDMCH (1<<2) 53c6a55ae0Sderaadt #define CD1400_SVRR_TXRDY (1<<1) 54c6a55ae0Sderaadt #define CD1400_SVRR_RXRDY (1<<0) 55c6a55ae0Sderaadt #define CD1400_RICR 0x44 /* receive interrupting channel */ 56c6a55ae0Sderaadt #define CD1400_TICR 0x45 /* transmit interrupting channel */ 57c6a55ae0Sderaadt #define CD1400_MICR 0x46 /* modem interrupting channel */ 58c6a55ae0Sderaadt #define CD1400_RIR 0x6B /* receive interrupt status */ 59c6a55ae0Sderaadt #define CD1400_RIR_RDIREQ (1<<7) /* rx service required */ 60c6a55ae0Sderaadt #define CD1400_RIR_RBUSY (1<<6) /* rx service in progress */ 61c6a55ae0Sderaadt #define CD1400_RIR_CHAN (3<<0) /* channel select */ 62c6a55ae0Sderaadt #define CD1400_TIR 0x6A /* transmit interrupt status */ 63c6a55ae0Sderaadt #define CD1400_TIR_RDIREQ (1<<7) /* tx service required */ 64c6a55ae0Sderaadt #define CD1400_TIR_RBUSY (1<<6) /* tx service in progress */ 65c6a55ae0Sderaadt #define CD1400_TIR_CHAN (3<<0) /* channel select */ 66c6a55ae0Sderaadt #define CD1400_MIR 0x69 /* modem interrupt status */ 67c6a55ae0Sderaadt #define CD1400_MIR_RDIREQ (1<<7) /* modem service required */ 68c6a55ae0Sderaadt #define CD1400_MIR_RBUSY (1<<6) /* modem service in progress */ 69c6a55ae0Sderaadt #define CD1400_MIR_CHAN (3<<0) /* channel select */ 70c6a55ae0Sderaadt #define CD1400_PPR 0x7E /* prescaler period */ 71c6a55ae0Sderaadt #define CD1400_PPR_PRESCALER 512 72df930be7Sderaadt 73c6a55ae0Sderaadt /* 74c6a55ae0Sderaadt * Virtual registers. 75c6a55ae0Sderaadt */ 76c6a55ae0Sderaadt #define CD1400_RIVR 0x43 /* receive interrupt vector */ 77df930be7Sderaadt #define CD1400_RIVR_EXCEPTION (1<<2) /* receive exception bit */ 78c6a55ae0Sderaadt #define CD1400_TIVR 0x42 /* transmit interrupt vector */ 79c6a55ae0Sderaadt #define CD1400_MIVR 0x41 /* modem interrupt vector */ 80c6a55ae0Sderaadt #define CD1400_TDR 0x63 /* transmit data */ 81c6a55ae0Sderaadt #define CD1400_RDSR 0x62 /* receive data/status */ 82df930be7Sderaadt #define CD1400_RDSR_TIMEOUT (1<<7) /* rx timeout */ 83c6a55ae0Sderaadt #define CD1400_RDSR_SPECIAL_SHIFT 4 /* rx special char shift */ 84c6a55ae0Sderaadt #define CD1400_RDSR_SPECIAL (7<<4) /* rx special char */ 85c6a55ae0Sderaadt #define CD1400_RDSR_BREAK (1<<3) /* rx break */ 86c6a55ae0Sderaadt #define CD1400_RDSR_PE (1<<2) /* rx parity error */ 87c6a55ae0Sderaadt #define CD1400_RDSR_FE (1<<1) /* rx framing error */ 88c6a55ae0Sderaadt #define CD1400_RDSR_OE (1<<0) /* rx overrun error */ 89c6a55ae0Sderaadt #define CD1400_MISR 0x4C /* modem interrupt status */ 90df930be7Sderaadt #define CD1400_MISR_DSRd (1<<7) /* DSR delta */ 91df930be7Sderaadt #define CD1400_MISR_CTSd (1<<6) /* CTS delta */ 92df930be7Sderaadt #define CD1400_MISR_RId (1<<5) /* RI delta */ 93df930be7Sderaadt #define CD1400_MISR_CDd (1<<4) /* CD delta */ 94c6a55ae0Sderaadt #define CD1400_EOSRR 0x60 /* end of service request */ 95df930be7Sderaadt 96c6a55ae0Sderaadt /* 97c6a55ae0Sderaadt * Channel registers. 98c6a55ae0Sderaadt */ 99c6a55ae0Sderaadt #define CD1400_LIVR 0x18 /* local interrupt vector */ 100c6a55ae0Sderaadt #define CD1400_CCR 0x05 /* channel control */ 101c6a55ae0Sderaadt #define CD1400_CCR_CMDRESET (1<<7) /* enables following: */ 102c6a55ae0Sderaadt #define CD1400_CCR_FTF (1<<1) /* flush tx fifo */ 103c6a55ae0Sderaadt #define CD1400_CCR_FULLRESET (1<<0) /* full reset */ 104c6a55ae0Sderaadt #define CD1400_CCR_CMDCORCHG (1<<6) /* enables following: */ 105c6a55ae0Sderaadt #define CD1400_CCR_COR3 (1<<3) /* COR3 changed */ 106c6a55ae0Sderaadt #define CD1400_CCR_COR2 (1<<2) /* COR2 changed */ 107c6a55ae0Sderaadt #define CD1400_CCR_COR1 (1<<1) /* COR1 changed */ 108c6a55ae0Sderaadt #define CD1400_CCR_CMDSENDSC (1<<5) /* enables following: */ 109c6a55ae0Sderaadt #define CD1400_CCR_SC (7<<0) /* special char 1-4 */ 110c6a55ae0Sderaadt #define CD1400_CCR_CMDCHANCTL (1<<4) /* enables following: */ 111c6a55ae0Sderaadt #define CD1400_CCR_XMTEN (1<<3) /* tx enable */ 112c6a55ae0Sderaadt #define CD1400_CCR_XMTDIS (1<<2) /* tx disable */ 113c6a55ae0Sderaadt #define CD1400_CCR_RCVEN (1<<1) /* rx enable */ 114c6a55ae0Sderaadt #define CD1400_CCR_RCVDIS (1<<0) /* rx disable */ 115c6a55ae0Sderaadt #define CD1400_SRER 0x06 /* service request enable */ 116c6a55ae0Sderaadt #define CD1400_SRER_MDMCH (1<<7) /* modem change */ 117c6a55ae0Sderaadt #define CD1400_SRER_RXDATA (1<<4) /* rx data */ 118c6a55ae0Sderaadt #define CD1400_SRER_TXRDY (1<<2) /* tx fifo empty */ 119c6a55ae0Sderaadt #define CD1400_SRER_TXMPTY (1<<1) /* tx shift reg empty */ 120c6a55ae0Sderaadt #define CD1400_SRER_NNDT (1<<0) /* no new data */ 121c6a55ae0Sderaadt #define CD1400_COR1 0x08 /* channel option 1 */ 122c6a55ae0Sderaadt #define CD1400_COR1_PARODD (1<<7) 123c6a55ae0Sderaadt #define CD1400_COR1_PARNORMAL (2<<5) 124c6a55ae0Sderaadt #define CD1400_COR1_PARFORCE (1<<5) /* odd/even = force 1/0 */ 125c6a55ae0Sderaadt #define CD1400_COR1_PARNONE (0<<5) 126c6a55ae0Sderaadt #define CD1400_COR1_NOINPCK (1<<4) 127c6a55ae0Sderaadt #define CD1400_COR1_STOP2 (2<<2) 128c6a55ae0Sderaadt #define CD1400_COR1_STOP15 (1<<2) /* 1.5 stop bits */ 129c6a55ae0Sderaadt #define CD1400_COR1_STOP1 (0<<2) 130c6a55ae0Sderaadt #define CD1400_COR1_CS8 (3<<0) 131c6a55ae0Sderaadt #define CD1400_COR1_CS7 (2<<0) 132c6a55ae0Sderaadt #define CD1400_COR1_CS6 (1<<0) 133c6a55ae0Sderaadt #define CD1400_COR1_CS5 (0<<0) 134c6a55ae0Sderaadt #define CD1400_COR2 0x09 /* channel option 2 */ 135c6a55ae0Sderaadt #define CD1400_COR2_IXANY (1<<7) /* implied XON mode */ 136c6a55ae0Sderaadt #define CD1400_COR2_IXOFF (1<<6) /* in-band tx flow control */ 137c6a55ae0Sderaadt #define CD1400_COR2_ETC (1<<5) /* embedded tx command */ 138c6a55ae0Sderaadt #define CD1400_COR2_LLM (1<<4) /* local loopback mode */ 139c6a55ae0Sderaadt #define CD1400_COR2_RLM (1<<3) /* remote loopback mode */ 140c6a55ae0Sderaadt #define CD1400_COR2_RTSAO (1<<2) /* RTS auto output */ 141c6a55ae0Sderaadt #define CD1400_COR2_CCTS_OFLOW (1<<1) /* CTS auto enable */ 142c6a55ae0Sderaadt #define CD1400_COR2_CDSR_OFLOW (1<<0) /* DSR auto enable */ 143c6a55ae0Sderaadt #define CD1400_COR3 0x0A /* channel option 3 */ 144c6a55ae0Sderaadt #define CD1400_COR3_SCDRNG (1<<7) /* special char detect range */ 145c6a55ae0Sderaadt #define CD1400_COR3_SCD34 (1<<6) /* special char detect 3-4 */ 146c6a55ae0Sderaadt #define CD1400_COR3_FTC (1<<5) /* flow control transparency */ 147c6a55ae0Sderaadt #define CD1400_COR3_SCD12 (1<<4) /* special char detect 1-2 */ 148c6a55ae0Sderaadt #define CD1400_COR3_RXTH (15<<0) /* rx fifo threshold */ 149c6a55ae0Sderaadt #define CD1400_COR4 0x1E /* channel option 4 */ 150c6a55ae0Sderaadt #define CD1400_COR4_IGNCR (1<<7) 151c6a55ae0Sderaadt #define CD1400_COR4_ICRNL (1<<6) 152c6a55ae0Sderaadt #define CD1400_COR4_INLCR (1<<5) 153c6a55ae0Sderaadt #define CD1400_COR4_IGNBRK (1<<4) 154c6a55ae0Sderaadt #define CD1400_COR4_NOBRKINT (1<<3) 155c6a55ae0Sderaadt #define CD1400_COR4_PFO_ESC (4<<0) /* parity/framing/overrun... */ 156c6a55ae0Sderaadt #define CD1400_COR4_PFO_NUL (3<<0) 157c6a55ae0Sderaadt #define CD1400_COR4_PFO_DISCARD (2<<0) 158c6a55ae0Sderaadt #define CD1400_COR4_PFO_GOOD (1<<0) 159c6a55ae0Sderaadt #define CD1400_COR4_PFO_EXCEPTION (0<<0) 160c6a55ae0Sderaadt #define CD1400_COR5 0x1F /* channel option 5 */ 161c6a55ae0Sderaadt #define CD1400_COR5_ISTRIP (1<<7) 162c6a55ae0Sderaadt #define CD1400_COR5_LNEXT (1<<6) 163c6a55ae0Sderaadt #define CD1400_COR5_CMOE (1<<5) /* char matching on error */ 164c6a55ae0Sderaadt #define CD1400_COR5_EBD (1<<2) /* end of break detected */ 165c6a55ae0Sderaadt #define CD1400_COR5_ONLCR (1<<1) 166c6a55ae0Sderaadt #define CD1400_COR5_OCRNL (1<<0) 167c6a55ae0Sderaadt #define CD1400_CCSR 0x0B /* channel control status */ 168c6a55ae0Sderaadt #define CD1400_RDCR 0x0E /* received data count */ 169c6a55ae0Sderaadt #define CD1400_SCHR1 0x1A /* special character 1 */ 170c6a55ae0Sderaadt #define CD1400_SCHR2 0x1B /* special character 2 */ 171c6a55ae0Sderaadt #define CD1400_SCHR3 0x1C /* special character 3 */ 172c6a55ae0Sderaadt #define CD1400_SCHR4 0x1D /* special character 4 */ 173c6a55ae0Sderaadt #define CD1400_SCRL 0x22 /* special character range, low */ 174c6a55ae0Sderaadt #define CD1400_SCRH 0x23 /* special character range, high */ 175c6a55ae0Sderaadt #define CD1400_LNC 0x24 /* lnext character */ 176c6a55ae0Sderaadt #define CD1400_MCOR1 0x15 /* modem change option 1 */ 177c6a55ae0Sderaadt #define CD1400_MCOR1_DSRzd (1<<7) /* DSR one-to-zero delta */ 178c6a55ae0Sderaadt #define CD1400_MCOR1_CTSzd (1<<6) 179c6a55ae0Sderaadt #define CD1400_MCOR1_RIzd (1<<5) 180c6a55ae0Sderaadt #define CD1400_MCOR1_CDzd (1<<4) 181c6a55ae0Sderaadt #define CD1400_MCOR1_DTRth (15<<0) /* dtrflow threshold */ 182c6a55ae0Sderaadt #define CD1400_MCOR2 0x16 /* modem change option 2 */ 183c6a55ae0Sderaadt #define CD1400_MCOR2_DSRod (1<<7) /* DSR zero-to-one delta */ 184c6a55ae0Sderaadt #define CD1400_MCOR2_CTSod (1<<6) 185c6a55ae0Sderaadt #define CD1400_MCOR2_RIod (1<<5) 186c6a55ae0Sderaadt #define CD1400_MCOR2_CDod (1<<4) 187c6a55ae0Sderaadt #define CD1400_RTPR 0x21 /* receive timeout period */ 188c6a55ae0Sderaadt #define CD1400_MSVR1 0x6C /* modem signal value 1 */ 189c6a55ae0Sderaadt #define CD1400_MSVR1_RTS (1<<0) /* RTS line (r/w) */ 190c6a55ae0Sderaadt #define CD1400_MSVR2 0x6D /* modem signal value 2 */ 191c6a55ae0Sderaadt #define CD1400_MSVR2_DSR (1<<7) /* !DSR line (r) */ 192c6a55ae0Sderaadt #define CD1400_MSVR2_CTS (1<<6) /* !CTS line (r) */ 193c6a55ae0Sderaadt #define CD1400_MSVR2_RI (1<<5) /* !RI line (r) */ 194c6a55ae0Sderaadt #define CD1400_MSVR2_CD (1<<4) /* !CD line (r) */ 195c6a55ae0Sderaadt #define CD1400_MSVR2_DTR (1<<1) /* DTR line (r/w) */ 196c6a55ae0Sderaadt #define CD1400_PSVR 0x6F /* printer signal value */ 197c6a55ae0Sderaadt #define CD1400_RBPR 0x78 /* receive baud rate period */ 198c6a55ae0Sderaadt #define CD1400_RCOR 0x7C /* receive clock option */ 199c6a55ae0Sderaadt #define CD1400_TBPR 0x72 /* transmit baud rate period */ 200c6a55ae0Sderaadt #define CD1400_TCOR 0x76 /* transmit clock option */ 201