xref: /openbsd-src/sys/dev/ic/bcmgenetreg.h (revision d3a0e4e9656053b607f5051246e620b4ad57b18f)
1*d3a0e4e9Skettenis /* $OpenBSD: bcmgenetreg.h,v 1.1 2020/04/14 21:02:39 kettenis Exp $ */
2*d3a0e4e9Skettenis /* $NetBSD: bcmgenetreg.h,v 1.2 2020/02/22 13:41:41 jmcneill Exp $ */
3*d3a0e4e9Skettenis 
4*d3a0e4e9Skettenis /*-
5*d3a0e4e9Skettenis  * Copyright (c) 2020 Jared McNeill <jmcneill@invisible.ca>
6*d3a0e4e9Skettenis  * All rights reserved.
7*d3a0e4e9Skettenis  *
8*d3a0e4e9Skettenis  * Redistribution and use in source and binary forms, with or without
9*d3a0e4e9Skettenis  * modification, are permitted provided that the following conditions
10*d3a0e4e9Skettenis  * are met:
11*d3a0e4e9Skettenis  * 1. Redistributions of source code must retain the above copyright
12*d3a0e4e9Skettenis  *    notice, this list of conditions and the following disclaimer.
13*d3a0e4e9Skettenis  * 2. Redistributions in binary form must reproduce the above copyright
14*d3a0e4e9Skettenis  *    notice, this list of conditions and the following disclaimer in the
15*d3a0e4e9Skettenis  *    documentation and/or other materials provided with the distribution.
16*d3a0e4e9Skettenis  *
17*d3a0e4e9Skettenis  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18*d3a0e4e9Skettenis  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19*d3a0e4e9Skettenis  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20*d3a0e4e9Skettenis  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21*d3a0e4e9Skettenis  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22*d3a0e4e9Skettenis  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23*d3a0e4e9Skettenis  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24*d3a0e4e9Skettenis  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25*d3a0e4e9Skettenis  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26*d3a0e4e9Skettenis  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27*d3a0e4e9Skettenis  * SUCH DAMAGE.
28*d3a0e4e9Skettenis  */
29*d3a0e4e9Skettenis 
30*d3a0e4e9Skettenis /*
31*d3a0e4e9Skettenis  * Broadcom GENETv5
32*d3a0e4e9Skettenis  */
33*d3a0e4e9Skettenis 
34*d3a0e4e9Skettenis #ifndef _BCMGENETREG_H
35*d3a0e4e9Skettenis #define _BCMGENETREG_H
36*d3a0e4e9Skettenis 
37*d3a0e4e9Skettenis #define __BIT(__n)	(1U << (__n))
38*d3a0e4e9Skettenis #define __BITS(__n, __m)  ((__BIT((__n) - (__m) + 1) - 1) << (__m))
39*d3a0e4e9Skettenis 
40*d3a0e4e9Skettenis #define	__LOWEST_SET_BIT(__mask) ((((__mask) - 1) & (__mask)) ^ (__mask))
41*d3a0e4e9Skettenis #define	__SHIFTOUT(__x, __mask)	(((__x) & (__mask)) / __LOWEST_SET_BIT(__mask))
42*d3a0e4e9Skettenis #define	__SHIFTIN(__x, __mask) ((__x) * __LOWEST_SET_BIT(__mask))
43*d3a0e4e9Skettenis 
44*d3a0e4e9Skettenis #define	GENET_SYS_REV_CTRL		0x000
45*d3a0e4e9Skettenis #define	 GENET_SYS_REV_MAJOR		__BITS(27,24)
46*d3a0e4e9Skettenis #define	 GENET_SYS_REV_MINOR		__BITS(19,16)
47*d3a0e4e9Skettenis #define	GENET_SYS_PORT_CTRL		0x004
48*d3a0e4e9Skettenis #define	 GENET_SYS_PORT_MODE_EXT_GPHY	3
49*d3a0e4e9Skettenis #define	GENET_SYS_RBUF_FLUSH_CTRL	0x008
50*d3a0e4e9Skettenis #define	 GENET_SYS_RBUF_FLUSH_RESET	__BIT(1)
51*d3a0e4e9Skettenis #define	GENET_SYS_TBUF_FLUSH_CTRL	0x00c
52*d3a0e4e9Skettenis #define	GENET_EXT_RGMII_OOB_CTRL	0x08c
53*d3a0e4e9Skettenis #define	 GENET_EXT_RGMII_OOB_ID_MODE_DISABLE	__BIT(16)
54*d3a0e4e9Skettenis #define	 GENET_EXT_RGMII_OOB_RGMII_MODE_EN	__BIT(6)
55*d3a0e4e9Skettenis #define	 GENET_EXT_RGMII_OOB_OOB_DISABLE	__BIT(5)
56*d3a0e4e9Skettenis #define	 GENET_EXT_RGMII_OOB_RGMII_LINK		__BIT(4)
57*d3a0e4e9Skettenis #define	GENET_INTRL2_CPU_STAT		0x200
58*d3a0e4e9Skettenis #define	GENET_INTRL2_CPU_CLEAR		0x208
59*d3a0e4e9Skettenis #define	GENET_INTRL2_CPU_STAT_MASK	0x20c
60*d3a0e4e9Skettenis #define	GENET_INTRL2_CPU_SET_MASK	0x210
61*d3a0e4e9Skettenis #define	GENET_INTRL2_CPU_CLEAR_MASK	0x214
62*d3a0e4e9Skettenis #define	 GENET_IRQ_MDIO_ERROR		__BIT(24)
63*d3a0e4e9Skettenis #define	 GENET_IRQ_MDIO_DONE		__BIT(23)
64*d3a0e4e9Skettenis #define	 GENET_IRQ_TXDMA_DONE		__BIT(16)
65*d3a0e4e9Skettenis #define	 GENET_IRQ_RXDMA_DONE		__BIT(13)
66*d3a0e4e9Skettenis #define	GENET_RBUF_CTRL			0x300
67*d3a0e4e9Skettenis #define	 GENET_RBUF_BAD_DIS		__BIT(2)
68*d3a0e4e9Skettenis #define	 GENET_RBUF_ALIGN_2B		__BIT(1)
69*d3a0e4e9Skettenis #define	 GENET_RBUF_64B_EN		__BIT(0)
70*d3a0e4e9Skettenis #define	GENET_RBUF_TBUF_SIZE_CTRL	0x3b4
71*d3a0e4e9Skettenis #define	GENET_UMAC_CMD			0x808
72*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_LCL_LOOP_EN	__BIT(15)
73*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_SW_RESET	__BIT(13)
74*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_PROMISC		__BIT(4)
75*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_SPEED		__BITS(3,2)
76*d3a0e4e9Skettenis #define	  GENET_UMAC_CMD_SPEED_10	0
77*d3a0e4e9Skettenis #define	  GENET_UMAC_CMD_SPEED_100	1
78*d3a0e4e9Skettenis #define	  GENET_UMAC_CMD_SPEED_1000	2
79*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_RXEN		__BIT(1)
80*d3a0e4e9Skettenis #define	 GENET_UMAC_CMD_TXEN		__BIT(0)
81*d3a0e4e9Skettenis #define	GENET_UMAC_MAC0			0x80c
82*d3a0e4e9Skettenis #define	GENET_UMAC_MAC1			0x810
83*d3a0e4e9Skettenis #define	GENET_UMAC_MAX_FRAME_LEN	0x814
84*d3a0e4e9Skettenis #define	GENET_UMAC_TX_FLUSH		0xb34
85*d3a0e4e9Skettenis #define	GENET_UMAC_MIB_CTRL		0xd80
86*d3a0e4e9Skettenis #define	 GENET_UMAC_MIB_RESET_TX	__BIT(2)
87*d3a0e4e9Skettenis #define	 GENET_UMAC_MIB_RESET_RUNT	__BIT(1)
88*d3a0e4e9Skettenis #define	 GENET_UMAC_MIB_RESET_RX	__BIT(0)
89*d3a0e4e9Skettenis #define	GENET_MDIO_CMD			0xe14
90*d3a0e4e9Skettenis #define	 GENET_MDIO_START_BUSY		__BIT(29)
91*d3a0e4e9Skettenis #define	 GENET_MDIO_READ		__BIT(27)
92*d3a0e4e9Skettenis #define	 GENET_MDIO_WRITE		__BIT(26)
93*d3a0e4e9Skettenis #define	 GENET_MDIO_PMD			__BITS(25,21)
94*d3a0e4e9Skettenis #define	 GENET_MDIO_REG			__BITS(20,16)
95*d3a0e4e9Skettenis #define	GENET_UMAC_MDF_CTRL		0xe50
96*d3a0e4e9Skettenis #define	GENET_UMAC_MDF_ADDR0(n)		(0xe54 + (n) * 0x8)
97*d3a0e4e9Skettenis #define	GENET_UMAC_MDF_ADDR1(n)		(0xe58 + (n) * 0x8)
98*d3a0e4e9Skettenis 
99*d3a0e4e9Skettenis #define	GENET_DMA_DESC_COUNT		256
100*d3a0e4e9Skettenis #define	GENET_DMA_DESC_SIZE		12
101*d3a0e4e9Skettenis #define	GENET_DMA_DEFAULT_QUEUE		16
102*d3a0e4e9Skettenis 
103*d3a0e4e9Skettenis #define	GENET_DMA_RING_SIZE		0x40
104*d3a0e4e9Skettenis #define	GENET_DMA_RINGS_SIZE		(GENET_DMA_RING_SIZE * (GENET_DMA_DEFAULT_QUEUE + 1))
105*d3a0e4e9Skettenis 
106*d3a0e4e9Skettenis #define	GENET_RX_BASE			0x2000
107*d3a0e4e9Skettenis #define	GENET_TX_BASE			0x4000
108*d3a0e4e9Skettenis 
109*d3a0e4e9Skettenis #define	GENET_RX_DMA_RINGBASE(qid)	(GENET_RX_BASE + 0xc00 + GENET_DMA_RING_SIZE * (qid))
110*d3a0e4e9Skettenis #define	GENET_RX_DMA_WRITE_PTR_LO(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x00)
111*d3a0e4e9Skettenis #define	GENET_RX_DMA_WRITE_PTR_HI(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x04)
112*d3a0e4e9Skettenis #define	GENET_RX_DMA_PROD_INDEX(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x08)
113*d3a0e4e9Skettenis #define	GENET_RX_DMA_CONS_INDEX(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x0c)
114*d3a0e4e9Skettenis #define	GENET_RX_DMA_RING_BUF_SIZE(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x10)
115*d3a0e4e9Skettenis #define	 GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT	__BITS(31,16)
116*d3a0e4e9Skettenis #define	 GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH	__BITS(15,0)
117*d3a0e4e9Skettenis #define	GENET_RX_DMA_START_ADDR_LO(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x14)
118*d3a0e4e9Skettenis #define	GENET_RX_DMA_START_ADDR_HI(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x18)
119*d3a0e4e9Skettenis #define	GENET_RX_DMA_END_ADDR_LO(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x1c)
120*d3a0e4e9Skettenis #define	GENET_RX_DMA_END_ADDR_HI(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x20)
121*d3a0e4e9Skettenis #define	GENET_RX_DMA_XON_XOFF_THRES(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x28)
122*d3a0e4e9Skettenis #define	 GENET_RX_DMA_XON_XOFF_THRES_LO		__BITS(31,16)
123*d3a0e4e9Skettenis #define	 GENET_RX_DMA_XON_XOFF_THRES_HI		__BITS(15,0)
124*d3a0e4e9Skettenis #define	GENET_RX_DMA_READ_PTR_LO(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x2c)
125*d3a0e4e9Skettenis #define	GENET_RX_DMA_READ_PTR_HI(qid)	(GENET_RX_DMA_RINGBASE(qid) + 0x30)
126*d3a0e4e9Skettenis 
127*d3a0e4e9Skettenis #define	GENET_TX_DMA_RINGBASE(qid)	(GENET_TX_BASE + 0xc00 + GENET_DMA_RING_SIZE * (qid))
128*d3a0e4e9Skettenis #define	GENET_TX_DMA_READ_PTR_LO(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x00)
129*d3a0e4e9Skettenis #define	GENET_TX_DMA_READ_PTR_HI(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x04)
130*d3a0e4e9Skettenis #define	GENET_TX_DMA_CONS_INDEX(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x08)
131*d3a0e4e9Skettenis #define	GENET_TX_DMA_PROD_INDEX(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x0c)
132*d3a0e4e9Skettenis #define	GENET_TX_DMA_RING_BUF_SIZE(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x10)
133*d3a0e4e9Skettenis #define	 GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT	__BITS(31,16)
134*d3a0e4e9Skettenis #define	 GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH	__BITS(15,0)
135*d3a0e4e9Skettenis #define	GENET_TX_DMA_START_ADDR_LO(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x14)
136*d3a0e4e9Skettenis #define	GENET_TX_DMA_START_ADDR_HI(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x18)
137*d3a0e4e9Skettenis #define	GENET_TX_DMA_END_ADDR_LO(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x1c)
138*d3a0e4e9Skettenis #define	GENET_TX_DMA_END_ADDR_HI(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x20)
139*d3a0e4e9Skettenis #define	GENET_TX_DMA_MBUF_DONE_THRES(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x24)
140*d3a0e4e9Skettenis #define	GENET_TX_DMA_FLOW_PERIOD(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x28)
141*d3a0e4e9Skettenis #define	GENET_TX_DMA_WRITE_PTR_LO(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x2c)
142*d3a0e4e9Skettenis #define	GENET_TX_DMA_WRITE_PTR_HI(qid)	(GENET_TX_DMA_RINGBASE(qid) + 0x30)
143*d3a0e4e9Skettenis 
144*d3a0e4e9Skettenis #define	GENET_RX_DESC_STATUS(idx)	(GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x00)
145*d3a0e4e9Skettenis #define	 GENET_RX_DESC_STATUS_BUFLEN	__BITS(27,16)
146*d3a0e4e9Skettenis #define	 GENET_RX_DESC_STATUS_OWN	__BIT(15)
147*d3a0e4e9Skettenis #define	 GENET_RX_DESC_STATUS_EOP	__BIT(14)
148*d3a0e4e9Skettenis #define	 GENET_RX_DESC_STATUS_SOP	__BIT(13)
149*d3a0e4e9Skettenis #define	 GENET_RX_DESC_STATUS_RX_ERROR	__BIT(2)
150*d3a0e4e9Skettenis #define	GENET_RX_DESC_ADDRESS_LO(idx)	(GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x04)
151*d3a0e4e9Skettenis #define	GENET_RX_DESC_ADDRESS_HI(idx)	(GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x08)
152*d3a0e4e9Skettenis 
153*d3a0e4e9Skettenis #define	GENET_TX_DESC_STATUS(idx)	(GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x00)
154*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_BUFLEN	__BITS(27,16)
155*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_OWN	__BIT(15)
156*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_EOP	__BIT(14)
157*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_SOP	__BIT(13)
158*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_QTAG	__BITS(12,7)
159*d3a0e4e9Skettenis #define	 GENET_TX_DESC_STATUS_CRC	__BIT(6)
160*d3a0e4e9Skettenis #define	GENET_TX_DESC_ADDRESS_LO(idx)	(GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x04)
161*d3a0e4e9Skettenis #define	GENET_TX_DESC_ADDRESS_HI(idx)	(GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x08)
162*d3a0e4e9Skettenis 
163*d3a0e4e9Skettenis #define	GENET_RX_DMA_RING_CFG		(GENET_RX_BASE + 0x1040 + 0x00)
164*d3a0e4e9Skettenis #define	GENET_RX_DMA_CTRL		(GENET_RX_BASE + 0x1040 + 0x04)
165*d3a0e4e9Skettenis #define	 GENET_RX_DMA_CTRL_RBUF_EN(qid)	__BIT((qid) + 1)
166*d3a0e4e9Skettenis #define	 GENET_RX_DMA_CTRL_EN		__BIT(0)
167*d3a0e4e9Skettenis #define	GENET_RX_SCB_BURST_SIZE		(GENET_RX_BASE + 0x1040 + 0x0c)
168*d3a0e4e9Skettenis 
169*d3a0e4e9Skettenis #define	GENET_TX_DMA_RING_CFG		(GENET_TX_BASE + 0x1040 + 0x00)
170*d3a0e4e9Skettenis #define	GENET_TX_DMA_CTRL		(GENET_TX_BASE + 0x1040 + 0x04)
171*d3a0e4e9Skettenis #define	 GENET_TX_DMA_CTRL_RBUF_EN(qid)	__BIT((qid) + 1)
172*d3a0e4e9Skettenis #define	 GENET_TX_DMA_CTRL_EN		__BIT(0)
173*d3a0e4e9Skettenis #define	GENET_TX_SCB_BURST_SIZE		(GENET_TX_BASE + 0x1040 + 0x0c)
174*d3a0e4e9Skettenis 
175*d3a0e4e9Skettenis #endif /* !_BCMGENETREG_H */
176