xref: /openbsd-src/sys/dev/fdt/pciecam.c (revision 56d02c00c34befa82f36a0070f336a6b39010607)
1*56d02c00Skettenis /* $OpenBSD: pciecam.c,v 1.5 2024/02/03 10:37:26 kettenis Exp $ */
2208b19c7Skettenis /*
3208b19c7Skettenis  * Copyright (c) 2013,2017 Patrick Wildt <patrick@blueri.se>
4208b19c7Skettenis  *
5208b19c7Skettenis  * Permission to use, copy, modify, and distribute this software for any
6208b19c7Skettenis  * purpose with or without fee is hereby granted, provided that the above
7208b19c7Skettenis  * copyright notice and this permission notice appear in all copies.
8208b19c7Skettenis  *
9208b19c7Skettenis  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10208b19c7Skettenis  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11208b19c7Skettenis  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12208b19c7Skettenis  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13208b19c7Skettenis  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14208b19c7Skettenis  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15208b19c7Skettenis  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16208b19c7Skettenis  */
17208b19c7Skettenis 
18208b19c7Skettenis #include <sys/param.h>
19208b19c7Skettenis #include <sys/systm.h>
20208b19c7Skettenis #include <sys/queue.h>
21208b19c7Skettenis #include <sys/malloc.h>
22208b19c7Skettenis #include <sys/extent.h>
23208b19c7Skettenis #include <sys/device.h>
24208b19c7Skettenis #include <sys/evcount.h>
25208b19c7Skettenis #include <sys/socket.h>
26208b19c7Skettenis #include <sys/timeout.h>
27208b19c7Skettenis 
28208b19c7Skettenis #include <machine/intr.h>
29208b19c7Skettenis #include <machine/bus.h>
30208b19c7Skettenis #include <machine/fdt.h>
31208b19c7Skettenis 
32208b19c7Skettenis #include <dev/pci/pcivar.h>
33208b19c7Skettenis 
34208b19c7Skettenis #include <dev/ofw/fdt.h>
35208b19c7Skettenis #include <dev/ofw/openfirm.h>
36208b19c7Skettenis #include <dev/ofw/ofw_clock.h>
37208b19c7Skettenis #include <dev/ofw/ofw_pinctrl.h>
38208b19c7Skettenis #include <dev/ofw/ofw_misc.h>
39208b19c7Skettenis 
40208b19c7Skettenis /* Assembling ECAM Configuration Address */
41208b19c7Skettenis #define PCIE_BUS_SHIFT			20
42208b19c7Skettenis #define PCIE_SLOT_SHIFT			15
43208b19c7Skettenis #define PCIE_FUNC_SHIFT			12
44208b19c7Skettenis #define PCIE_BUS_MASK			0xff
45208b19c7Skettenis #define PCIE_SLOT_MASK			0x1f
46208b19c7Skettenis #define PCIE_FUNC_MASK			0x7
47208b19c7Skettenis #define PCIE_REG_MASK			0xfff
48208b19c7Skettenis 
49208b19c7Skettenis #define PCIE_ADDR_OFFSET(bus, slot, func, reg)			\
50208b19c7Skettenis 	((((bus) & PCIE_BUS_MASK) << PCIE_BUS_SHIFT)	|	\
51208b19c7Skettenis 	(((slot) & PCIE_SLOT_MASK) << PCIE_SLOT_SHIFT)	|	\
52208b19c7Skettenis 	(((func) & PCIE_FUNC_MASK) << PCIE_FUNC_SHIFT)	|	\
53208b19c7Skettenis 	((reg) & PCIE_REG_MASK))
54208b19c7Skettenis 
55208b19c7Skettenis #define HREAD4(sc, reg)							\
56208b19c7Skettenis 	(bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg)))
57208b19c7Skettenis #define HWRITE4(sc, reg, val)						\
58208b19c7Skettenis 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
59208b19c7Skettenis #define HSET4(sc, reg, bits)						\
60208b19c7Skettenis 	HWRITE4((sc), (reg), HREAD4((sc), (reg)) | (bits))
61208b19c7Skettenis #define HCLR4(sc, reg, bits)						\
62208b19c7Skettenis 	HWRITE4((sc), (reg), HREAD4((sc), (reg)) & ~(bits))
63208b19c7Skettenis 
64208b19c7Skettenis struct pciecam_range {
65208b19c7Skettenis 	uint32_t			 flags;
66208b19c7Skettenis 	uint64_t			 pci_base;
67208b19c7Skettenis 	uint64_t			 phys_base;
68208b19c7Skettenis 	uint64_t			 size;
69208b19c7Skettenis };
70208b19c7Skettenis 
71208b19c7Skettenis struct pciecam_softc {
72208b19c7Skettenis 	struct device			 sc_dev;
73208b19c7Skettenis 	int				 sc_node;
74208b19c7Skettenis 	bus_space_tag_t			 sc_iot;
75208b19c7Skettenis 	bus_space_handle_t		 sc_ioh;
76208b19c7Skettenis 	bus_dma_tag_t			 sc_dmat;
77208b19c7Skettenis 
78208b19c7Skettenis 	int				 sc_dw_quirk;
79208b19c7Skettenis 
80208b19c7Skettenis 	int				 sc_acells;
81208b19c7Skettenis 	int				 sc_scells;
82208b19c7Skettenis 	int				 sc_pacells;
83208b19c7Skettenis 	int				 sc_pscells;
84208b19c7Skettenis 
85208b19c7Skettenis 	struct bus_space		 sc_bus;
86208b19c7Skettenis 	struct pciecam_range		*sc_pciranges;
87208b19c7Skettenis 	int				 sc_pcirangeslen;
88208b19c7Skettenis 	struct extent			*sc_ioex;
89208b19c7Skettenis 	struct extent			*sc_memex;
90208b19c7Skettenis 	char				 sc_ioex_name[32];
91208b19c7Skettenis 	char				 sc_memex_name[32];
92208b19c7Skettenis 	struct machine_pci_chipset	 sc_pc;
93208b19c7Skettenis };
94208b19c7Skettenis 
95208b19c7Skettenis struct pciecam_intr_handle {
96208b19c7Skettenis 	struct machine_intr_handle	 pih_ih;
97208b19c7Skettenis 	bus_dma_tag_t			 pih_dmat;
98208b19c7Skettenis 	bus_dmamap_t			 pih_map;
99208b19c7Skettenis };
100208b19c7Skettenis 
101208b19c7Skettenis int pciecam_match(struct device *, void *, void *);
102208b19c7Skettenis void pciecam_attach(struct device *, struct device *, void *);
103208b19c7Skettenis void pciecam_attach_hook(struct device *, struct device *, struct pcibus_attach_args *);
104208b19c7Skettenis int pciecam_bus_maxdevs(void *, int);
105208b19c7Skettenis pcitag_t pciecam_make_tag(void *, int, int, int);
106208b19c7Skettenis void pciecam_decompose_tag(void *, pcitag_t, int *, int *, int *);
107208b19c7Skettenis int pciecam_conf_size(void *, pcitag_t);
108208b19c7Skettenis pcireg_t pciecam_conf_read(void *, pcitag_t, int);
109208b19c7Skettenis void pciecam_conf_write(void *, pcitag_t, int, pcireg_t);
110208b19c7Skettenis int pciecam_probe_device_hook(void *, struct pci_attach_args *);
111208b19c7Skettenis int pciecam_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
112208b19c7Skettenis const char *pciecam_intr_string(void *, pci_intr_handle_t);
113208b19c7Skettenis void *pciecam_intr_establish(void *, pci_intr_handle_t, int,
114208b19c7Skettenis     struct cpu_info *, int (*func)(void *), void *, char *);
115208b19c7Skettenis void pciecam_intr_disestablish(void *, void *);
116208b19c7Skettenis int pciecam_bs_map(bus_space_tag_t, bus_addr_t, bus_size_t, int, bus_space_handle_t *);
117208b19c7Skettenis paddr_t pciecam_bs_mmap(bus_space_tag_t, bus_addr_t, off_t, int, int);
118208b19c7Skettenis 
119208b19c7Skettenis struct interrupt_controller pciecam_ic = {
120208b19c7Skettenis 	.ic_barrier = intr_barrier
121208b19c7Skettenis };
122208b19c7Skettenis 
123471aeecfSnaddy const struct cfattach pciecam_ca = {
124208b19c7Skettenis 	sizeof (struct pciecam_softc), pciecam_match, pciecam_attach
125208b19c7Skettenis };
126208b19c7Skettenis 
127208b19c7Skettenis struct cfdriver pciecam_cd = {
128208b19c7Skettenis 	NULL, "pciecam", DV_DULL
129208b19c7Skettenis };
130208b19c7Skettenis 
131208b19c7Skettenis int
pciecam_match(struct device * parent,void * match,void * aux)132208b19c7Skettenis pciecam_match(struct device *parent, void *match, void *aux)
133208b19c7Skettenis {
134208b19c7Skettenis 	struct fdt_attach_args *faa = aux;
135208b19c7Skettenis 
136208b19c7Skettenis 	return (OF_is_compatible(faa->fa_node, "pci-host-ecam-generic") ||
137208b19c7Skettenis 	    OF_is_compatible(faa->fa_node, "snps,dw-pcie-ecam"));
138208b19c7Skettenis }
139208b19c7Skettenis 
140208b19c7Skettenis void
pciecam_attach(struct device * parent,struct device * self,void * aux)141208b19c7Skettenis pciecam_attach(struct device *parent, struct device *self, void *aux)
142208b19c7Skettenis {
143208b19c7Skettenis 	struct fdt_attach_args *faa = aux;
144208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *) self;
145208b19c7Skettenis 	struct pcibus_attach_args pba;
146208b19c7Skettenis 	uint32_t *ranges;
147208b19c7Skettenis 	int i, j, nranges, rangeslen;
148208b19c7Skettenis 
149208b19c7Skettenis 	sc->sc_node = faa->fa_node;
150208b19c7Skettenis 	sc->sc_iot = faa->fa_iot;
151208b19c7Skettenis 	sc->sc_dmat = faa->fa_dmat;
152208b19c7Skettenis 
153208b19c7Skettenis 	if (OF_is_compatible(faa->fa_node, "snps,dw-pcie-ecam"))
154208b19c7Skettenis 		sc->sc_dw_quirk = 1;
155208b19c7Skettenis 
156208b19c7Skettenis 	sc->sc_acells = OF_getpropint(sc->sc_node, "#address-cells",
157208b19c7Skettenis 	    faa->fa_acells);
158208b19c7Skettenis 	sc->sc_scells = OF_getpropint(sc->sc_node, "#size-cells",
159208b19c7Skettenis 	    faa->fa_scells);
160208b19c7Skettenis 	sc->sc_pacells = faa->fa_acells;
161208b19c7Skettenis 	sc->sc_pscells = faa->fa_scells;
162208b19c7Skettenis 
163208b19c7Skettenis 	rangeslen = OF_getproplen(sc->sc_node, "ranges");
164208b19c7Skettenis 	if (rangeslen <= 0 || (rangeslen % sizeof(uint32_t)) ||
165208b19c7Skettenis 	     (rangeslen / sizeof(uint32_t)) % (sc->sc_acells +
166208b19c7Skettenis 	     sc->sc_pacells + sc->sc_scells))
167208b19c7Skettenis 		panic("pciecam_attach: invalid ranges property");
168208b19c7Skettenis 
169208b19c7Skettenis 	ranges = malloc(rangeslen, M_TEMP, M_WAITOK);
170208b19c7Skettenis 	OF_getpropintarray(sc->sc_node, "ranges", ranges,
171208b19c7Skettenis 	    rangeslen);
172208b19c7Skettenis 
173208b19c7Skettenis 	nranges = (rangeslen / sizeof(uint32_t)) /
174208b19c7Skettenis 	    (sc->sc_acells + sc->sc_pacells + sc->sc_scells);
175208b19c7Skettenis 	sc->sc_pciranges = mallocarray(nranges,
176208b19c7Skettenis 	    sizeof(struct pciecam_range), M_TEMP, M_WAITOK);
177208b19c7Skettenis 	sc->sc_pcirangeslen = nranges;
178208b19c7Skettenis 
179208b19c7Skettenis 	for (i = 0, j = 0; i < nranges; i++) {
180208b19c7Skettenis 		sc->sc_pciranges[i].flags = ranges[j++];
181208b19c7Skettenis 		sc->sc_pciranges[i].pci_base = ranges[j++];
182208b19c7Skettenis 		if (sc->sc_acells - 1 == 2) {
183208b19c7Skettenis 			sc->sc_pciranges[i].pci_base <<= 32;
184208b19c7Skettenis 			sc->sc_pciranges[i].pci_base |= ranges[j++];
185208b19c7Skettenis 		}
186208b19c7Skettenis 		sc->sc_pciranges[i].phys_base = ranges[j++];
187208b19c7Skettenis 		if (sc->sc_pacells == 2) {
188208b19c7Skettenis 			sc->sc_pciranges[i].phys_base <<= 32;
189208b19c7Skettenis 			sc->sc_pciranges[i].phys_base |= ranges[j++];
190208b19c7Skettenis 		}
191208b19c7Skettenis 		sc->sc_pciranges[i].size = ranges[j++];
192208b19c7Skettenis 		if (sc->sc_scells == 2) {
193208b19c7Skettenis 			sc->sc_pciranges[i].size <<= 32;
194208b19c7Skettenis 			sc->sc_pciranges[i].size |= ranges[j++];
195208b19c7Skettenis 		}
196208b19c7Skettenis 	}
197208b19c7Skettenis 
198208b19c7Skettenis 	free(ranges, M_TEMP, rangeslen);
199208b19c7Skettenis 
200208b19c7Skettenis 	if (bus_space_map(sc->sc_iot, faa->fa_reg[0].addr,
201208b19c7Skettenis 	    faa->fa_reg[0].size, 0, &sc->sc_ioh))
202208b19c7Skettenis 		panic("pciecam_attach: bus_space_map failed!");
203208b19c7Skettenis 
204208b19c7Skettenis 	printf("\n");
205208b19c7Skettenis 
206208b19c7Skettenis 	/*
207208b19c7Skettenis 	 * Map PCIe address space.
208208b19c7Skettenis 	 */
209208b19c7Skettenis 	snprintf(sc->sc_ioex_name, sizeof(sc->sc_ioex_name),
210208b19c7Skettenis 	    "%s pciio", sc->sc_dev.dv_xname);
211208b19c7Skettenis 	sc->sc_ioex = extent_create(sc->sc_ioex_name, 0, (u_long)-1L,
212208b19c7Skettenis 	    M_DEVBUF, NULL, 0, EX_NOWAIT | EX_FILLED);
213208b19c7Skettenis 
214208b19c7Skettenis 	snprintf(sc->sc_memex_name, sizeof(sc->sc_memex_name),
215208b19c7Skettenis 	    "%s pcimem", sc->sc_dev.dv_xname);
216208b19c7Skettenis 	sc->sc_memex = extent_create(sc->sc_memex_name, 0, (u_long)-1L,
217208b19c7Skettenis 	    M_DEVBUF, NULL, 0, EX_NOWAIT | EX_FILLED);
218208b19c7Skettenis 
219208b19c7Skettenis 	for (i = 0; i < nranges; i++) {
220208b19c7Skettenis 		if (sc->sc_pciranges[i].flags >> 24 == 0)
221208b19c7Skettenis 			continue;
222208b19c7Skettenis 		if (sc->sc_pciranges[i].flags >> 24 == 1)
223208b19c7Skettenis 			extent_free(sc->sc_ioex, sc->sc_pciranges[i].pci_base,
224208b19c7Skettenis 			    sc->sc_pciranges[i].size, EX_NOWAIT);
225208b19c7Skettenis 		else
226208b19c7Skettenis 			extent_free(sc->sc_memex, sc->sc_pciranges[i].pci_base,
227208b19c7Skettenis 			    sc->sc_pciranges[i].size, EX_NOWAIT);
228208b19c7Skettenis 	}
229208b19c7Skettenis 
230208b19c7Skettenis 	memcpy(&sc->sc_bus, sc->sc_iot, sizeof(sc->sc_bus));
231208b19c7Skettenis 	sc->sc_bus.bus_private = sc;
232208b19c7Skettenis 	sc->sc_bus._space_map = pciecam_bs_map;
233208b19c7Skettenis 	sc->sc_bus._space_mmap = pciecam_bs_mmap;
234208b19c7Skettenis 
235208b19c7Skettenis 	sc->sc_pc.pc_conf_v = sc;
236208b19c7Skettenis 	sc->sc_pc.pc_attach_hook = pciecam_attach_hook;
237208b19c7Skettenis 	sc->sc_pc.pc_bus_maxdevs = pciecam_bus_maxdevs;
238208b19c7Skettenis 	sc->sc_pc.pc_make_tag = pciecam_make_tag;
239208b19c7Skettenis 	sc->sc_pc.pc_decompose_tag = pciecam_decompose_tag;
240208b19c7Skettenis 	sc->sc_pc.pc_conf_size = pciecam_conf_size;
241208b19c7Skettenis 	sc->sc_pc.pc_conf_read = pciecam_conf_read;
242208b19c7Skettenis 	sc->sc_pc.pc_conf_write = pciecam_conf_write;
243208b19c7Skettenis 	sc->sc_pc.pc_probe_device_hook = pciecam_probe_device_hook;
244208b19c7Skettenis 
245208b19c7Skettenis 	sc->sc_pc.pc_intr_v = sc;
246208b19c7Skettenis 	sc->sc_pc.pc_intr_map = pciecam_intr_map;
247208b19c7Skettenis 	sc->sc_pc.pc_intr_map_msi = _pci_intr_map_msi;
248*56d02c00Skettenis 	sc->sc_pc.pc_intr_map_msivec = _pci_intr_map_msivec;
249208b19c7Skettenis 	sc->sc_pc.pc_intr_map_msix = _pci_intr_map_msix;
250208b19c7Skettenis 	sc->sc_pc.pc_intr_string = pciecam_intr_string;
251208b19c7Skettenis 	sc->sc_pc.pc_intr_establish = pciecam_intr_establish;
252208b19c7Skettenis 	sc->sc_pc.pc_intr_disestablish = pciecam_intr_disestablish;
253208b19c7Skettenis 
254208b19c7Skettenis 	bzero(&pba, sizeof(pba));
255208b19c7Skettenis 	pba.pba_dmat = sc->sc_dmat;
256208b19c7Skettenis 
257208b19c7Skettenis 	pba.pba_busname = "pci";
258208b19c7Skettenis 	pba.pba_iot = &sc->sc_bus;
259208b19c7Skettenis 	pba.pba_memt = &sc->sc_bus;
260208b19c7Skettenis 	pba.pba_ioex = sc->sc_ioex;
261208b19c7Skettenis 	pba.pba_memex = sc->sc_memex;
262208b19c7Skettenis 	pba.pba_pmemex = sc->sc_memex;
263208b19c7Skettenis 	pba.pba_pc = &sc->sc_pc;
264208b19c7Skettenis 	pba.pba_domain = pci_ndomains++;
265208b19c7Skettenis 	pba.pba_bus = 0;
266e6755f65Skettenis 
267e6755f65Skettenis 	if (OF_getproplen(sc->sc_node, "msi-map") > 0 ||
268e6755f65Skettenis 	    OF_getproplen(sc->sc_node, "msi-parent") > 0)
269208b19c7Skettenis 		pba.pba_flags |= PCI_FLAGS_MSI_ENABLED;
270208b19c7Skettenis 
271208b19c7Skettenis 	config_found(self, &pba, NULL);
272208b19c7Skettenis }
273208b19c7Skettenis 
274208b19c7Skettenis void
pciecam_attach_hook(struct device * parent,struct device * self,struct pcibus_attach_args * pba)275208b19c7Skettenis pciecam_attach_hook(struct device *parent, struct device *self,
276208b19c7Skettenis     struct pcibus_attach_args *pba)
277208b19c7Skettenis {
278208b19c7Skettenis }
279208b19c7Skettenis 
280208b19c7Skettenis int
pciecam_bus_maxdevs(void * v,int bus)281208b19c7Skettenis pciecam_bus_maxdevs(void *v, int bus)
282208b19c7Skettenis {
283208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *)v;
284208b19c7Skettenis 
285208b19c7Skettenis 	if (bus == 0 && sc->sc_dw_quirk)
286208b19c7Skettenis 		return 1;
287208b19c7Skettenis 	return 32;
288208b19c7Skettenis }
289208b19c7Skettenis 
290208b19c7Skettenis #define BUS_SHIFT 24
291208b19c7Skettenis #define DEVICE_SHIFT 19
292208b19c7Skettenis #define FNC_SHIFT 16
293208b19c7Skettenis 
294208b19c7Skettenis pcitag_t
pciecam_make_tag(void * sc,int bus,int dev,int fnc)295208b19c7Skettenis pciecam_make_tag(void *sc, int bus, int dev, int fnc)
296208b19c7Skettenis {
297208b19c7Skettenis 	return (bus << BUS_SHIFT) | (dev << DEVICE_SHIFT) | (fnc << FNC_SHIFT);
298208b19c7Skettenis }
299208b19c7Skettenis 
300208b19c7Skettenis void
pciecam_decompose_tag(void * sc,pcitag_t tag,int * busp,int * devp,int * fncp)301208b19c7Skettenis pciecam_decompose_tag(void *sc, pcitag_t tag, int *busp, int *devp, int *fncp)
302208b19c7Skettenis {
303208b19c7Skettenis 	if (busp != NULL)
304208b19c7Skettenis 		*busp = (tag >> BUS_SHIFT) & 0xff;
305208b19c7Skettenis 	if (devp != NULL)
306208b19c7Skettenis 		*devp = (tag >> DEVICE_SHIFT) & 0x1f;
307208b19c7Skettenis 	if (fncp != NULL)
308208b19c7Skettenis 		*fncp = (tag >> FNC_SHIFT) & 0x7;
309208b19c7Skettenis }
310208b19c7Skettenis 
311208b19c7Skettenis int
pciecam_conf_size(void * sc,pcitag_t tag)312208b19c7Skettenis pciecam_conf_size(void *sc, pcitag_t tag)
313208b19c7Skettenis {
314208b19c7Skettenis 	return PCIE_CONFIG_SPACE_SIZE;
315208b19c7Skettenis }
316208b19c7Skettenis 
317208b19c7Skettenis pcireg_t
pciecam_conf_read(void * v,pcitag_t tag,int reg)318208b19c7Skettenis pciecam_conf_read(void *v, pcitag_t tag, int reg)
319208b19c7Skettenis {
320208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *)v;
321208b19c7Skettenis 	int bus, dev, fn;
322208b19c7Skettenis 
323208b19c7Skettenis 	pciecam_decompose_tag(sc, tag, &bus, &dev, &fn);
324208b19c7Skettenis 
325208b19c7Skettenis 	return HREAD4(sc, PCIE_ADDR_OFFSET(bus, dev, fn, reg & ~0x3));
326208b19c7Skettenis }
327208b19c7Skettenis 
328208b19c7Skettenis void
pciecam_conf_write(void * v,pcitag_t tag,int reg,pcireg_t data)329208b19c7Skettenis pciecam_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
330208b19c7Skettenis {
331208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *)v;
332208b19c7Skettenis 	int bus, dev, fn;
333208b19c7Skettenis 
334208b19c7Skettenis 	pciecam_decompose_tag(sc, tag, &bus, &dev, &fn);
335208b19c7Skettenis 
336208b19c7Skettenis 	HWRITE4(sc, PCIE_ADDR_OFFSET(bus, dev, fn, reg & ~0x3), data);
337208b19c7Skettenis }
338208b19c7Skettenis 
339208b19c7Skettenis int
pciecam_probe_device_hook(void * v,struct pci_attach_args * pa)340208b19c7Skettenis pciecam_probe_device_hook(void *v, struct pci_attach_args *pa)
341208b19c7Skettenis {
342208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *)v;
343208b19c7Skettenis 	uint16_t rid;
344415019ceSpatrick 	int i;
345208b19c7Skettenis 
346208b19c7Skettenis 	rid = pci_requester_id(pa->pa_pc, pa->pa_tag);
347208b19c7Skettenis 	pa->pa_dmat = iommu_device_map_pci(sc->sc_node, rid, pa->pa_dmat);
348208b19c7Skettenis 
349415019ceSpatrick 	for (i = 0; i < sc->sc_pcirangeslen; i++) {
350415019ceSpatrick 		if (sc->sc_pciranges[i].flags >> 24 == 0)
351415019ceSpatrick 			continue;
352415019ceSpatrick 		iommu_reserve_region_pci(sc->sc_node, rid,
353415019ceSpatrick 		    sc->sc_pciranges[i].pci_base, sc->sc_pciranges[i].size);
354415019ceSpatrick 	}
355415019ceSpatrick 
356208b19c7Skettenis 	return 0;
357208b19c7Skettenis }
358208b19c7Skettenis 
359208b19c7Skettenis int
pciecam_intr_map(struct pci_attach_args * pa,pci_intr_handle_t * ihp)360208b19c7Skettenis pciecam_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
361208b19c7Skettenis {
362208b19c7Skettenis 	ihp->ih_pc = pa->pa_pc;
363208b19c7Skettenis 	ihp->ih_tag = pa->pa_intrtag;
364208b19c7Skettenis 	ihp->ih_intrpin = pa->pa_intrpin;
365208b19c7Skettenis 	ihp->ih_type = PCI_INTX;
366208b19c7Skettenis 
367208b19c7Skettenis 	return 0;
368208b19c7Skettenis }
369208b19c7Skettenis 
370208b19c7Skettenis const char *
pciecam_intr_string(void * sc,pci_intr_handle_t ih)371208b19c7Skettenis pciecam_intr_string(void *sc, pci_intr_handle_t ih)
372208b19c7Skettenis {
373208b19c7Skettenis 	switch (ih.ih_type) {
374208b19c7Skettenis 	case PCI_MSI:
375208b19c7Skettenis 		return "msi";
376208b19c7Skettenis 	case PCI_MSIX:
377208b19c7Skettenis 		return "msix";
378208b19c7Skettenis 	}
379208b19c7Skettenis 
380208b19c7Skettenis 	return "irq";
381208b19c7Skettenis }
382208b19c7Skettenis 
383208b19c7Skettenis void *
pciecam_intr_establish(void * self,pci_intr_handle_t ih,int level,struct cpu_info * ci,int (* func)(void *),void * arg,char * name)384208b19c7Skettenis pciecam_intr_establish(void *self, pci_intr_handle_t ih, int level,
385208b19c7Skettenis     struct cpu_info *ci, int (*func)(void *), void *arg, char *name)
386208b19c7Skettenis {
387208b19c7Skettenis 	struct pciecam_softc *sc = (struct pciecam_softc *)self;
388208b19c7Skettenis 	struct pciecam_intr_handle *pih;
389208b19c7Skettenis 	bus_dma_segment_t seg;
390208b19c7Skettenis 	void *cookie;
391208b19c7Skettenis 
392208b19c7Skettenis 	KASSERT(ih.ih_type != PCI_NONE);
393208b19c7Skettenis 
394208b19c7Skettenis 	if (ih.ih_type != PCI_INTX) {
395*56d02c00Skettenis 		uint64_t addr = 0, data;
396208b19c7Skettenis 
397208b19c7Skettenis 		/* Assume hardware passes Requester ID as sideband data. */
398208b19c7Skettenis 		data = pci_requester_id(ih.ih_pc, ih.ih_tag);
399208b19c7Skettenis 		cookie = fdt_intr_establish_msi_cpu(sc->sc_node, &addr,
400208b19c7Skettenis 		    &data, level, ci, func, arg, (void *)name);
401208b19c7Skettenis 		if (cookie == NULL)
402208b19c7Skettenis 			return NULL;
403208b19c7Skettenis 
404208b19c7Skettenis 		pih = malloc(sizeof(*pih), M_DEVBUF, M_WAITOK);
405208b19c7Skettenis 		pih->pih_ih.ih_ic = &pciecam_ic;
406208b19c7Skettenis 		pih->pih_ih.ih_ih = cookie;
407208b19c7Skettenis 		pih->pih_dmat = ih.ih_dmat;
408208b19c7Skettenis 
409208b19c7Skettenis 		if (bus_dmamap_create(pih->pih_dmat, sizeof(uint32_t), 1,
410208b19c7Skettenis 		    sizeof(uint32_t), 0, BUS_DMA_WAITOK, &pih->pih_map)) {
411208b19c7Skettenis 			free(pih, M_DEVBUF, sizeof(*pih));
412208b19c7Skettenis 			fdt_intr_disestablish(cookie);
413208b19c7Skettenis 			return NULL;
414208b19c7Skettenis 		}
415208b19c7Skettenis 
416208b19c7Skettenis 		memset(&seg, 0, sizeof(seg));
417208b19c7Skettenis 		seg.ds_addr = addr;
418208b19c7Skettenis 		seg.ds_len = sizeof(uint32_t);
419208b19c7Skettenis 
420208b19c7Skettenis 		if (bus_dmamap_load_raw(pih->pih_dmat, pih->pih_map,
421208b19c7Skettenis 		    &seg, 1, sizeof(uint32_t), BUS_DMA_WAITOK)) {
422208b19c7Skettenis 			bus_dmamap_destroy(pih->pih_dmat, pih->pih_map);
423208b19c7Skettenis 			free(pih, M_DEVBUF, sizeof(*pih));
424208b19c7Skettenis 			fdt_intr_disestablish(cookie);
425208b19c7Skettenis 			return NULL;
426208b19c7Skettenis 		}
427208b19c7Skettenis 
428208b19c7Skettenis 		addr = pih->pih_map->dm_segs[0].ds_addr;
429208b19c7Skettenis 		if (ih.ih_type == PCI_MSIX) {
430208b19c7Skettenis 			pci_msix_enable(ih.ih_pc, ih.ih_tag,
431208b19c7Skettenis 			    &sc->sc_bus, ih.ih_intrpin, addr, data);
432208b19c7Skettenis 		} else
433208b19c7Skettenis 			pci_msi_enable(ih.ih_pc, ih.ih_tag, addr, data);
434208b19c7Skettenis 	} else {
435208b19c7Skettenis 		int bus, dev, fn;
436208b19c7Skettenis 		uint32_t reg[4];
437208b19c7Skettenis 
438208b19c7Skettenis 		pciecam_decompose_tag(sc, ih.ih_tag, &bus, &dev, &fn);
439208b19c7Skettenis 
440208b19c7Skettenis 		reg[0] = bus << 16 | dev << 11 | fn << 8;
441208b19c7Skettenis 		reg[1] = reg[2] = 0;
442208b19c7Skettenis 		reg[3] = ih.ih_intrpin;
443208b19c7Skettenis 
444208b19c7Skettenis 		cookie = fdt_intr_establish_imap_cpu(sc->sc_node, reg,
445208b19c7Skettenis 		    sizeof(reg), level, ci, func, arg, name);
446208b19c7Skettenis 		if (cookie == NULL)
447208b19c7Skettenis 			return NULL;
448208b19c7Skettenis 
449208b19c7Skettenis 		pih = malloc(sizeof(*pih), M_DEVBUF, M_WAITOK);
450208b19c7Skettenis 		pih->pih_ih.ih_ic = &pciecam_ic;
451208b19c7Skettenis 		pih->pih_ih.ih_ih = cookie;
452208b19c7Skettenis 		pih->pih_dmat = NULL;
453208b19c7Skettenis 	}
454208b19c7Skettenis 
455208b19c7Skettenis 	return pih;
456208b19c7Skettenis }
457208b19c7Skettenis 
458208b19c7Skettenis void
pciecam_intr_disestablish(void * sc,void * cookie)459208b19c7Skettenis pciecam_intr_disestablish(void *sc, void *cookie)
460208b19c7Skettenis {
461208b19c7Skettenis 	struct pciecam_intr_handle *pih = cookie;
462208b19c7Skettenis 
463208b19c7Skettenis 	fdt_intr_disestablish(pih->pih_ih.ih_ih);
464208b19c7Skettenis 	if (pih->pih_dmat) {
465208b19c7Skettenis 		bus_dmamap_unload(pih->pih_dmat, pih->pih_map);
466208b19c7Skettenis 		bus_dmamap_destroy(pih->pih_dmat, pih->pih_map);
467208b19c7Skettenis 	}
468208b19c7Skettenis 	free(pih, M_DEVBUF, sizeof(*pih));
469208b19c7Skettenis }
470208b19c7Skettenis 
471208b19c7Skettenis /*
472208b19c7Skettenis  * Translate memory address if needed.
473208b19c7Skettenis  */
474208b19c7Skettenis int
pciecam_bs_map(bus_space_tag_t t,bus_addr_t bpa,bus_size_t size,int flag,bus_space_handle_t * bshp)475208b19c7Skettenis pciecam_bs_map(bus_space_tag_t t, bus_addr_t bpa, bus_size_t size,
476208b19c7Skettenis     int flag, bus_space_handle_t *bshp)
477208b19c7Skettenis {
478208b19c7Skettenis 	struct pciecam_softc *sc = t->bus_private;
479208b19c7Skettenis 	uint64_t physbase, pcibase, psize;
480208b19c7Skettenis 	int i;
481208b19c7Skettenis 
482208b19c7Skettenis 	for (i = 0; i < sc->sc_pcirangeslen; i++) {
483208b19c7Skettenis 		physbase = sc->sc_pciranges[i].phys_base;
484208b19c7Skettenis 		pcibase = sc->sc_pciranges[i].pci_base;
485208b19c7Skettenis 		psize = sc->sc_pciranges[i].size;
486208b19c7Skettenis 
487208b19c7Skettenis 		if (bpa >= pcibase && bpa + size <= pcibase + psize)
488208b19c7Skettenis 			return bus_space_map(sc->sc_iot,
489208b19c7Skettenis 			    bpa - pcibase + physbase, size, flag, bshp);
490208b19c7Skettenis 	}
491208b19c7Skettenis 
492208b19c7Skettenis 	return ENXIO;
493208b19c7Skettenis }
494208b19c7Skettenis 
495208b19c7Skettenis paddr_t
pciecam_bs_mmap(bus_space_tag_t t,bus_addr_t bpa,off_t off,int prot,int flags)496208b19c7Skettenis pciecam_bs_mmap(bus_space_tag_t t, bus_addr_t bpa, off_t off,
497208b19c7Skettenis     int prot, int flags)
498208b19c7Skettenis {
499208b19c7Skettenis 	struct pciecam_softc *sc = t->bus_private;
500208b19c7Skettenis 	uint64_t physbase, pcibase, psize;
501208b19c7Skettenis 	int i;
502208b19c7Skettenis 
503208b19c7Skettenis 	for (i = 0; i < sc->sc_pcirangeslen; i++) {
504208b19c7Skettenis 		physbase = sc->sc_pciranges[i].phys_base;
505208b19c7Skettenis 		pcibase = sc->sc_pciranges[i].pci_base;
506208b19c7Skettenis 		psize = sc->sc_pciranges[i].size;
507208b19c7Skettenis 
508208b19c7Skettenis 		if (bpa >= pcibase && bpa < pcibase + psize)
509208b19c7Skettenis 			return bus_space_mmap(sc->sc_iot,
510208b19c7Skettenis 			    bpa - pcibase + physbase, off, prot, flags);
511208b19c7Skettenis 	}
512208b19c7Skettenis 
513208b19c7Skettenis 	return -1;
514208b19c7Skettenis }
515