1*1525749fSvisa /* $OpenBSD: imxuart.c,v 1.13 2022/07/02 08:50:42 visa Exp $ */
21499be43Spatrick /*
31499be43Spatrick * Copyright (c) 2005 Dale Rahn <drahn@motorola.com>
41499be43Spatrick *
51499be43Spatrick * Permission to use, copy, modify, and distribute this software for any
61499be43Spatrick * purpose with or without fee is hereby granted, provided that the above
71499be43Spatrick * copyright notice and this permission notice appear in all copies.
81499be43Spatrick *
91499be43Spatrick * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
101499be43Spatrick * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
111499be43Spatrick * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
121499be43Spatrick * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
131499be43Spatrick * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
141499be43Spatrick * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
151499be43Spatrick * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
161499be43Spatrick */
171499be43Spatrick
181499be43Spatrick #include <sys/param.h>
191499be43Spatrick #include <sys/ioctl.h>
201499be43Spatrick #include <sys/proc.h>
211499be43Spatrick #include <sys/tty.h>
221499be43Spatrick #include <sys/uio.h>
231499be43Spatrick #include <sys/systm.h>
241499be43Spatrick #include <sys/time.h>
251499be43Spatrick #include <sys/device.h>
261499be43Spatrick #include <sys/syslog.h>
271499be43Spatrick #include <sys/conf.h>
281499be43Spatrick #include <sys/fcntl.h>
291499be43Spatrick #include <sys/kernel.h>
301499be43Spatrick
311499be43Spatrick #include <machine/bus.h>
321499be43Spatrick #include <machine/fdt.h>
331499be43Spatrick
341499be43Spatrick #include <dev/cons.h>
351499be43Spatrick
361499be43Spatrick #ifdef DDB
371499be43Spatrick #include <ddb/db_var.h>
381499be43Spatrick #endif
391499be43Spatrick
401499be43Spatrick #include <dev/fdt/imxuartreg.h>
411499be43Spatrick
421499be43Spatrick #include <dev/ofw/openfirm.h>
431499be43Spatrick #include <dev/ofw/ofw_clock.h>
441499be43Spatrick #include <dev/ofw/ofw_pinctrl.h>
451499be43Spatrick #include <dev/ofw/fdt.h>
461499be43Spatrick
471499be43Spatrick #define DEVUNIT(x) (minor(x) & 0x7f)
481499be43Spatrick #define DEVCUA(x) (minor(x) & 0x80)
491499be43Spatrick
501499be43Spatrick struct imxuart_softc {
511499be43Spatrick struct device sc_dev;
521499be43Spatrick bus_space_tag_t sc_iot;
531499be43Spatrick bus_space_handle_t sc_ioh;
541499be43Spatrick int sc_node;
551499be43Spatrick struct soft_intrhand *sc_si;
561499be43Spatrick void *sc_irq;
571499be43Spatrick struct tty *sc_tty;
581499be43Spatrick struct timeout sc_diag_tmo;
591499be43Spatrick struct timeout sc_dtr_tmo;
601499be43Spatrick int sc_overflows;
611499be43Spatrick int sc_floods;
621499be43Spatrick int sc_errors;
631499be43Spatrick int sc_halt;
641499be43Spatrick u_int16_t sc_ucr1;
651499be43Spatrick u_int16_t sc_ucr2;
661499be43Spatrick u_int16_t sc_ucr3;
671499be43Spatrick u_int16_t sc_ucr4;
681499be43Spatrick u_int8_t sc_hwflags;
691499be43Spatrick #define COM_HW_NOIEN 0x01
701499be43Spatrick #define COM_HW_FIFO 0x02
711499be43Spatrick #define COM_HW_SIR 0x20
721499be43Spatrick #define COM_HW_CONSOLE 0x40
731499be43Spatrick u_int8_t sc_swflags;
741499be43Spatrick #define COM_SW_SOFTCAR 0x01
751499be43Spatrick #define COM_SW_CLOCAL 0x02
761499be43Spatrick #define COM_SW_CRTSCTS 0x04
771499be43Spatrick #define COM_SW_MDMBUF 0x08
781499be43Spatrick #define COM_SW_PPS 0x10
791499be43Spatrick
801499be43Spatrick u_int8_t sc_initialize;
811499be43Spatrick u_int8_t sc_cua;
821499be43Spatrick u_int16_t *sc_ibuf, *sc_ibufp, *sc_ibufhigh, *sc_ibufend;
831499be43Spatrick #define IMXUART_IBUFSIZE 128
841499be43Spatrick #define IMXUART_IHIGHWATER 100
851499be43Spatrick u_int16_t sc_ibufs[2][IMXUART_IBUFSIZE];
861499be43Spatrick };
871499be43Spatrick
881499be43Spatrick int imxuart_match(struct device *, void *, void *);
891499be43Spatrick void imxuart_attach(struct device *, struct device *, void *);
901499be43Spatrick
911499be43Spatrick void imxuartcnprobe(struct consdev *cp);
921499be43Spatrick void imxuartcninit(struct consdev *cp);
931499be43Spatrick int imxuartcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate,
941499be43Spatrick tcflag_t cflag);
951499be43Spatrick int imxuartcngetc(dev_t dev);
961499be43Spatrick void imxuartcnputc(dev_t dev, int c);
971499be43Spatrick void imxuartcnpollc(dev_t dev, int on);
981499be43Spatrick int imxuart_param(struct tty *tp, struct termios *t);
991499be43Spatrick void imxuart_start(struct tty *);
1001499be43Spatrick void imxuart_diag(void *arg);
1011499be43Spatrick void imxuart_raisedtr(void *arg);
1021499be43Spatrick void imxuart_softint(void *arg);
1031499be43Spatrick struct imxuart_softc *imxuart_sc(dev_t dev);
1041499be43Spatrick
1051499be43Spatrick int imxuart_intr(void *);
1061499be43Spatrick
1071499be43Spatrick /* XXX - we imitate 'com' serial ports and take over their entry points */
1081499be43Spatrick /* XXX: These belong elsewhere */
1091499be43Spatrick cdev_decl(com);
1101499be43Spatrick cdev_decl(imxuart);
1111499be43Spatrick
1121499be43Spatrick struct cfdriver imxuart_cd = {
1131499be43Spatrick NULL, "imxuart", DV_TTY
1141499be43Spatrick };
1151499be43Spatrick
1169fdf0c62Smpi const struct cfattach imxuart_ca = {
1171499be43Spatrick sizeof(struct imxuart_softc), imxuart_match, imxuart_attach
1181499be43Spatrick };
1191499be43Spatrick
1201499be43Spatrick bus_space_tag_t imxuartconsiot;
1211499be43Spatrick bus_space_handle_t imxuartconsioh;
1221499be43Spatrick bus_addr_t imxuartconsaddr;
1231499be43Spatrick tcflag_t imxuartconscflag = TTYDEF_CFLAG;
1241499be43Spatrick int imxuartdefaultrate = B115200;
1251499be43Spatrick
1261499be43Spatrick struct cdevsw imxuartdev =
1271499be43Spatrick cdev_tty_init(3/*XXX NIMXUART */ ,imxuart); /* 12: serial port */
1281499be43Spatrick
1291499be43Spatrick void
imxuart_init_cons(void)1301499be43Spatrick imxuart_init_cons(void)
1311499be43Spatrick {
1321499be43Spatrick struct fdt_reg reg;
1331499be43Spatrick void *node;
1341499be43Spatrick
135c056f4f8Skettenis if ((node = fdt_find_cons("fsl,imx21-uart")) == NULL &&
136c056f4f8Skettenis (node = fdt_find_cons("fsl,imx6q-uart")) == NULL)
1371499be43Spatrick return;
138c056f4f8Skettenis
1391499be43Spatrick if (fdt_get_reg(node, 0, ®))
1401499be43Spatrick return;
1411499be43Spatrick
1421499be43Spatrick imxuartcnattach(fdt_cons_bs_tag, reg.addr, B115200, TTYDEF_CFLAG);
1431499be43Spatrick }
1441499be43Spatrick
1451499be43Spatrick int
imxuart_match(struct device * parent,void * match,void * aux)1461499be43Spatrick imxuart_match(struct device *parent, void *match, void *aux)
1471499be43Spatrick {
1481499be43Spatrick struct fdt_attach_args *faa = aux;
1491499be43Spatrick
150c056f4f8Skettenis return (OF_is_compatible(faa->fa_node, "fsl,imx21-uart") ||
151c056f4f8Skettenis OF_is_compatible(faa->fa_node, "fsl,imx6q-uart"));
1521499be43Spatrick }
1531499be43Spatrick
1541499be43Spatrick void
imxuart_attach(struct device * parent,struct device * self,void * aux)1551499be43Spatrick imxuart_attach(struct device *parent, struct device *self, void *aux)
1561499be43Spatrick {
1571499be43Spatrick struct imxuart_softc *sc = (struct imxuart_softc *) self;
1581499be43Spatrick struct fdt_attach_args *faa = aux;
1591499be43Spatrick int maj;
1601499be43Spatrick
1611499be43Spatrick if (faa->fa_nreg < 1)
1621499be43Spatrick return;
1631499be43Spatrick
1641499be43Spatrick pinctrl_byname(faa->fa_node, "default");
1651499be43Spatrick
16670e69ae2Spatrick sc->sc_irq = fdt_intr_establish(faa->fa_node, IPL_TTY,
1671499be43Spatrick imxuart_intr, sc, sc->sc_dev.dv_xname);
1681499be43Spatrick
1691499be43Spatrick sc->sc_node = faa->fa_node;
1701499be43Spatrick sc->sc_iot = faa->fa_iot;
1711499be43Spatrick if (bus_space_map(sc->sc_iot, faa->fa_reg[0].addr,
1721499be43Spatrick faa->fa_reg[0].size, 0, &sc->sc_ioh))
1731499be43Spatrick panic("imxuartattach: bus_space_map failed!");
1741499be43Spatrick
1751499be43Spatrick if (faa->fa_reg[0].addr == imxuartconsaddr) {
1761499be43Spatrick /* Locate the major number. */
1771499be43Spatrick for (maj = 0; maj < nchrdev; maj++)
1781499be43Spatrick if (cdevsw[maj].d_open == imxuartopen)
1791499be43Spatrick break;
1801499be43Spatrick cn_tab->cn_dev = makedev(maj, sc->sc_dev.dv_unit);
1811499be43Spatrick
182dfba1488Spatrick SET(sc->sc_hwflags, COM_HW_CONSOLE);
1831499be43Spatrick printf(": console");
1841499be43Spatrick }
1851499be43Spatrick
1861499be43Spatrick timeout_set(&sc->sc_diag_tmo, imxuart_diag, sc);
1871499be43Spatrick timeout_set(&sc->sc_dtr_tmo, imxuart_raisedtr, sc);
1881499be43Spatrick sc->sc_si = softintr_establish(IPL_TTY, imxuart_softint, sc);
1891499be43Spatrick
1901499be43Spatrick if(sc->sc_si == NULL)
1911499be43Spatrick panic("%s: can't establish soft interrupt.",
1921499be43Spatrick sc->sc_dev.dv_xname);
1931499be43Spatrick
1941499be43Spatrick printf("\n");
1951499be43Spatrick }
1961499be43Spatrick
1971499be43Spatrick int
imxuart_intr(void * arg)1981499be43Spatrick imxuart_intr(void *arg)
1991499be43Spatrick {
2001499be43Spatrick struct imxuart_softc *sc = arg;
2011499be43Spatrick bus_space_tag_t iot = sc->sc_iot;
2021499be43Spatrick bus_space_handle_t ioh = sc->sc_ioh;
2031499be43Spatrick struct tty *tp = sc->sc_tty;
2041499be43Spatrick u_int16_t sr1;
2051499be43Spatrick u_int16_t *p;
2061499be43Spatrick u_int16_t c;
2071499be43Spatrick
2081499be43Spatrick sr1 = bus_space_read_2(iot, ioh, IMXUART_USR1);
2091499be43Spatrick if (ISSET(sr1, IMXUART_SR1_TRDY) && ISSET(tp->t_state, TS_BUSY)) {
2101499be43Spatrick CLR(tp->t_state, TS_BUSY | TS_FLUSH);
2111499be43Spatrick if (sc->sc_halt > 0)
2121499be43Spatrick wakeup(&tp->t_outq);
2131499be43Spatrick (*linesw[tp->t_line].l_start)(tp);
2141499be43Spatrick }
2151499be43Spatrick
2161499be43Spatrick if (sc->sc_tty == NULL)
2171499be43Spatrick return(0);
2181499be43Spatrick
2191499be43Spatrick if(!ISSET(bus_space_read_2(iot, ioh, IMXUART_USR2), IMXUART_SR2_RDR))
2201499be43Spatrick return 0;
2211499be43Spatrick
2221499be43Spatrick p = sc->sc_ibufp;
2231499be43Spatrick
2241499be43Spatrick while(ISSET(bus_space_read_2(iot, ioh, IMXUART_USR2), IMXUART_SR2_RDR)) {
225dfba1488Spatrick c = bus_space_read_2(iot, ioh, IMXUART_URXD);
226dfba1488Spatrick if (ISSET(c, IMXUART_RX_BRK)) {
227dfba1488Spatrick #ifdef DDB
228dfba1488Spatrick if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
229dfba1488Spatrick if (db_console)
230dfba1488Spatrick db_enter();
231dfba1488Spatrick continue;
232dfba1488Spatrick }
233dfba1488Spatrick #endif
234dfba1488Spatrick c &= ~0xff;
235dfba1488Spatrick }
2361499be43Spatrick if (p >= sc->sc_ibufend) {
2371499be43Spatrick sc->sc_floods++;
2381499be43Spatrick if (sc->sc_errors++ == 0)
2398d5fbb37Scheloha timeout_add_sec(&sc->sc_diag_tmo, 60);
2401499be43Spatrick } else {
2411499be43Spatrick *p++ = c;
2421499be43Spatrick if (p == sc->sc_ibufhigh &&
2431499be43Spatrick ISSET(tp->t_cflag, CRTSCTS)) {
2441499be43Spatrick /* XXX */
2451499be43Spatrick CLR(sc->sc_ucr3, IMXUART_CR3_DSR);
2461499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR3,
2471499be43Spatrick sc->sc_ucr3);
2481499be43Spatrick }
2491499be43Spatrick
2501499be43Spatrick }
2511499be43Spatrick /* XXX - msr stuff ? */
2521499be43Spatrick }
2531499be43Spatrick sc->sc_ibufp = p;
2541499be43Spatrick
2551499be43Spatrick softintr_schedule(sc->sc_si);
2561499be43Spatrick
2571499be43Spatrick return 1;
2581499be43Spatrick }
2591499be43Spatrick
2601499be43Spatrick int
imxuart_param(struct tty * tp,struct termios * t)2611499be43Spatrick imxuart_param(struct tty *tp, struct termios *t)
2621499be43Spatrick {
2631499be43Spatrick struct imxuart_softc *sc = imxuart_cd.cd_devs[DEVUNIT(tp->t_dev)];
2641499be43Spatrick bus_space_tag_t iot = sc->sc_iot;
2651499be43Spatrick bus_space_handle_t ioh = sc->sc_ioh;
2661499be43Spatrick int ospeed = t->c_ospeed;
2671499be43Spatrick int error;
2681499be43Spatrick tcflag_t oldcflag;
2691499be43Spatrick
2701499be43Spatrick
2711499be43Spatrick if (t->c_ospeed < 0 || (t->c_ispeed && t->c_ispeed != t->c_ospeed))
2721499be43Spatrick return EINVAL;
2731499be43Spatrick
2741499be43Spatrick switch (ISSET(t->c_cflag, CSIZE)) {
2751499be43Spatrick case CS5:
2761499be43Spatrick return EINVAL;
2771499be43Spatrick case CS6:
2781499be43Spatrick return EINVAL;
2791499be43Spatrick case CS7:
2801499be43Spatrick CLR(sc->sc_ucr2, IMXUART_CR2_WS);
2811499be43Spatrick break;
2821499be43Spatrick case CS8:
2831499be43Spatrick SET(sc->sc_ucr2, IMXUART_CR2_WS);
2841499be43Spatrick break;
2851499be43Spatrick }
2861499be43Spatrick // bus_space_write_2(iot, ioh, IMXUART_UCR2, sc->sc_ucr2);
2871499be43Spatrick
2881499be43Spatrick if (ISSET(t->c_cflag, PARENB)) {
2891499be43Spatrick SET(sc->sc_ucr2, IMXUART_CR2_PREN);
2901499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR2, sc->sc_ucr2);
2911499be43Spatrick }
2921499be43Spatrick /* STOPB - XXX */
2931499be43Spatrick if (ospeed == 0) {
2941499be43Spatrick /* lower dtr */
2951499be43Spatrick }
2961499be43Spatrick
2971499be43Spatrick if (ospeed != 0) {
2981499be43Spatrick while (ISSET(tp->t_state, TS_BUSY)) {
2991499be43Spatrick ++sc->sc_halt;
3001499be43Spatrick error = ttysleep(tp, &tp->t_outq,
301c8b8fc79Scheloha TTOPRI | PCATCH, "imxuartprm");
3021499be43Spatrick --sc->sc_halt;
3031499be43Spatrick if (error) {
3041499be43Spatrick imxuart_start(tp);
3051499be43Spatrick return (error);
3061499be43Spatrick }
3071499be43Spatrick }
3081499be43Spatrick /* set speed */
3091499be43Spatrick }
3101499be43Spatrick
3111499be43Spatrick /* setup fifo */
3121499be43Spatrick
3131499be43Spatrick /* When not using CRTSCTS, RTS follows DTR. */
3141499be43Spatrick /* sc->sc_dtr = MCR_DTR; */
3151499be43Spatrick
3161499be43Spatrick
3171499be43Spatrick /* and copy to tty */
3181499be43Spatrick tp->t_ispeed = t->c_ispeed;
3191499be43Spatrick tp->t_ospeed = t->c_ospeed;
3201499be43Spatrick oldcflag = tp->t_cflag;
3211499be43Spatrick tp->t_cflag = t->c_cflag;
3221499be43Spatrick
3231499be43Spatrick /*
3241499be43Spatrick * If DCD is off and MDMBUF is changed, ask the tty layer if we should
3251499be43Spatrick * stop the device.
3261499be43Spatrick */
3271499be43Spatrick /* XXX */
3281499be43Spatrick
3291499be43Spatrick imxuart_start(tp);
3301499be43Spatrick
3311499be43Spatrick return 0;
3321499be43Spatrick }
3331499be43Spatrick
3341499be43Spatrick void
imxuart_start(struct tty * tp)3351499be43Spatrick imxuart_start(struct tty *tp)
3361499be43Spatrick {
3371499be43Spatrick struct imxuart_softc *sc = imxuart_cd.cd_devs[DEVUNIT(tp->t_dev)];
3381499be43Spatrick bus_space_tag_t iot = sc->sc_iot;
3391499be43Spatrick bus_space_handle_t ioh = sc->sc_ioh;
3401499be43Spatrick
3411499be43Spatrick int s;
3421499be43Spatrick s = spltty();
3431499be43Spatrick if (ISSET(tp->t_state, TS_BUSY)) {
3441499be43Spatrick splx(s);
3451499be43Spatrick return;
3461499be43Spatrick }
3471499be43Spatrick if (ISSET(tp->t_state, TS_TIMEOUT | TS_TTSTOP))
3481499be43Spatrick goto stopped;
3491499be43Spatrick #ifdef DAMNFUCKSHIT
3501499be43Spatrick /* clear to send (IE the RTS pin on this shit) is not directly \
3511499be43Spatrick * readable - skip check for now
3521499be43Spatrick */
3531499be43Spatrick if (ISSET(tp->t_cflag, CRTSCTS) && !ISSET(sc->sc_msr, IMXUART_CTS))
3541499be43Spatrick goto stopped;
3551499be43Spatrick #endif
3561499be43Spatrick if (tp->t_outq.c_cc <= tp->t_lowat) {
3571499be43Spatrick if (ISSET(tp->t_state, TS_ASLEEP)) {
3581499be43Spatrick CLR(tp->t_state, TS_ASLEEP);
3591499be43Spatrick wakeup(&tp->t_outq);
3601499be43Spatrick }
3611499be43Spatrick if (tp->t_outq.c_cc == 0)
3621499be43Spatrick goto stopped;
3631499be43Spatrick selwakeup(&tp->t_wsel);
3641499be43Spatrick }
3651499be43Spatrick SET(tp->t_state, TS_BUSY);
3661499be43Spatrick
3671499be43Spatrick if (!ISSET(sc->sc_ucr1, IMXUART_CR1_TXMPTYEN)) {
3681499be43Spatrick SET(sc->sc_ucr1, IMXUART_CR1_TXMPTYEN);
3691499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR1, sc->sc_ucr1);
3701499be43Spatrick }
3711499be43Spatrick
3721499be43Spatrick {
3731499be43Spatrick u_char buf[32];
3741499be43Spatrick int n = q_to_b(&tp->t_outq, buf, 32/*XXX*/);
3751499be43Spatrick int i;
3761499be43Spatrick for (i = 0; i < n; i++)
3771499be43Spatrick bus_space_write_1(iot, ioh, IMXUART_UTXD, buf[i]);
3781499be43Spatrick }
3791499be43Spatrick splx(s);
3801499be43Spatrick return;
3811499be43Spatrick stopped:
3821499be43Spatrick if (ISSET(sc->sc_ucr1, IMXUART_CR1_TXMPTYEN)) {
3831499be43Spatrick CLR(sc->sc_ucr1, IMXUART_CR1_TXMPTYEN);
3841499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR1, sc->sc_ucr1);
3851499be43Spatrick }
3861499be43Spatrick splx(s);
3871499be43Spatrick }
3881499be43Spatrick
3891499be43Spatrick void
imxuart_diag(void * arg)3901499be43Spatrick imxuart_diag(void *arg)
3911499be43Spatrick {
3921499be43Spatrick struct imxuart_softc *sc = arg;
3931499be43Spatrick int overflows, floods;
3941499be43Spatrick int s;
3951499be43Spatrick
3961499be43Spatrick s = spltty();
3971499be43Spatrick sc->sc_errors = 0;
3981499be43Spatrick overflows = sc->sc_overflows;
3991499be43Spatrick sc->sc_overflows = 0;
4001499be43Spatrick floods = sc->sc_floods;
4011499be43Spatrick sc->sc_floods = 0;
4021499be43Spatrick splx(s);
4031499be43Spatrick log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf overflow%s\n",
4041499be43Spatrick sc->sc_dev.dv_xname,
4051499be43Spatrick overflows, overflows == 1 ? "" : "s",
4061499be43Spatrick floods, floods == 1 ? "" : "s");
4071499be43Spatrick }
4081499be43Spatrick
4091499be43Spatrick void
imxuart_raisedtr(void * arg)4101499be43Spatrick imxuart_raisedtr(void *arg)
4111499be43Spatrick {
4121499be43Spatrick struct imxuart_softc *sc = arg;
4131499be43Spatrick
4141499be43Spatrick SET(sc->sc_ucr3, IMXUART_CR3_DSR); /* XXX */
4151499be43Spatrick bus_space_write_2(sc->sc_iot, sc->sc_ioh, IMXUART_UCR3, sc->sc_ucr3);
4161499be43Spatrick }
4171499be43Spatrick
4181499be43Spatrick void
imxuart_softint(void * arg)4191499be43Spatrick imxuart_softint(void *arg)
4201499be43Spatrick {
4211499be43Spatrick struct imxuart_softc *sc = arg;
4221499be43Spatrick struct tty *tp;
4231499be43Spatrick u_int16_t *ibufp;
4241499be43Spatrick u_int16_t *ibufend;
4251499be43Spatrick int c;
4261499be43Spatrick int err;
4271499be43Spatrick int s;
4281499be43Spatrick
4291499be43Spatrick if (sc == NULL || sc->sc_ibufp == sc->sc_ibuf)
4301499be43Spatrick return;
4311499be43Spatrick
4321499be43Spatrick tp = sc->sc_tty;
4331499be43Spatrick s = spltty();
4341499be43Spatrick
4351499be43Spatrick ibufp = sc->sc_ibuf;
4361499be43Spatrick ibufend = sc->sc_ibufp;
4371499be43Spatrick
4381499be43Spatrick if (ibufp == ibufend || tp == NULL || !ISSET(tp->t_state, TS_ISOPEN)) {
4391499be43Spatrick splx(s);
4401499be43Spatrick return;
4411499be43Spatrick }
4421499be43Spatrick
4431499be43Spatrick sc->sc_ibufp = sc->sc_ibuf = (ibufp == sc->sc_ibufs[0]) ?
4441499be43Spatrick sc->sc_ibufs[1] : sc->sc_ibufs[0];
4451499be43Spatrick sc->sc_ibufhigh = sc->sc_ibuf + IMXUART_IHIGHWATER;
4461499be43Spatrick sc->sc_ibufend = sc->sc_ibuf + IMXUART_IBUFSIZE;
4471499be43Spatrick
4481499be43Spatrick if (ISSET(tp->t_cflag, CRTSCTS) &&
4491499be43Spatrick !ISSET(sc->sc_ucr3, IMXUART_CR3_DSR)) {
4501499be43Spatrick /* XXX */
4511499be43Spatrick SET(sc->sc_ucr3, IMXUART_CR3_DSR);
4521499be43Spatrick bus_space_write_2(sc->sc_iot, sc->sc_ioh, IMXUART_UCR3,
4531499be43Spatrick sc->sc_ucr3);
4541499be43Spatrick }
4551499be43Spatrick
4561499be43Spatrick splx(s);
4571499be43Spatrick
4581499be43Spatrick while (ibufp < ibufend) {
4591499be43Spatrick c = *ibufp++;
4601499be43Spatrick if (ISSET(c, IMXUART_RX_OVERRUN)) {
4611499be43Spatrick sc->sc_overflows++;
4621499be43Spatrick if (sc->sc_errors++ == 0)
4638d5fbb37Scheloha timeout_add_sec(&sc->sc_diag_tmo, 60);
4641499be43Spatrick }
4651499be43Spatrick /* This is ugly, but fast. */
4661499be43Spatrick
4671499be43Spatrick err = 0;
4681499be43Spatrick if (ISSET(c, IMXUART_RX_PRERR))
4691499be43Spatrick err |= TTY_PE;
4701499be43Spatrick if (ISSET(c, IMXUART_RX_FRMERR))
4711499be43Spatrick err |= TTY_FE;
4721499be43Spatrick c = (c & 0xff) | err;
4731499be43Spatrick (*linesw[tp->t_line].l_rint)(c, tp);
4741499be43Spatrick }
4751499be43Spatrick }
4761499be43Spatrick
4771499be43Spatrick int
imxuartopen(dev_t dev,int flag,int mode,struct proc * p)4781499be43Spatrick imxuartopen(dev_t dev, int flag, int mode, struct proc *p)
4791499be43Spatrick {
4801499be43Spatrick int unit = DEVUNIT(dev);
4811499be43Spatrick struct imxuart_softc *sc;
4821499be43Spatrick bus_space_tag_t iot;
4831499be43Spatrick bus_space_handle_t ioh;
4841499be43Spatrick struct tty *tp;
4851499be43Spatrick int s;
4861499be43Spatrick int error = 0;
4871499be43Spatrick
4881499be43Spatrick if (unit >= imxuart_cd.cd_ndevs)
4891499be43Spatrick return ENXIO;
4901499be43Spatrick sc = imxuart_cd.cd_devs[unit];
4911499be43Spatrick if (sc == NULL)
4921499be43Spatrick return ENXIO;
4931499be43Spatrick
4941499be43Spatrick s = spltty();
4951499be43Spatrick if (sc->sc_tty == NULL)
4961499be43Spatrick tp = sc->sc_tty = ttymalloc(0);
4971499be43Spatrick else
4981499be43Spatrick tp = sc->sc_tty;
4991499be43Spatrick
5001499be43Spatrick splx(s);
5011499be43Spatrick
5021499be43Spatrick tp->t_oproc = imxuart_start;
5031499be43Spatrick tp->t_param = imxuart_param;
5041499be43Spatrick tp->t_dev = dev;
5051499be43Spatrick
5061499be43Spatrick if (!ISSET(tp->t_state, TS_ISOPEN)) {
5071499be43Spatrick SET(tp->t_state, TS_WOPEN);
5081499be43Spatrick ttychars(tp);
5091499be43Spatrick tp->t_iflag = TTYDEF_IFLAG;
5101499be43Spatrick tp->t_oflag = TTYDEF_OFLAG;
5111499be43Spatrick
5121499be43Spatrick if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE))
5131499be43Spatrick tp->t_cflag = imxuartconscflag;
5141499be43Spatrick else
5151499be43Spatrick tp->t_cflag = TTYDEF_CFLAG;
5161499be43Spatrick if (ISSET(sc->sc_swflags, COM_SW_CLOCAL))
5171499be43Spatrick SET(tp->t_cflag, CLOCAL);
5181499be43Spatrick if (ISSET(sc->sc_swflags, COM_SW_CRTSCTS))
5191499be43Spatrick SET(tp->t_cflag, CRTSCTS);
5201499be43Spatrick if (ISSET(sc->sc_swflags, COM_SW_MDMBUF))
5211499be43Spatrick SET(tp->t_cflag, MDMBUF);
5221499be43Spatrick tp->t_lflag = TTYDEF_LFLAG;
5231499be43Spatrick tp->t_ispeed = tp->t_ospeed = imxuartdefaultrate;
5241499be43Spatrick
5251499be43Spatrick s = spltty();
5261499be43Spatrick
5271499be43Spatrick sc->sc_initialize = 1;
5281499be43Spatrick imxuart_param(tp, &tp->t_termios);
5291499be43Spatrick ttsetwater(tp);
5301499be43Spatrick sc->sc_ibufp = sc->sc_ibuf = sc->sc_ibufs[0];
5311499be43Spatrick sc->sc_ibufhigh = sc->sc_ibuf + IMXUART_IHIGHWATER;
5321499be43Spatrick sc->sc_ibufend = sc->sc_ibuf + IMXUART_IBUFSIZE;
5331499be43Spatrick
5341499be43Spatrick iot = sc->sc_iot;
5351499be43Spatrick ioh = sc->sc_ioh;
5361499be43Spatrick
5371499be43Spatrick sc->sc_ucr1 = bus_space_read_2(iot, ioh, IMXUART_UCR1);
5381499be43Spatrick sc->sc_ucr2 = bus_space_read_2(iot, ioh, IMXUART_UCR2);
5391499be43Spatrick sc->sc_ucr3 = bus_space_read_2(iot, ioh, IMXUART_UCR3);
5401499be43Spatrick sc->sc_ucr4 = bus_space_read_2(iot, ioh, IMXUART_UCR4);
5411499be43Spatrick
5421499be43Spatrick /* interrupt after one char on tx/rx */
5431499be43Spatrick /* reference frequency divider: 1 */
5441499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UFCR,
5451499be43Spatrick 1 << IMXUART_FCR_TXTL_SH |
5461499be43Spatrick 5 << IMXUART_FCR_RFDIV_SH |
5471499be43Spatrick 1 << IMXUART_FCR_RXTL_SH);
5481499be43Spatrick
5491499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UBIR,
5501499be43Spatrick (imxuartdefaultrate / 100) - 1);
5511499be43Spatrick
5521499be43Spatrick /* formula: clk / (rfdiv * 1600) */
5531499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UBMR,
5541499be43Spatrick clock_get_frequency(sc->sc_node, "per") / 1600);
5551499be43Spatrick
5561499be43Spatrick SET(sc->sc_ucr1, IMXUART_CR1_EN|IMXUART_CR1_RRDYEN);
5571499be43Spatrick SET(sc->sc_ucr2, IMXUART_CR2_TXEN|IMXUART_CR2_RXEN);
5581499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR1, sc->sc_ucr1);
5591499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR2, sc->sc_ucr2);
5601499be43Spatrick
5611499be43Spatrick /* sc->sc_mcr = MCR_DTR | MCR_RTS; XXX */
5621499be43Spatrick SET(sc->sc_ucr3, IMXUART_CR3_DSR); /* XXX */
5631499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR3, sc->sc_ucr3);
5641499be43Spatrick
5651499be43Spatrick SET(tp->t_state, TS_CARR_ON); /* XXX */
5661499be43Spatrick
5671499be43Spatrick
5689ca4957bSjan } else if (ISSET(tp->t_state, TS_XCLUDE) && suser(p) != 0)
5691499be43Spatrick return EBUSY;
5701499be43Spatrick else
5711499be43Spatrick s = spltty();
5721499be43Spatrick
5731499be43Spatrick if (DEVCUA(dev)) {
5741499be43Spatrick if (ISSET(tp->t_state, TS_ISOPEN)) {
5751499be43Spatrick splx(s);
5761499be43Spatrick return EBUSY;
5771499be43Spatrick }
5781499be43Spatrick sc->sc_cua = 1;
5791499be43Spatrick } else {
5801499be43Spatrick /* tty (not cua) device; wait for carrier if necessary */
5811499be43Spatrick if (ISSET(flag, O_NONBLOCK)) {
5821499be43Spatrick if (sc->sc_cua) {
5831499be43Spatrick /* Opening TTY non-blocking... but the CUA is busy */
5841499be43Spatrick splx(s);
5851499be43Spatrick return EBUSY;
5861499be43Spatrick }
5871499be43Spatrick } else {
5881499be43Spatrick while (sc->sc_cua ||
5891499be43Spatrick (!ISSET(tp->t_cflag, CLOCAL) &&
5901499be43Spatrick !ISSET(tp->t_state, TS_CARR_ON))) {
5911499be43Spatrick SET(tp->t_state, TS_WOPEN);
5921499be43Spatrick error = ttysleep(tp, &tp->t_rawq,
593c8b8fc79Scheloha TTIPRI | PCATCH, ttopen);
5941499be43Spatrick /*
5951499be43Spatrick * If TS_WOPEN has been reset, that means the
5961499be43Spatrick * cua device has been closed. We don't want
5971499be43Spatrick * to fail in that case,
5981499be43Spatrick * so just go around again.
5991499be43Spatrick */
6001499be43Spatrick if (error && ISSET(tp->t_state, TS_WOPEN)) {
6011499be43Spatrick CLR(tp->t_state, TS_WOPEN);
6021499be43Spatrick splx(s);
6031499be43Spatrick return error;
6041499be43Spatrick }
6051499be43Spatrick }
6061499be43Spatrick }
6071499be43Spatrick }
6081499be43Spatrick splx(s);
6091499be43Spatrick return (*linesw[tp->t_line].l_open)(dev,tp,p);
6101499be43Spatrick }
6111499be43Spatrick
6121499be43Spatrick int
imxuartclose(dev_t dev,int flag,int mode,struct proc * p)6131499be43Spatrick imxuartclose(dev_t dev, int flag, int mode, struct proc *p)
6141499be43Spatrick {
6151499be43Spatrick int unit = DEVUNIT(dev);
6161499be43Spatrick struct imxuart_softc *sc = imxuart_cd.cd_devs[unit];
6171499be43Spatrick bus_space_tag_t iot = sc->sc_iot;
6181499be43Spatrick bus_space_handle_t ioh = sc->sc_ioh;
6191499be43Spatrick struct tty *tp = sc->sc_tty;
6201499be43Spatrick int s;
6211499be43Spatrick
6221499be43Spatrick /* XXX This is for cons.c. */
6231499be43Spatrick if (!ISSET(tp->t_state, TS_ISOPEN))
6241499be43Spatrick return 0;
6251499be43Spatrick
6261499be43Spatrick (*linesw[tp->t_line].l_close)(tp, flag, p);
6271499be43Spatrick s = spltty();
6281499be43Spatrick if (ISSET(tp->t_state, TS_WOPEN)) {
6291499be43Spatrick /* tty device is waiting for carrier; drop dtr then re-raise */
6301499be43Spatrick CLR(sc->sc_ucr3, IMXUART_CR3_DSR);
6311499be43Spatrick bus_space_write_2(iot, ioh, IMXUART_UCR3, sc->sc_ucr3);
6328d5fbb37Scheloha timeout_add_sec(&sc->sc_dtr_tmo, 2);
6331499be43Spatrick }
6341499be43Spatrick CLR(tp->t_state, TS_BUSY | TS_FLUSH);
6351499be43Spatrick
6361499be43Spatrick sc->sc_cua = 0;
6371499be43Spatrick splx(s);
6381499be43Spatrick ttyclose(tp);
6391499be43Spatrick
6401499be43Spatrick return 0;
6411499be43Spatrick }
6421499be43Spatrick
6431499be43Spatrick int
imxuartread(dev_t dev,struct uio * uio,int flag)6441499be43Spatrick imxuartread(dev_t dev, struct uio *uio, int flag)
6451499be43Spatrick {
6461499be43Spatrick struct tty *tty;
6471499be43Spatrick
6481499be43Spatrick tty = imxuarttty(dev);
6491499be43Spatrick if (tty == NULL)
6501499be43Spatrick return ENODEV;
6511499be43Spatrick
6521499be43Spatrick return((*linesw[tty->t_line].l_read)(tty, uio, flag));
6531499be43Spatrick }
6541499be43Spatrick
6551499be43Spatrick int
imxuartwrite(dev_t dev,struct uio * uio,int flag)6561499be43Spatrick imxuartwrite(dev_t dev, struct uio *uio, int flag)
6571499be43Spatrick {
6581499be43Spatrick struct tty *tty;
6591499be43Spatrick
6601499be43Spatrick tty = imxuarttty(dev);
6611499be43Spatrick if (tty == NULL)
6621499be43Spatrick return ENODEV;
6631499be43Spatrick
6641499be43Spatrick return((*linesw[tty->t_line].l_write)(tty, uio, flag));
6651499be43Spatrick }
6661499be43Spatrick
6671499be43Spatrick int
imxuartioctl(dev_t dev,u_long cmd,caddr_t data,int flag,struct proc * p)6681499be43Spatrick imxuartioctl( dev_t dev, u_long cmd, caddr_t data, int flag, struct proc *p)
6691499be43Spatrick {
6701499be43Spatrick struct imxuart_softc *sc;
6711499be43Spatrick struct tty *tp;
6721499be43Spatrick int error;
6731499be43Spatrick
6741499be43Spatrick sc = imxuart_sc(dev);
6751499be43Spatrick if (sc == NULL)
6761499be43Spatrick return (ENODEV);
6771499be43Spatrick
6781499be43Spatrick tp = sc->sc_tty;
6791499be43Spatrick if (tp == NULL)
6801499be43Spatrick return (ENXIO);
6811499be43Spatrick
6821499be43Spatrick error = (*linesw[tp->t_line].l_ioctl)(tp, cmd, data, flag, p);
6831499be43Spatrick if (error >= 0)
6841499be43Spatrick return (error);
6851499be43Spatrick
6861499be43Spatrick error = ttioctl(tp, cmd, data, flag, p);
6871499be43Spatrick if (error >= 0)
6881499be43Spatrick return (error);
6891499be43Spatrick
6901499be43Spatrick switch(cmd) {
6911499be43Spatrick case TIOCSBRK:
6921499be43Spatrick /* */
6931499be43Spatrick break;
6941499be43Spatrick
6951499be43Spatrick case TIOCCBRK:
6961499be43Spatrick /* */
6971499be43Spatrick break;
6981499be43Spatrick
6991499be43Spatrick case TIOCSDTR:
7001499be43Spatrick #if 0
7011499be43Spatrick (void) clmctl(dev, TIOCM_DTR | TIOCM_RTS, DMBIS);
7021499be43Spatrick #endif
7031499be43Spatrick break;
7041499be43Spatrick
7051499be43Spatrick case TIOCCDTR:
7061499be43Spatrick #if 0
7071499be43Spatrick (void) clmctl(dev, TIOCM_DTR | TIOCM_RTS, DMBIC);
7081499be43Spatrick #endif
7091499be43Spatrick break;
7101499be43Spatrick
7111499be43Spatrick case TIOCMSET:
7121499be43Spatrick #if 0
7131499be43Spatrick (void) clmctl(dev, *(int *) data, DMSET);
7141499be43Spatrick #endif
7151499be43Spatrick break;
7161499be43Spatrick
7171499be43Spatrick case TIOCMBIS:
7181499be43Spatrick #if 0
7191499be43Spatrick (void) clmctl(dev, *(int *) data, DMBIS);
7201499be43Spatrick #endif
7211499be43Spatrick break;
7221499be43Spatrick
7231499be43Spatrick case TIOCMBIC:
7241499be43Spatrick #if 0
7251499be43Spatrick (void) clmctl(dev, *(int *) data, DMBIC);
7261499be43Spatrick #endif
7271499be43Spatrick break;
7281499be43Spatrick
7291499be43Spatrick case TIOCMGET:
7301499be43Spatrick #if 0
7311499be43Spatrick *(int *)data = clmctl(dev, 0, DMGET);
7321499be43Spatrick #endif
7331499be43Spatrick break;
7341499be43Spatrick
7351499be43Spatrick case TIOCGFLAGS:
7361499be43Spatrick #if 0
7371499be43Spatrick *(int *)data = cl->cl_swflags;
7381499be43Spatrick #endif
7391499be43Spatrick break;
7401499be43Spatrick
7411499be43Spatrick case TIOCSFLAGS:
7421499be43Spatrick error = suser(p);
7431499be43Spatrick if (error != 0)
7441499be43Spatrick return(EPERM);
7451499be43Spatrick
7461499be43Spatrick #if 0
7471499be43Spatrick cl->cl_swflags = *(int *)data;
7481499be43Spatrick cl->cl_swflags &= /* only allow valid flags */
7491499be43Spatrick (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL | TIOCFLAG_CRTSCTS);
7501499be43Spatrick #endif
7511499be43Spatrick break;
7521499be43Spatrick default:
7531499be43Spatrick return (ENOTTY);
7541499be43Spatrick }
7551499be43Spatrick
7561499be43Spatrick return 0;
7571499be43Spatrick }
7581499be43Spatrick
7591499be43Spatrick int
imxuartstop(struct tty * tp,int flag)7601499be43Spatrick imxuartstop(struct tty *tp, int flag)
7611499be43Spatrick {
7621499be43Spatrick return 0;
7631499be43Spatrick }
7641499be43Spatrick
7651499be43Spatrick struct tty *
imxuarttty(dev_t dev)7661499be43Spatrick imxuarttty(dev_t dev)
7671499be43Spatrick {
7681499be43Spatrick int unit;
7691499be43Spatrick struct imxuart_softc *sc;
7701499be43Spatrick unit = DEVUNIT(dev);
7711499be43Spatrick if (unit >= imxuart_cd.cd_ndevs)
7721499be43Spatrick return NULL;
7731499be43Spatrick sc = (struct imxuart_softc *)imxuart_cd.cd_devs[unit];
7741499be43Spatrick if (sc == NULL)
7751499be43Spatrick return NULL;
7761499be43Spatrick return sc->sc_tty;
7771499be43Spatrick }
7781499be43Spatrick
7791499be43Spatrick struct imxuart_softc *
imxuart_sc(dev_t dev)7801499be43Spatrick imxuart_sc(dev_t dev)
7811499be43Spatrick {
7821499be43Spatrick int unit;
7831499be43Spatrick struct imxuart_softc *sc;
7841499be43Spatrick unit = DEVUNIT(dev);
7851499be43Spatrick if (unit >= imxuart_cd.cd_ndevs)
7861499be43Spatrick return NULL;
7871499be43Spatrick sc = (struct imxuart_softc *)imxuart_cd.cd_devs[unit];
7881499be43Spatrick return sc;
7891499be43Spatrick }
7901499be43Spatrick
7911499be43Spatrick
7921499be43Spatrick /* serial console */
7931499be43Spatrick void
imxuartcnprobe(struct consdev * cp)7941499be43Spatrick imxuartcnprobe(struct consdev *cp)
7951499be43Spatrick {
7961499be43Spatrick }
7971499be43Spatrick
7981499be43Spatrick void
imxuartcninit(struct consdev * cp)7991499be43Spatrick imxuartcninit(struct consdev *cp)
8001499be43Spatrick {
8011499be43Spatrick }
8021499be43Spatrick
8031499be43Spatrick int
imxuartcnattach(bus_space_tag_t iot,bus_addr_t iobase,int rate,tcflag_t cflag)8041499be43Spatrick imxuartcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate, tcflag_t cflag)
8051499be43Spatrick {
8061499be43Spatrick static struct consdev imxuartcons = {
8071499be43Spatrick NULL, NULL, imxuartcngetc, imxuartcnputc, imxuartcnpollc, NULL,
8081499be43Spatrick NODEV, CN_MIDPRI
8091499be43Spatrick };
8101499be43Spatrick int maj;
8111499be43Spatrick
8121499be43Spatrick if (bus_space_map(iot, iobase, IMXUART_SPACE, 0, &imxuartconsioh))
8131499be43Spatrick return ENOMEM;
8141499be43Spatrick
8151499be43Spatrick /* Look for major of com(4) to replace. */
8161499be43Spatrick for (maj = 0; maj < nchrdev; maj++)
8171499be43Spatrick if (cdevsw[maj].d_open == comopen)
8181499be43Spatrick break;
8191499be43Spatrick if (maj == nchrdev)
8201499be43Spatrick return ENXIO;
8211499be43Spatrick
8221499be43Spatrick cn_tab = &imxuartcons;
8231499be43Spatrick cn_tab->cn_dev = makedev(maj, 0);
8241499be43Spatrick cdevsw[maj] = imxuartdev; /* KLUDGE */
8251499be43Spatrick
8261499be43Spatrick imxuartconsiot = iot;
8271499be43Spatrick imxuartconsaddr = iobase;
8281499be43Spatrick imxuartconscflag = cflag;
8291499be43Spatrick
8301499be43Spatrick // XXXX: Overwrites some sensitive bits, recheck later.
8311499be43Spatrick /*
8321499be43Spatrick bus_space_write_2(imxuartconsiot, imxuartconsioh, IMXUART_UCR1,
8331499be43Spatrick IMXUART_CR1_EN);
8341499be43Spatrick bus_space_write_2(imxuartconsiot, imxuartconsioh, IMXUART_UCR2,
8351499be43Spatrick IMXUART_CR2_TXEN|IMXUART_CR2_RXEN);
8361499be43Spatrick */
8371499be43Spatrick
8381499be43Spatrick return 0;
8391499be43Spatrick }
8401499be43Spatrick
8411499be43Spatrick int
imxuartcngetc(dev_t dev)8421499be43Spatrick imxuartcngetc(dev_t dev)
8431499be43Spatrick {
8441499be43Spatrick int c;
8451499be43Spatrick int s;
8461499be43Spatrick s = splhigh();
8471499be43Spatrick while((bus_space_read_2(imxuartconsiot, imxuartconsioh, IMXUART_USR2) &
8481499be43Spatrick IMXUART_SR2_RDR) == 0)
8491499be43Spatrick ;
8501499be43Spatrick c = bus_space_read_1(imxuartconsiot, imxuartconsioh, IMXUART_URXD);
8511499be43Spatrick splx(s);
8521499be43Spatrick return c;
8531499be43Spatrick }
8541499be43Spatrick
8551499be43Spatrick void
imxuartcnputc(dev_t dev,int c)8561499be43Spatrick imxuartcnputc(dev_t dev, int c)
8571499be43Spatrick {
8581499be43Spatrick int s;
8591499be43Spatrick s = splhigh();
8601499be43Spatrick bus_space_write_1(imxuartconsiot, imxuartconsioh, IMXUART_UTXD, (uint8_t)c);
8611499be43Spatrick while((bus_space_read_2(imxuartconsiot, imxuartconsioh, IMXUART_USR2) &
8621499be43Spatrick IMXUART_SR2_TXDC) == 0)
8631499be43Spatrick ;
8641499be43Spatrick splx(s);
8651499be43Spatrick }
8661499be43Spatrick
8671499be43Spatrick void
imxuartcnpollc(dev_t dev,int on)8681499be43Spatrick imxuartcnpollc(dev_t dev, int on)
8691499be43Spatrick {
8701499be43Spatrick }
871