xref: /openbsd-src/sys/dev/acpi/aplgpio.c (revision 244d7b1765700fd7cbc9c1a45e8ef15f2ae492a6)
1*244d7b17Skettenis /*	$OpenBSD: aplgpio.c,v 1.6 2022/10/20 20:40:57 kettenis Exp $	*/
22a2d8fadSpatrick /*
32a2d8fadSpatrick  * Copyright (c) 2016 Mark Kettenis
42a2d8fadSpatrick  * Copyright (c) 2019 James Hastings
52a2d8fadSpatrick  *
62a2d8fadSpatrick  * Permission to use, copy, modify, and distribute this software for any
72a2d8fadSpatrick  * purpose with or without fee is hereby granted, provided that the above
82a2d8fadSpatrick  * copyright notice and this permission notice appear in all copies.
92a2d8fadSpatrick  *
102a2d8fadSpatrick  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
112a2d8fadSpatrick  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
122a2d8fadSpatrick  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
132a2d8fadSpatrick  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
142a2d8fadSpatrick  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
152a2d8fadSpatrick  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
162a2d8fadSpatrick  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
172a2d8fadSpatrick  */
182a2d8fadSpatrick 
192a2d8fadSpatrick #include <sys/param.h>
202a2d8fadSpatrick #include <sys/malloc.h>
212a2d8fadSpatrick #include <sys/systm.h>
222a2d8fadSpatrick 
232a2d8fadSpatrick #include <dev/acpi/acpireg.h>
242a2d8fadSpatrick #include <dev/acpi/acpivar.h>
252a2d8fadSpatrick #include <dev/acpi/acpidev.h>
262a2d8fadSpatrick #include <dev/acpi/amltypes.h>
272a2d8fadSpatrick #include <dev/acpi/dsdt.h>
282a2d8fadSpatrick 
292a2d8fadSpatrick #define APLGPIO_CONF_TXSTATE	0x00000001
302a2d8fadSpatrick #define APLGPIO_CONF_RXSTATE	0x00000002
312a2d8fadSpatrick #define APLGPIO_CONF_RXINV	0x00800000
322a2d8fadSpatrick #define APLGPIO_CONF_RXEV_EDGE	0x02000000
332a2d8fadSpatrick #define APLGPIO_CONF_RXEV_ZERO	0x04000000
342a2d8fadSpatrick #define APLGPIO_CONF_RXEV_MASK	0x06000000
352a2d8fadSpatrick 
362a2d8fadSpatrick #define APLGPIO_IRQ_STS		0x100
372a2d8fadSpatrick #define APLGPIO_IRQ_EN		0x110
382a2d8fadSpatrick #define APLGPIO_PAD_CFG0	0x500
392a2d8fadSpatrick 
402a2d8fadSpatrick struct aplgpio_intrhand {
412a2d8fadSpatrick 	int (*ih_func)(void *);
422a2d8fadSpatrick 	void *ih_arg;
432a2d8fadSpatrick };
442a2d8fadSpatrick 
452a2d8fadSpatrick struct aplgpio_softc {
462a2d8fadSpatrick 	struct device sc_dev;
472a2d8fadSpatrick 	struct acpi_softc *sc_acpi;
482a2d8fadSpatrick 	struct aml_node *sc_node;
492a2d8fadSpatrick 
502a2d8fadSpatrick 	bus_space_tag_t sc_memt;
512a2d8fadSpatrick 	bus_space_handle_t sc_memh;
522a2d8fadSpatrick 	void *sc_ih;
532a2d8fadSpatrick 
542a2d8fadSpatrick 	int sc_npins;
552a2d8fadSpatrick 	struct aplgpio_intrhand *sc_pin_ih;
562a2d8fadSpatrick 
572a2d8fadSpatrick 	struct acpi_gpio sc_gpio;
582a2d8fadSpatrick };
592a2d8fadSpatrick 
602a2d8fadSpatrick int	aplgpio_match(struct device *, void *, void *);
612a2d8fadSpatrick void	aplgpio_attach(struct device *, struct device *, void *);
622a2d8fadSpatrick 
63471aeecfSnaddy const struct cfattach aplgpio_ca = {
642a2d8fadSpatrick 	sizeof(struct aplgpio_softc), aplgpio_match, aplgpio_attach
652a2d8fadSpatrick };
662a2d8fadSpatrick 
672a2d8fadSpatrick struct cfdriver aplgpio_cd = {
682a2d8fadSpatrick 	NULL, "aplgpio", DV_DULL
692a2d8fadSpatrick };
702a2d8fadSpatrick 
712a2d8fadSpatrick const char *aplgpio_hids[] = {
722a2d8fadSpatrick 	"INT3452",
732a2d8fadSpatrick 	NULL
742a2d8fadSpatrick };
752a2d8fadSpatrick 
762a2d8fadSpatrick int	aplgpio_read_pin(void *, int);
772a2d8fadSpatrick void	aplgpio_write_pin(void *, int, int);
78beb775c7Sjsg void	aplgpio_intr_establish(void *, int, int, int (*)(void *), void *);
79*244d7b17Skettenis void	aplgpio_intr_enable(void *, int);
80*244d7b17Skettenis void	aplgpio_intr_disable(void *, int);
812a2d8fadSpatrick int	aplgpio_intr(void *);
822a2d8fadSpatrick 
832a2d8fadSpatrick int
aplgpio_match(struct device * parent,void * match,void * aux)842a2d8fadSpatrick aplgpio_match(struct device *parent, void *match, void *aux)
852a2d8fadSpatrick {
862a2d8fadSpatrick 	struct acpi_attach_args *aaa = aux;
872a2d8fadSpatrick 	struct cfdata *cf = match;
882a2d8fadSpatrick 
8957ec0946Skettenis 	if (aaa->aaa_naddr < 1 || aaa->aaa_nirq < 1)
9057ec0946Skettenis 		return 0;
912a2d8fadSpatrick 	return acpi_matchhids(aaa, aplgpio_hids, cf->cf_driver->cd_name);
922a2d8fadSpatrick }
932a2d8fadSpatrick 
942a2d8fadSpatrick void
aplgpio_attach(struct device * parent,struct device * self,void * aux)952a2d8fadSpatrick aplgpio_attach(struct device *parent, struct device *self, void *aux)
962a2d8fadSpatrick {
972a2d8fadSpatrick 	struct aplgpio_softc *sc = (struct aplgpio_softc *)self;
989f1f78b7Skettenis 	struct acpi_attach_args *aaa = aux;
992a2d8fadSpatrick 	int64_t uid;
1002a2d8fadSpatrick 	int i;
1012a2d8fadSpatrick 
1022a2d8fadSpatrick 	sc->sc_acpi = (struct acpi_softc *)parent;
1032a2d8fadSpatrick 	sc->sc_node = aaa->aaa_node;
1049f1f78b7Skettenis 	printf(" %s", sc->sc_node->name);
1059f1f78b7Skettenis 
1062a2d8fadSpatrick 	if (aml_evalinteger(sc->sc_acpi, sc->sc_node, "_UID", 0, NULL, &uid)) {
1079f1f78b7Skettenis 		printf(": can't find uid\n");
1082a2d8fadSpatrick 		return;
1092a2d8fadSpatrick 	}
1102a2d8fadSpatrick 
1112a2d8fadSpatrick 	printf(" uid %lld", uid);
1122a2d8fadSpatrick 
1132a2d8fadSpatrick 	switch (uid) {
1142a2d8fadSpatrick 	case 1:
1152a2d8fadSpatrick 		sc->sc_npins = 78;
1162a2d8fadSpatrick 		break;
1172a2d8fadSpatrick 	case 2:
1182a2d8fadSpatrick 		sc->sc_npins = 77;
1192a2d8fadSpatrick 		break;
1202a2d8fadSpatrick 	case 3:
1212a2d8fadSpatrick 		sc->sc_npins = 47;
1222a2d8fadSpatrick 		break;
1232a2d8fadSpatrick 	case 4:
1242a2d8fadSpatrick 		sc->sc_npins = 43;
1252a2d8fadSpatrick 		break;
1262a2d8fadSpatrick 	default:
1272a2d8fadSpatrick 		printf("\n");
1282a2d8fadSpatrick 		return;
1292a2d8fadSpatrick 	}
1302a2d8fadSpatrick 
1319f1f78b7Skettenis 	printf(" addr 0x%llx/0x%llx", aaa->aaa_addr[0], aaa->aaa_size[0]);
1329f1f78b7Skettenis 	printf(" irq %d", aaa->aaa_irq[0]);
1332a2d8fadSpatrick 
1349f1f78b7Skettenis 	sc->sc_memt = aaa->aaa_bst[0];
1359f1f78b7Skettenis 	if (bus_space_map(sc->sc_memt, aaa->aaa_addr[0], aaa->aaa_size[0],
1369f1f78b7Skettenis 	    0, &sc->sc_memh)) {
1379f1f78b7Skettenis 		printf(": can't map registers\n");
1382a2d8fadSpatrick 		return;
1392a2d8fadSpatrick 	}
1402a2d8fadSpatrick 
1412a2d8fadSpatrick 	sc->sc_pin_ih = mallocarray(sc->sc_npins, sizeof(*sc->sc_pin_ih),
1429f1f78b7Skettenis 	    M_DEVBUF, M_WAITOK | M_ZERO);
1432a2d8fadSpatrick 
1449f1f78b7Skettenis 	sc->sc_ih = acpi_intr_establish(aaa->aaa_irq[0], aaa->aaa_irq_flags[0],
1459f1f78b7Skettenis 	    IPL_BIO, aplgpio_intr, sc, sc->sc_dev.dv_xname);
1462a2d8fadSpatrick 	if (sc->sc_ih == NULL) {
1479f1f78b7Skettenis 		printf(": can't establish interrupt\n");
1482a2d8fadSpatrick 		goto unmap;
1492a2d8fadSpatrick 	}
1502a2d8fadSpatrick 
1512a2d8fadSpatrick 	sc->sc_gpio.cookie = sc;
1522a2d8fadSpatrick 	sc->sc_gpio.read_pin = aplgpio_read_pin;
1532a2d8fadSpatrick 	sc->sc_gpio.write_pin = aplgpio_write_pin;
1542a2d8fadSpatrick 	sc->sc_gpio.intr_establish = aplgpio_intr_establish;
155*244d7b17Skettenis 	sc->sc_gpio.intr_enable = aplgpio_intr_enable;
156*244d7b17Skettenis 	sc->sc_gpio.intr_disable = aplgpio_intr_disable;
1572a2d8fadSpatrick 	sc->sc_node->gpio = &sc->sc_gpio;
1582a2d8fadSpatrick 
1592a2d8fadSpatrick 	/* Mask and clear all interrupts. */
1602a2d8fadSpatrick 	for (i = 0; i < sc->sc_npins; i++) {
1612a2d8fadSpatrick 		if (i % 32 == 0) {
1622a2d8fadSpatrick 			bus_space_write_4(sc->sc_memt, sc->sc_memh,
1632a2d8fadSpatrick 			    APLGPIO_IRQ_EN + (i / 32) * 4, 0x00000000);
1642a2d8fadSpatrick 			bus_space_write_4(sc->sc_memt, sc->sc_memh,
1652a2d8fadSpatrick 			    APLGPIO_IRQ_STS + (i / 32) * 4, 0xffffffff);
1662a2d8fadSpatrick 		}
1672a2d8fadSpatrick 	}
1682a2d8fadSpatrick 
1692a2d8fadSpatrick 	printf(", %d pins\n", sc->sc_npins);
1702a2d8fadSpatrick 
1712a2d8fadSpatrick 	acpi_register_gpio(sc->sc_acpi, sc->sc_node);
1722a2d8fadSpatrick 	return;
1732a2d8fadSpatrick 
1742a2d8fadSpatrick unmap:
1752a2d8fadSpatrick 	free(sc->sc_pin_ih, M_DEVBUF, sc->sc_npins * sizeof(*sc->sc_pin_ih));
1769f1f78b7Skettenis 	bus_space_unmap(sc->sc_memt, sc->sc_memh, aaa->aaa_size[0]);
1772a2d8fadSpatrick }
1782a2d8fadSpatrick 
1792a2d8fadSpatrick int
aplgpio_read_pin(void * cookie,int pin)1802a2d8fadSpatrick aplgpio_read_pin(void *cookie, int pin)
1812a2d8fadSpatrick {
1822a2d8fadSpatrick 	struct aplgpio_softc *sc = cookie;
1832a2d8fadSpatrick 	uint32_t reg;
1842a2d8fadSpatrick 
1852a2d8fadSpatrick 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
1862a2d8fadSpatrick 	    APLGPIO_PAD_CFG0 + pin * 8);
1872a2d8fadSpatrick 
1882a2d8fadSpatrick 	return !!(reg & APLGPIO_CONF_RXSTATE);
1892a2d8fadSpatrick }
1902a2d8fadSpatrick 
1912a2d8fadSpatrick void
aplgpio_write_pin(void * cookie,int pin,int value)1922a2d8fadSpatrick aplgpio_write_pin(void *cookie, int pin, int value)
1932a2d8fadSpatrick {
1942a2d8fadSpatrick 	struct aplgpio_softc *sc = cookie;
1952a2d8fadSpatrick 	uint32_t reg;
1962a2d8fadSpatrick 
1972a2d8fadSpatrick 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
1982a2d8fadSpatrick 	    APLGPIO_PAD_CFG0 + pin * 8);
1992a2d8fadSpatrick 	if (value)
2002a2d8fadSpatrick 		reg |= APLGPIO_CONF_TXSTATE;
2012a2d8fadSpatrick 	else
2022a2d8fadSpatrick 		reg &= ~APLGPIO_CONF_TXSTATE;
2032a2d8fadSpatrick 	bus_space_write_4(sc->sc_memt, sc->sc_memh,
2042a2d8fadSpatrick 	    APLGPIO_PAD_CFG0 + pin * 8, reg);
2052a2d8fadSpatrick }
2062a2d8fadSpatrick 
2072a2d8fadSpatrick void
aplgpio_intr_establish(void * cookie,int pin,int flags,int (* func)(void *),void * arg)2082a2d8fadSpatrick aplgpio_intr_establish(void *cookie, int pin, int flags,
2092a2d8fadSpatrick     int (*func)(void *), void *arg)
2102a2d8fadSpatrick {
2112a2d8fadSpatrick 	struct aplgpio_softc *sc = cookie;
2122a2d8fadSpatrick 	uint32_t reg;
2132a2d8fadSpatrick 
2142a2d8fadSpatrick 	KASSERT(pin >= 0 && pin < sc->sc_npins);
2152a2d8fadSpatrick 
2162a2d8fadSpatrick 	sc->sc_pin_ih[pin].ih_func = func;
2172a2d8fadSpatrick 	sc->sc_pin_ih[pin].ih_arg = arg;
2182a2d8fadSpatrick 
2192a2d8fadSpatrick 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
2202a2d8fadSpatrick 	    APLGPIO_PAD_CFG0 + pin * 8);
2212a2d8fadSpatrick 	reg &= ~(APLGPIO_CONF_RXEV_MASK | APLGPIO_CONF_RXINV);
2222a2d8fadSpatrick 	if ((flags & LR_GPIO_MODE) == 1)
2232a2d8fadSpatrick 		reg |= APLGPIO_CONF_RXEV_EDGE;
2242a2d8fadSpatrick 	if ((flags & LR_GPIO_POLARITY) == LR_GPIO_ACTLO)
2252a2d8fadSpatrick 		reg |= APLGPIO_CONF_RXINV;
2262a2d8fadSpatrick 	if ((flags & LR_GPIO_POLARITY) == LR_GPIO_ACTBOTH)
2272a2d8fadSpatrick 		reg |= APLGPIO_CONF_RXEV_EDGE | APLGPIO_CONF_RXEV_ZERO;
2282a2d8fadSpatrick 	bus_space_write_4(sc->sc_memt, sc->sc_memh,
2292a2d8fadSpatrick 	    APLGPIO_PAD_CFG0 + pin * 8, reg);
2302a2d8fadSpatrick 
2312a2d8fadSpatrick 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
2322a2d8fadSpatrick 	    APLGPIO_IRQ_EN + (pin / 32) * 4);
2332a2d8fadSpatrick 	reg |= (1 << (pin % 32));
2342a2d8fadSpatrick 	bus_space_write_4(sc->sc_memt, sc->sc_memh,
2352a2d8fadSpatrick 	    APLGPIO_IRQ_EN + (pin / 32) * 4, reg);
2362a2d8fadSpatrick }
2372a2d8fadSpatrick 
238*244d7b17Skettenis void
aplgpio_intr_enable(void * cookie,int pin)239*244d7b17Skettenis aplgpio_intr_enable(void *cookie, int pin)
240*244d7b17Skettenis {
241*244d7b17Skettenis 	struct aplgpio_softc *sc = cookie;
242*244d7b17Skettenis 	uint32_t reg;
243*244d7b17Skettenis 
244*244d7b17Skettenis 	KASSERT(pin >= 0 && pin < sc->sc_npins);
245*244d7b17Skettenis 
246*244d7b17Skettenis 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
247*244d7b17Skettenis 	    APLGPIO_IRQ_EN + (pin / 32) * 4);
248*244d7b17Skettenis 	reg |= (1 << (pin % 32));
249*244d7b17Skettenis 	bus_space_write_4(sc->sc_memt, sc->sc_memh,
250*244d7b17Skettenis 	    APLGPIO_IRQ_EN + (pin / 32) * 4, reg);
251*244d7b17Skettenis }
252*244d7b17Skettenis 
253*244d7b17Skettenis void
aplgpio_intr_disable(void * cookie,int pin)254*244d7b17Skettenis aplgpio_intr_disable(void *cookie, int pin)
255*244d7b17Skettenis {
256*244d7b17Skettenis 	struct aplgpio_softc *sc = cookie;
257*244d7b17Skettenis 	uint32_t reg;
258*244d7b17Skettenis 
259*244d7b17Skettenis 	KASSERT(pin >= 0 && pin < sc->sc_npins);
260*244d7b17Skettenis 
261*244d7b17Skettenis 	reg = bus_space_read_4(sc->sc_memt, sc->sc_memh,
262*244d7b17Skettenis 	    APLGPIO_IRQ_EN + (pin / 32) * 4);
263*244d7b17Skettenis 	reg &= ~(1 << (pin % 32));
264*244d7b17Skettenis 	bus_space_write_4(sc->sc_memt, sc->sc_memh,
265*244d7b17Skettenis 	    APLGPIO_IRQ_EN + (pin / 32) * 4, reg);
266*244d7b17Skettenis }
267*244d7b17Skettenis 
2682a2d8fadSpatrick int
aplgpio_intr(void * arg)2692a2d8fadSpatrick aplgpio_intr(void *arg)
2702a2d8fadSpatrick {
2712a2d8fadSpatrick 	struct aplgpio_softc *sc = arg;
2722a2d8fadSpatrick 	uint32_t status, enable;
2732a2d8fadSpatrick 	int rc = 0;
2742a2d8fadSpatrick 	int pin;
2752a2d8fadSpatrick 
2762a2d8fadSpatrick 	for (pin = 0; pin < sc->sc_npins; pin++) {
2772a2d8fadSpatrick 		if (pin % 32 == 0) {
2782a2d8fadSpatrick 			status = bus_space_read_4(sc->sc_memt, sc->sc_memh,
2792a2d8fadSpatrick 			    APLGPIO_IRQ_STS + (pin / 32) * 4);
2802a2d8fadSpatrick 			bus_space_write_4(sc->sc_memt, sc->sc_memh,
2812a2d8fadSpatrick 			    APLGPIO_IRQ_STS + (pin / 32) * 4, status);
2822a2d8fadSpatrick 			enable = bus_space_read_4(sc->sc_memt, sc->sc_memh,
2832a2d8fadSpatrick 			    APLGPIO_IRQ_EN + (pin / 32) * 4);
2842a2d8fadSpatrick 			status &= enable;
2852a2d8fadSpatrick 		}
2862a2d8fadSpatrick 		if (status & (1 << (pin % 32))) {
2872a2d8fadSpatrick 			if (sc->sc_pin_ih[pin].ih_func)
2882a2d8fadSpatrick 				sc->sc_pin_ih[pin].ih_func(sc->sc_pin_ih[pin].ih_arg);
2892a2d8fadSpatrick 			rc = 1;
2902a2d8fadSpatrick 		}
2912a2d8fadSpatrick 	}
2922a2d8fadSpatrick 	return rc;
2932a2d8fadSpatrick }
294