1*5b5121c9Smiod /* $OpenBSD: sbusreg.h,v 1.4 2008/07/14 20:01:37 miod Exp $ */ 22a7ff519Sjason /* $NetBSD: sbusreg.h,v 1.7 1999/06/07 05:28:03 eeh Exp $ */ 32a7ff519Sjason 42a7ff519Sjason /* 52a7ff519Sjason * Copyright (c) 1996-1999 Eduardo Horvath 62a7ff519Sjason * 72a7ff519Sjason * Redistribution and use in source and binary forms, with or without 82a7ff519Sjason * modification, are permitted provided that the following conditions 92a7ff519Sjason * are met: 102a7ff519Sjason * 1. Redistributions of source code must retain the above copyright 112a7ff519Sjason * notice, this list of conditions and the following disclaimer. 122a7ff519Sjason * 132a7ff519Sjason * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND 142a7ff519Sjason * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 152a7ff519Sjason * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 162a7ff519Sjason * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE 172a7ff519Sjason * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 182a7ff519Sjason * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 192a7ff519Sjason * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 202a7ff519Sjason * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 212a7ff519Sjason * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 222a7ff519Sjason * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 232a7ff519Sjason * SUCH DAMAGE. 242a7ff519Sjason * 252a7ff519Sjason */ 262a7ff519Sjason 272a7ff519Sjason 282a7ff519Sjason /* 29d277156aSsobrado * SBus device addresses are obtained from the FORTH PROMs. They come 302a7ff519Sjason * in `absolute' and `relative' address flavors, so we have to handle both. 312a7ff519Sjason * Relative addresses do *not* include the slot number. 322a7ff519Sjason */ 332a7ff519Sjason #define SBUS_BASE 0xf8000000 342a7ff519Sjason #define SBUS_ADDR(slot, off) (SBUS_BASE + ((slot) << 25) + (off)) 352a7ff519Sjason #define SBUS_ABS(a) ((unsigned)(a) >= SBUS_BASE) 362a7ff519Sjason #define SBUS_ABS_TO_SLOT(a) (((a) - SBUS_BASE) >> 25) 372a7ff519Sjason #define SBUS_ABS_TO_OFFSET(a) (((a) - SBUS_BASE) & 0x1ffffff) 382a7ff519Sjason 392a7ff519Sjason /* 40d277156aSsobrado * Sun4u SBus definitions. Here's where we deal w/the machine 412a7ff519Sjason * dependencies of sysio. 422a7ff519Sjason * 432a7ff519Sjason * SYSIO implements or is the interface to several things: 442a7ff519Sjason * 45d277156aSsobrado * o The SBus interface itself 462a7ff519Sjason * o The IOMMU 472a7ff519Sjason * o The DVMA units 482a7ff519Sjason * o The interrupt controller 492a7ff519Sjason * o The counter/timers 502a7ff519Sjason * 512a7ff519Sjason * Since it has registers to control lots of different things 52d277156aSsobrado * as well as several on-board SBus devices and external SBus 532a7ff519Sjason * slots scattered throughout its address space, it's a pain. 542a7ff519Sjason * 552a7ff519Sjason * One good point, however, is that all registers are 64-bit. 562a7ff519Sjason */ 572a7ff519Sjason 582a7ff519Sjason struct sysioreg { 592a7ff519Sjason struct upareg { 602a7ff519Sjason u_int64_t upa_portid; /* UPA port ID register */ /* 1fe.0000.0000 */ 612a7ff519Sjason u_int64_t upa_config; /* UPA config register */ /* 1fe.0000.0008 */ 622a7ff519Sjason } sys_upa; 632a7ff519Sjason 642a7ff519Sjason u_int64_t sys_csr; /* SYSIO control/status register */ /* 1fe.0000.0010 */ 652a7ff519Sjason u_int64_t pad0; 662a7ff519Sjason u_int64_t sys_ecccr; /* ECC control register */ /* 1fe.0000.0020 */ 672a7ff519Sjason u_int64_t reserved; /* 1fe.0000.0028 */ 682a7ff519Sjason u_int64_t sys_ue_afsr; /* Uncorrectable Error AFSR */ /* 1fe.0000.0030 */ 692a7ff519Sjason u_int64_t sys_ue_afar; /* Uncorrectable Error AFAR */ /* 1fe.0000.0038 */ 702a7ff519Sjason u_int64_t sys_ce_afsr; /* Correctable Error AFSR */ /* 1fe.0000.0040 */ 712a7ff519Sjason u_int64_t sys_ce_afar; /* Correctable Error AFAR */ /* 1fe.0000.0048 */ 722a7ff519Sjason 732a7ff519Sjason u_int64_t pad1[22]; 742a7ff519Sjason 752a7ff519Sjason struct perfmon { 762a7ff519Sjason u_int64_t pm_cr; /* Performance monitor control reg */ /* 1fe.0000.0100 */ 772a7ff519Sjason u_int64_t pm_count; /* Performance monitor counter reg */ /* 1fe.0000.0108 */ 782a7ff519Sjason } sys_pm; 792a7ff519Sjason 802a7ff519Sjason u_int64_t pad2[990]; 812a7ff519Sjason 822a7ff519Sjason struct sbusreg { 83d277156aSsobrado u_int64_t sbus_cr; /* SBus Control Register */ /* 1fe.0000.2000 */ 842a7ff519Sjason u_int64_t reserved; /* 1fe.0000.2008 */ 85d277156aSsobrado u_int64_t sbus_afsr; /* SBus AFSR */ /* 1fe.0000.2010 */ 86d277156aSsobrado u_int64_t sbus_afar; /* SBus AFAR */ /* 1fe.0000.2018 */ 87d277156aSsobrado u_int64_t sbus_config0; /* SBus Slot 0 config register */ /* 1fe.0000.2020 */ 88d277156aSsobrado u_int64_t sbus_config1; /* SBus Slot 1 config register */ /* 1fe.0000.2028 */ 89d277156aSsobrado u_int64_t sbus_config2; /* SBus Slot 2 config register */ /* 1fe.0000.2030 */ 90d277156aSsobrado u_int64_t sbus_config3; /* SBus Slot 3 config register */ /* 1fe.0000.2038 */ 912a7ff519Sjason u_int64_t sbus_config13; /* Slot 13 config register <audio> */ /* 1fe.0000.2040 */ 922a7ff519Sjason u_int64_t sbus_config14; /* Slot 14 config register <macio> */ /* 1fe.0000.2048 */ 932a7ff519Sjason u_int64_t sbus_config15; /* Slot 15 config register <slavio> */ /* 1fe.0000.2050 */ 942a7ff519Sjason } sys_sbus; 952a7ff519Sjason 962a7ff519Sjason u_int64_t pad3[117]; 972a7ff519Sjason 98*5b5121c9Smiod struct iommureg sys_iommu; /* 1fe.0000.2400-25f8 */ 992a7ff519Sjason 100*5b5121c9Smiod u_int64_t pad4[64]; 1012a7ff519Sjason 1022a7ff519Sjason struct iommu_strbuf sys_strbuf; /* 1fe.0000.2800-2810 */ 1032a7ff519Sjason 1042a7ff519Sjason u_int64_t pad5[125]; 1052a7ff519Sjason 106d277156aSsobrado u_int64_t sbus_slot0_int; /* SBus slot 0 interrupt map reg */ /* 1fe.0000.2c00 */ 107d277156aSsobrado u_int64_t sbus_slot1_int; /* SBus slot 1 interrupt map reg */ /* 1fe.0000.2c08 */ 108d277156aSsobrado u_int64_t sbus_slot2_int; /* SBus slot 2 interrupt map reg */ /* 1fe.0000.2c10 */ 109d277156aSsobrado u_int64_t sbus_slot3_int; /* SBus slot 3 interrupt map reg */ /* 1fe.0000.2c18 */ 1102a7ff519Sjason u_int64_t intr_retry; /* interrupt retry timer reg */ /* 1fe.0000.2c20 */ 1112a7ff519Sjason 1122a7ff519Sjason u_int64_t pad6[123]; 1132a7ff519Sjason 1142a7ff519Sjason u_int64_t scsi_int_map; /* SCSI interrupt map reg */ /* 1fe.0000.3000 */ 1152a7ff519Sjason u_int64_t ether_int_map; /* ethernet interrupt map reg */ /* 1fe.0000.3008 */ 1162a7ff519Sjason u_int64_t bpp_int_map; /* parallel interrupt map reg */ /* 1fe.0000.3010 */ 1172a7ff519Sjason u_int64_t audio_int_map; /* audio interrupt map reg */ /* 1fe.0000.3018 */ 1182a7ff519Sjason u_int64_t power_int_map; /* power fail interrupt map reg */ /* 1fe.0000.3020 */ 1192a7ff519Sjason u_int64_t ser_kbd_ms_int_map; /* serial/kbd/mouse interrupt map reg *//* 1fe.0000.3028 */ 1202a7ff519Sjason u_int64_t fd_int_map; /* floppy interrupt map reg */ /* 1fe.0000.3030 */ 1212a7ff519Sjason u_int64_t therm_int_map; /* thermal warn interrupt map reg */ /* 1fe.0000.3038 */ 1222a7ff519Sjason u_int64_t kbd_int_map; /* kbd [unused] interrupt map reg */ /* 1fe.0000.3040 */ 1232a7ff519Sjason u_int64_t mouse_int_map; /* mouse [unused] interrupt map reg */ /* 1fe.0000.3048 */ 1242a7ff519Sjason u_int64_t serial_int_map; /* second serial interrupt map reg */ /* 1fe.0000.3050 */ 1252a7ff519Sjason u_int64_t pad7; 1262a7ff519Sjason u_int64_t timer0_int_map; /* timer 0 interrupt map reg */ /* 1fe.0000.3060 */ 1272a7ff519Sjason u_int64_t timer1_int_map; /* timer 1 interrupt map reg */ /* 1fe.0000.3068 */ 1282a7ff519Sjason u_int64_t ue_int_map; /* UE interrupt map reg */ /* 1fe.0000.3070 */ 1292a7ff519Sjason u_int64_t ce_int_map; /* CE interrupt map reg */ /* 1fe.0000.3078 */ 130d277156aSsobrado u_int64_t sbus_async_int_map; /* SBus error interrupt map reg */ /* 1fe.0000.3080 */ 1312a7ff519Sjason u_int64_t pwrmgt_int_map; /* power mgmt wake interrupt map reg */ /* 1fe.0000.3088 */ 1322a7ff519Sjason u_int64_t upagr_int_map; /* UPA graphics interrupt map reg */ /* 1fe.0000.3090 */ 1332a7ff519Sjason u_int64_t reserved_int_map; /* reserved interrupt map reg */ /* 1fe.0000.3098 */ 1342a7ff519Sjason 1352a7ff519Sjason u_int64_t pad8[108]; 1362a7ff519Sjason 1372a7ff519Sjason /* Note: clear interrupt 0 registers are not really used */ 138d277156aSsobrado u_int64_t sbus0_clr_int[8]; /* SBus slot 0 clear int regs 0..7 */ /* 1fe.0000.3400-3438 */ 139d277156aSsobrado u_int64_t sbus1_clr_int[8]; /* SBus slot 1 clear int regs 0..7 */ /* 1fe.0000.3440-3478 */ 140d277156aSsobrado u_int64_t sbus2_clr_int[8]; /* SBus slot 2 clear int regs 0..7 */ /* 1fe.0000.3480-34b8 */ 141d277156aSsobrado u_int64_t sbus3_clr_int[8]; /* SBus slot 3 clear int regs 0..7 */ /* 1fe.0000.34c0-34f8 */ 1422a7ff519Sjason 1432a7ff519Sjason u_int64_t pad9[96]; 1442a7ff519Sjason 1452a7ff519Sjason u_int64_t scsi_clr_int; /* SCSI clear int reg */ /* 1fe.0000.3800 */ 1462a7ff519Sjason u_int64_t ether_clr_int; /* ethernet clear int reg */ /* 1fe.0000.3808 */ 1472a7ff519Sjason u_int64_t bpp_clr_int; /* parallel clear int reg */ /* 1fe.0000.3810 */ 1482a7ff519Sjason u_int64_t audio_clr_int; /* audio clear int reg */ /* 1fe.0000.3818 */ 1492a7ff519Sjason u_int64_t power_clr_int; /* power fail clear int reg */ /* 1fe.0000.3820 */ 1502a7ff519Sjason u_int64_t ser_kb_ms_clr_int; /* serial/kbd/mouse clear int reg */ /* 1fe.0000.3828 */ 1512a7ff519Sjason u_int64_t fd_clr_int; /* floppy clear int reg */ /* 1fe.0000.3830 */ 1522a7ff519Sjason u_int64_t therm_clr_int; /* thermal warn clear int reg */ /* 1fe.0000.3838 */ 1532a7ff519Sjason u_int64_t kbd_clr_int; /* kbd [unused] clear int reg */ /* 1fe.0000.3840 */ 1542a7ff519Sjason u_int64_t mouse_clr_int; /* mouse [unused] clear int reg */ /* 1fe.0000.3848 */ 1552a7ff519Sjason u_int64_t serial_clr_int; /* second serial clear int reg */ /* 1fe.0000.3850 */ 1562a7ff519Sjason u_int64_t pad10; 1572a7ff519Sjason u_int64_t timer0_clr_int; /* timer 0 clear int reg */ /* 1fe.0000.3860 */ 1582a7ff519Sjason u_int64_t timer1_clr_int; /* timer 1 clear int reg */ /* 1fe.0000.3868 */ 1592a7ff519Sjason u_int64_t ue_clr_int; /* UE clear int reg */ /* 1fe.0000.3870 */ 1602a7ff519Sjason u_int64_t ce_clr_int; /* CE clear int reg */ /* 1fe.0000.3878 */ 161d277156aSsobrado u_int64_t sbus_clr_async_int; /* SBus error clr interrupt reg */ /* 1fe.0000.3880 */ 1622a7ff519Sjason u_int64_t pwrmgt_clr_int; /* power mgmt wake clr interrupt reg */ /* 1fe.0000.3888 */ 1632a7ff519Sjason 1642a7ff519Sjason u_int64_t pad11[110]; 1652a7ff519Sjason 1662a7ff519Sjason struct timer_counter { 1672a7ff519Sjason u_int64_t tc_count; /* timer/counter 0/1 count register */ /* ife.0000.3c00,3c10 */ 1682a7ff519Sjason u_int64_t tc_limit; /* timer/counter 0/1 limit register */ /* ife.0000.3c08,3c18 */ 1692a7ff519Sjason } tc[2]; 1702a7ff519Sjason 1712a7ff519Sjason u_int64_t pad12[252]; 1722a7ff519Sjason 173d277156aSsobrado u_int64_t sys_svadiag; /* SBus virtual addr diag reg */ /* 1fe.0000.4400 */ 1742a7ff519Sjason 1752a7ff519Sjason u_int64_t pad13[31]; 1762a7ff519Sjason 1772a7ff519Sjason u_int64_t iommu_queue_diag[16]; /* IOMMU LRU queue diag */ /* 1fe.0000.4500-457f */ 1782a7ff519Sjason u_int64_t tlb_tag_diag[16]; /* TLB tag diag */ /* 1fe.0000.4580-45ff */ 1792a7ff519Sjason u_int64_t tlb_data_diag[32]; /* TLB data RAM diag */ /* 1fe.0000.4600-46ff */ 1802a7ff519Sjason 1812a7ff519Sjason u_int64_t pad14[32]; 1822a7ff519Sjason 183d277156aSsobrado u_int64_t sbus_int_diag; /* SBus int state diag reg */ /* 1fe.0000.4800 */ 1842a7ff519Sjason u_int64_t obio_int_diag; /* OBIO and misc int state diag reg */ /* 1fe.0000.4808 */ 1852a7ff519Sjason 1862a7ff519Sjason u_int64_t pad15[254]; 1872a7ff519Sjason 1882a7ff519Sjason u_int64_t strbuf_data_diag[128]; /* streaming buffer data RAM diag */ /* 1fe.0000.5000-53f8 */ 1892a7ff519Sjason u_int64_t strbuf_error_diag[128]; /* streaming buffer error status diag *//* 1fe.0000.5400-57f8 */ 1902a7ff519Sjason u_int64_t strbuf_pg_tag_diag[16]; /* streaming buffer page tag diag */ /* 1fe.0000.5800-5878 */ 1912a7ff519Sjason u_int64_t pad16[16]; 1922a7ff519Sjason u_int64_t strbuf_ln_tag_diag[16]; /* streaming buffer line tag diag */ /* 1fe.0000.5900-5978 */ 1932a7ff519Sjason }; 194