xref: /openbsd-src/sys/arch/i386/pci/gscpcib.c (revision f4e7063748a2ac72b2bab4389c0a7efc72d82189)
1*f4e70637Sjsg /*	$OpenBSD: gscpcib.c,v 1.8 2023/01/30 10:49:05 jsg Exp $	*/
2a85cbd8bSgrange /*
3a85cbd8bSgrange  * Copyright (c) 2004 Alexander Yurchenko <grange@openbsd.org>
4a85cbd8bSgrange  *
5a85cbd8bSgrange  * Permission to use, copy, modify, and distribute this software for any
6a85cbd8bSgrange  * purpose with or without fee is hereby granted, provided that the above
7a85cbd8bSgrange  * copyright notice and this permission notice appear in all copies.
8a85cbd8bSgrange  *
9a85cbd8bSgrange  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10a85cbd8bSgrange  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11a85cbd8bSgrange  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12a85cbd8bSgrange  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13a85cbd8bSgrange  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14a85cbd8bSgrange  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15a85cbd8bSgrange  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16a85cbd8bSgrange  */
17a85cbd8bSgrange 
18a85cbd8bSgrange /*
19a85cbd8bSgrange  * Special driver for the National Semiconductor Geode SC1100 PCI-ISA bridge
20a85cbd8bSgrange  * that attaches instead of pcib(4). In addition to the core pcib(4)
21a85cbd8bSgrange  * functionality this driver provides support for the GPIO interface.
22a85cbd8bSgrange  */
23a85cbd8bSgrange 
24a85cbd8bSgrange #include <sys/param.h>
25a85cbd8bSgrange #include <sys/systm.h>
26a85cbd8bSgrange #include <sys/device.h>
27a85cbd8bSgrange #include <sys/gpio.h>
28a85cbd8bSgrange 
29a85cbd8bSgrange #include <machine/bus.h>
30a85cbd8bSgrange 
31a85cbd8bSgrange #include <dev/pci/pcireg.h>
32a85cbd8bSgrange #include <dev/pci/pcivar.h>
33b6edc779Sgrange #include <dev/pci/pcidevs.h>
34a85cbd8bSgrange 
35a85cbd8bSgrange #include <dev/gpio/gpiovar.h>
36a85cbd8bSgrange 
37a85cbd8bSgrange #include <i386/pci/gscpcibreg.h>
38a85cbd8bSgrange 
39a85cbd8bSgrange struct gscpcib_softc {
40a85cbd8bSgrange 	struct device sc_dev;
41a85cbd8bSgrange 
42a85cbd8bSgrange 	/* GPIO interface */
43a85cbd8bSgrange 	bus_space_tag_t sc_gpio_iot;
44a85cbd8bSgrange 	bus_space_handle_t sc_gpio_ioh;
45a85cbd8bSgrange 	struct gpio_chipset_tag sc_gpio_gc;
46a85cbd8bSgrange 	gpio_pin_t sc_gpio_pins[GSCGPIO_NPINS];
47a85cbd8bSgrange };
48a85cbd8bSgrange 
49a85cbd8bSgrange int	gscpcib_match(struct device *, void *, void *);
50a85cbd8bSgrange void	gscpcib_attach(struct device *, struct device *, void *);
51a85cbd8bSgrange 
52a85cbd8bSgrange int	gscpcib_gpio_pin_read(void *, int);
53a85cbd8bSgrange void	gscpcib_gpio_pin_write(void *, int, int);
54a85cbd8bSgrange void	gscpcib_gpio_pin_ctl(void *, int, int);
55a85cbd8bSgrange 
56a85cbd8bSgrange /* arch/i386/pci/pcib.c */
57a85cbd8bSgrange void    pcibattach(struct device *, struct device *, void *);
58a85cbd8bSgrange 
597769e6a4Smpi const struct cfattach gscpcib_ca = {
60a85cbd8bSgrange 	sizeof (struct gscpcib_softc),
61a85cbd8bSgrange 	gscpcib_match,
62a85cbd8bSgrange 	gscpcib_attach
63a85cbd8bSgrange };
64a85cbd8bSgrange 
65a85cbd8bSgrange struct cfdriver gscpcib_cd = {
66a85cbd8bSgrange 	NULL, "gscpcib", DV_DULL
67a85cbd8bSgrange };
68a85cbd8bSgrange 
69a85cbd8bSgrange int
gscpcib_match(struct device * parent,void * match,void * aux)70a85cbd8bSgrange gscpcib_match(struct device *parent, void *match, void *aux)
71a85cbd8bSgrange {
72a85cbd8bSgrange 	struct pci_attach_args *pa = aux;
73a85cbd8bSgrange 
74a85cbd8bSgrange 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
75a85cbd8bSgrange 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
76a85cbd8bSgrange 		return (0);
77a85cbd8bSgrange 
78a85cbd8bSgrange 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS &&
79a85cbd8bSgrange 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NS_SC1100_ISA)
80a85cbd8bSgrange 		return (2);	/* supersede pcib(4) */
81a85cbd8bSgrange 
82a85cbd8bSgrange 	return (0);
83a85cbd8bSgrange }
84a85cbd8bSgrange 
85a85cbd8bSgrange void
gscpcib_attach(struct device * parent,struct device * self,void * aux)86a85cbd8bSgrange gscpcib_attach(struct device *parent, struct device *self, void *aux)
87a85cbd8bSgrange {
8807e87881Sgrange #ifndef SMALL_KERNEL
89a85cbd8bSgrange 	struct gscpcib_softc *sc = (struct gscpcib_softc *)self;
90a85cbd8bSgrange 	struct pci_attach_args *pa = aux;
91a85cbd8bSgrange 	struct gpiobus_attach_args gba;
92a85cbd8bSgrange 	pcireg_t gpiobase;
93a85cbd8bSgrange 	int i;
94a85cbd8bSgrange 	int gpio_present = 0;
95a85cbd8bSgrange 
96a85cbd8bSgrange 	/* Map GPIO I/O space */
97a85cbd8bSgrange 	gpiobase = pci_conf_read(pa->pa_pc, pa->pa_tag, GSCGPIO_BASE);
98a85cbd8bSgrange 	sc->sc_gpio_iot = pa->pa_iot;
993d57c359Sderaadt 	if (PCI_MAPREG_IO_ADDR(gpiobase) == 0 ||
1003d57c359Sderaadt 	    bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(gpiobase),
101a85cbd8bSgrange 	    GSCGPIO_SIZE, 0, &sc->sc_gpio_ioh)) {
102e10c952fSsthen 		printf(": can't map GPIO i/o space");
103a85cbd8bSgrange 		goto corepcib;
104a85cbd8bSgrange 	}
105a85cbd8bSgrange 
106a85cbd8bSgrange 	/* Initialize pins array */
107a85cbd8bSgrange 	for (i = 0; i < GSCGPIO_NPINS; i++) {
108a85cbd8bSgrange 		sc->sc_gpio_pins[i].pin_num = i;
109a85cbd8bSgrange 		sc->sc_gpio_pins[i].pin_caps = GPIO_PIN_INPUT |
110a85cbd8bSgrange 		    GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN |
111a85cbd8bSgrange 		    GPIO_PIN_PUSHPULL | GPIO_PIN_TRISTATE |
112a85cbd8bSgrange 		    GPIO_PIN_PULLUP;
113a85cbd8bSgrange 
114e7398ebeSgrange 		/* Read initial state */
115e7398ebeSgrange 		sc->sc_gpio_pins[i].pin_state = gscpcib_gpio_pin_read(sc, i) ?
116e7398ebeSgrange 		    GPIO_PIN_HIGH : GPIO_PIN_LOW;
117a85cbd8bSgrange 	}
118a85cbd8bSgrange 
119a85cbd8bSgrange 	/* Create controller tag */
120a85cbd8bSgrange 	sc->sc_gpio_gc.gp_cookie = sc;
121a85cbd8bSgrange 	sc->sc_gpio_gc.gp_pin_read = gscpcib_gpio_pin_read;
122a85cbd8bSgrange 	sc->sc_gpio_gc.gp_pin_write = gscpcib_gpio_pin_write;
123a85cbd8bSgrange 	sc->sc_gpio_gc.gp_pin_ctl = gscpcib_gpio_pin_ctl;
124a85cbd8bSgrange 
125a85cbd8bSgrange 	gba.gba_name = "gpio";
126a85cbd8bSgrange 	gba.gba_gc = &sc->sc_gpio_gc;
127a85cbd8bSgrange 	gba.gba_pins = sc->sc_gpio_pins;
128a85cbd8bSgrange 	gba.gba_npins = GSCGPIO_NPINS;
129a85cbd8bSgrange 
130a85cbd8bSgrange 	gpio_present = 1;
131a85cbd8bSgrange 
132a85cbd8bSgrange corepcib:
13307e87881Sgrange #endif	/* !SMALL_KERNEL */
134a85cbd8bSgrange 	/* Provide core pcib(4) functionality */
135a85cbd8bSgrange 	pcibattach(parent, self, aux);
136a85cbd8bSgrange 
13707e87881Sgrange #ifndef SMALL_KERNEL
138a85cbd8bSgrange 	/* Attach GPIO framework */
139a85cbd8bSgrange 	if (gpio_present)
140a85cbd8bSgrange 		config_found(&sc->sc_dev, &gba, gpiobus_print);
14107e87881Sgrange #endif	/* !SMALL_KERNEL */
142a85cbd8bSgrange }
143a85cbd8bSgrange 
14407e87881Sgrange #ifndef SMALL_KERNEL
145a85cbd8bSgrange static __inline void
gscpcib_gpio_pin_select(struct gscpcib_softc * sc,int pin)146a85cbd8bSgrange gscpcib_gpio_pin_select(struct gscpcib_softc *sc, int pin)
147a85cbd8bSgrange {
148a85cbd8bSgrange 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SEL, pin);
149a85cbd8bSgrange }
150a85cbd8bSgrange 
151a85cbd8bSgrange int
gscpcib_gpio_pin_read(void * arg,int pin)152a85cbd8bSgrange gscpcib_gpio_pin_read(void *arg, int pin)
153a85cbd8bSgrange {
154a85cbd8bSgrange 	struct gscpcib_softc *sc = arg;
155a85cbd8bSgrange 	int reg, shift;
156a85cbd8bSgrange 	u_int32_t data;
157a85cbd8bSgrange 
158a85cbd8bSgrange 	reg = (pin < 32 ? GSCGPIO_GPDI0 : GSCGPIO_GPDI1);
159a85cbd8bSgrange 	shift = pin % 32;
160a85cbd8bSgrange 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
161a85cbd8bSgrange 
162a85cbd8bSgrange 	return ((data >> shift) & 0x1);
163a85cbd8bSgrange }
164a85cbd8bSgrange 
165a85cbd8bSgrange void
gscpcib_gpio_pin_write(void * arg,int pin,int value)166a85cbd8bSgrange gscpcib_gpio_pin_write(void *arg, int pin, int value)
167a85cbd8bSgrange {
168a85cbd8bSgrange 	struct gscpcib_softc *sc = arg;
169a85cbd8bSgrange 	int reg, shift;
170a85cbd8bSgrange 	u_int32_t data;
171a85cbd8bSgrange 
172a85cbd8bSgrange 	reg = (pin < 32 ? GSCGPIO_GPDO0 : GSCGPIO_GPDO1);
173a85cbd8bSgrange 	shift = pin % 32;
174a85cbd8bSgrange 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
175a85cbd8bSgrange 	if (value == 0)
176a85cbd8bSgrange 		data &= ~(1 << shift);
177a85cbd8bSgrange 	else if (value == 1)
178a85cbd8bSgrange 		data |= (1 << shift);
179a85cbd8bSgrange 
180a85cbd8bSgrange 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
181a85cbd8bSgrange }
182a85cbd8bSgrange 
183a85cbd8bSgrange void
gscpcib_gpio_pin_ctl(void * arg,int pin,int flags)184a85cbd8bSgrange gscpcib_gpio_pin_ctl(void *arg, int pin, int flags)
185a85cbd8bSgrange {
186a85cbd8bSgrange 	struct gscpcib_softc *sc = arg;
187a85cbd8bSgrange 	u_int32_t conf;
188a85cbd8bSgrange 
189a85cbd8bSgrange 	gscpcib_gpio_pin_select(sc, pin);
190a85cbd8bSgrange 	conf = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
191a85cbd8bSgrange 	    GSCGPIO_CONF);
192a85cbd8bSgrange 
193a85cbd8bSgrange 	conf &= ~(GSCGPIO_CONF_OUTPUTEN | GSCGPIO_CONF_PUSHPULL |
194a85cbd8bSgrange 	    GSCGPIO_CONF_PULLUP);
195a85cbd8bSgrange 	if ((flags & GPIO_PIN_TRISTATE) == 0)
196a85cbd8bSgrange 		conf |= GSCGPIO_CONF_OUTPUTEN;
197a85cbd8bSgrange 	if (flags & GPIO_PIN_PUSHPULL)
198a85cbd8bSgrange 		conf |= GSCGPIO_CONF_PUSHPULL;
199a85cbd8bSgrange 	if (flags & GPIO_PIN_PULLUP)
200a85cbd8bSgrange 		conf |= GSCGPIO_CONF_PULLUP;
201a85cbd8bSgrange 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
202a85cbd8bSgrange 	    GSCGPIO_CONF, conf);
203a85cbd8bSgrange }
20407e87881Sgrange #endif	/* !SMALL_KERNEL */
205