1c7b5578aSkettenis /* 2c7b5578aSkettenis * Copyright (c) 2012 Mark Tinguely 3c7b5578aSkettenis * 4c7b5578aSkettenis * All rights reserved. 5c7b5578aSkettenis * 6c7b5578aSkettenis * Redistribution and use in source and binary forms, with or without 7c7b5578aSkettenis * modification, are permitted provided that the following conditions 8c7b5578aSkettenis * are met: 9c7b5578aSkettenis * 1. Redistributions of source code must retain the above copyright 10c7b5578aSkettenis * notice, this list of conditions and the following disclaimer. 11c7b5578aSkettenis * 2. Redistributions in binary form must reproduce the above copyright 12c7b5578aSkettenis * notice, this list of conditions and the following disclaimer in the 13c7b5578aSkettenis * documentation and/or other materials provided with the distribution. 14c7b5578aSkettenis * 15c7b5578aSkettenis * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16c7b5578aSkettenis * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17c7b5578aSkettenis * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18c7b5578aSkettenis * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19c7b5578aSkettenis * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20c7b5578aSkettenis * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21c7b5578aSkettenis * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22c7b5578aSkettenis * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23c7b5578aSkettenis * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24c7b5578aSkettenis * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25c7b5578aSkettenis * SUCH DAMAGE. 26c7b5578aSkettenis * $FreeBSD$ 27c7b5578aSkettenis */ 28c7b5578aSkettenis 29c7b5578aSkettenis 30c7b5578aSkettenis #ifndef _MACHINE__VFP_H_ 31c7b5578aSkettenis #define _MACHINE__VFP_H_ 32c7b5578aSkettenis 33c7b5578aSkettenis #ifdef _KERNEL 34c7b5578aSkettenis /* Only kernel defines exist here */ 35c7b5578aSkettenis 36c7b5578aSkettenis /* fpsid, fpscr, fpexc are defined in the newer gas */ 37c7b5578aSkettenis #define VFPSID cr0 38c7b5578aSkettenis #define VFPSCR cr1 39c7b5578aSkettenis #define VMVFR1 cr6 40c7b5578aSkettenis #define VMVFR0 cr7 41c7b5578aSkettenis #define VFPEXC cr8 42c7b5578aSkettenis #define VFPINST cr9 /* vfp 1 and 2 except instruction */ 43c7b5578aSkettenis #define VFPINST2 cr10 /* vfp 2? */ 44c7b5578aSkettenis 45c7b5578aSkettenis /* VFPSID */ 46c7b5578aSkettenis #define VFPSID_IMPLEMENTOR_OFF 24 47c7b5578aSkettenis #define VFPSID_IMPLEMENTOR_MASK (0xff000000) 48c7b5578aSkettenis #define VFPSID_HARDSOFT_IMP (0x00800000) 49c7b5578aSkettenis #define VFPSID_SINGLE_PREC 20 /* version 1 and 2 */ 50c7b5578aSkettenis #define VFPSID_SUBVERSION_OFF 16 51c7b5578aSkettenis #define VFPSID_SUBVERSION2_MASK (0x000f0000) /* version 1 and 2 */ 52c7b5578aSkettenis #define VFPSID_SUBVERSION3_MASK (0x007f0000) /* version 3 */ 53c7b5578aSkettenis #define VFP_ARCH3 (0x00030000) 54c7b5578aSkettenis #define VFPSID_PARTNUMBER_OFF 8 55c7b5578aSkettenis #define VFPSID_PARTNUMBER_MASK (0x0000ff00) 56c7b5578aSkettenis #define VFPSID_VARIANT_OFF 4 57c7b5578aSkettenis #define VFPSID_VARIANT_MASK (0x000000f0) 58c7b5578aSkettenis #define VFPSID_REVISION_MASK 0x0f 59c7b5578aSkettenis 60c7b5578aSkettenis /* VFPSCR */ 61c7b5578aSkettenis #define VFPSCR_CC_N (0x80000000) /* comparison less than */ 62c7b5578aSkettenis #define VFPSCR_CC_Z (0x40000000) /* comparison equal */ 63c7b5578aSkettenis #define VFPSCR_CC_C (0x20000000) /* comparison = > unordered */ 64c7b5578aSkettenis #define VFPSCR_CC_V (0x10000000) /* comparison unordered */ 65*eae0dd57Sjsg #define VFPSCR_QC (0x08000000) /* cumulative saturation */ 66c7b5578aSkettenis #define VFPSCR_DN (0x02000000) /* default NaN enable */ 67c7b5578aSkettenis #define VFPSCR_FZ (0x01000000) /* flush to zero enabled */ 68c7b5578aSkettenis 69c7b5578aSkettenis #define VFPSCR_RMODE_OFF 22 /* rounding mode offset */ 70c7b5578aSkettenis #define VFPSCR_RMODE_MASK (0x00c00000) /* rounding mode mask */ 71c7b5578aSkettenis #define VFPSCR_RMODE_RN (0x00000000) /* round nearest */ 72c7b5578aSkettenis #define VFPSCR_RMODE_RPI (0x00400000) /* round to plus infinity */ 73c7b5578aSkettenis #define VFPSCR_RMODE_RNI (0x00800000) /* round to neg infinity */ 74c7b5578aSkettenis #define VFPSCR_RMODE_RM (0x00c00000) /* round to zero */ 75c7b5578aSkettenis 76c7b5578aSkettenis #define VFPSCR_STRIDE_OFF 20 /* vector stride -1 */ 77c7b5578aSkettenis #define VFPSCR_STRIDE_MASK (0x00300000) 78c7b5578aSkettenis #define VFPSCR_LEN_OFF 16 /* vector length -1 */ 79c7b5578aSkettenis #define VFPSCR_LEN_MASK (0x00070000) 80c7b5578aSkettenis #define VFPSCR_IDE (0x00008000) /* input subnormal exc enable */ 81c7b5578aSkettenis #define VFPSCR_IXE (0x00001000) /* inexact exception enable */ 82c7b5578aSkettenis #define VFPSCR_UFE (0x00000800) /* underflow exception enable */ 83c7b5578aSkettenis #define VFPSCR_OFE (0x00000400) /* overflow exception enable */ 84c7b5578aSkettenis #define VFPSCR_DNZ (0x00000200) /* div by zero exception en */ 85c7b5578aSkettenis #define VFPSCR_IOE (0x00000100) /* invalid op exec enable */ 86c7b5578aSkettenis #define VFPSCR_IDC (0x00000080) /* input subnormal cumul */ 87c7b5578aSkettenis #define VFPSCR_IXC (0x00000010) /* Inexact cumulative flag */ 88c7b5578aSkettenis #define VFPSCR_UFC (0x00000008) /* underflow cumulative flag */ 89c7b5578aSkettenis #define VFPSCR_OFC (0x00000004) /* overflow cumulative flag */ 90c7b5578aSkettenis #define VFPSCR_DZC (0x00000002) /* division by zero flag */ 91c7b5578aSkettenis #define VFPSCR_IOC (0x00000001) /* invalid operation cumul */ 92c7b5578aSkettenis 93c7b5578aSkettenis /* VFPEXC */ 94c7b5578aSkettenis #define VFPEXC_EX (0x80000000) /* exception v1 v2 */ 95c7b5578aSkettenis #define VFPEXC_EN (0x40000000) /* vfp enable */ 96c7b5578aSkettenis 97c7b5578aSkettenis /* version 3 registers */ 98c7b5578aSkettenis /* VMVFR0 */ 99c7b5578aSkettenis #define VMVFR0_RM_OFF 28 100c7b5578aSkettenis #define VMVFR0_RM_MASK (0xf0000000) /* VFP rounding modes */ 101c7b5578aSkettenis 102c7b5578aSkettenis #define VMVFR0_SV_OFF 24 103c7b5578aSkettenis #define VMVFR0_SV_MASK (0x0f000000) /* VFP short vector supp */ 104c7b5578aSkettenis #define VMVFR0_SR_OFF 20 105c7b5578aSkettenis #define VMVFR0_SR (0x00f00000) /* VFP hw sqrt supp */ 106c7b5578aSkettenis #define VMVFR0_D_OFF 16 107c7b5578aSkettenis #define VMVFR0_D_MASK (0x000f0000) /* VFP divide supp */ 108c7b5578aSkettenis #define VMVFR0_TE_OFF 12 109c7b5578aSkettenis #define VMVFR0_TE_MASK (0x0000f000) /* VFP trap exception supp */ 110c7b5578aSkettenis #define VMVFR0_DP_OFF 8 111c7b5578aSkettenis #define VMVFR0_DP_MASK (0x00000f00) /* VFP double prec support */ 112c7b5578aSkettenis #define VMVFR0_SP_OFF 4 113c7b5578aSkettenis #define VMVFR0_SP_MASK (0x000000f0) /* VFP single prec support */ 114c7b5578aSkettenis #define VMVFR0_RB_MASK (0x0000000f) /* VFP 64 bit media support */ 115c7b5578aSkettenis 116c7b5578aSkettenis /* VMVFR1 */ 117c7b5578aSkettenis #define VMVFR1_SP_OFF 16 118c7b5578aSkettenis #define VMVFR1_SP_MASK (0x000f0000) /* Neon single prec support */ 119c7b5578aSkettenis #define VMVFR1_I_OFF 12 120c7b5578aSkettenis #define VMVFR1_I_MASK (0x0000f000) /* Neon integer support */ 121c7b5578aSkettenis #define VMVFR1_LS_OFF 8 122c7b5578aSkettenis #define VMVFR1_LS_MASK (0x00000f00) /* Neon ld/st instr support */ 123c7b5578aSkettenis #define VMVFR1_DN_OFF 4 124c7b5578aSkettenis #define VMVFR1_DN_MASK (0x000000f0) /* Neon prop NaN support */ 125c7b5578aSkettenis #define VMVFR1_FZ_MASK (0x0000000f) /* Neon denormal arith supp */ 126c7b5578aSkettenis 127c7b5578aSkettenis #define COPROC10 (0x3 << 20) 128c7b5578aSkettenis #define COPROC11 (0x3 << 22) 129c7b5578aSkettenis 130c7b5578aSkettenis void vfp_init(void); 1318ea539eeSkettenis void vfp_discard(struct proc *); 132e61d6212Spatrick uint32_t vfp_save(void); 133c7b5578aSkettenis void vfp_enable(void); 134c7b5578aSkettenis 135c7b5578aSkettenis #endif /* _KERNEL */ 136c7b5578aSkettenis #endif /* _MACHINE__VFP_H_ */ 137