xref: /openbsd-src/sys/arch/amd64/pci/pchb.c (revision 06a6f48edf3c78a50a2b34d9da7d066e27884447)
1*06a6f48eSmpi /*	$OpenBSD: pchb.c,v 1.46 2022/02/21 11:03:39 mpi Exp $	*/
2f5df1827Smickey /*	$NetBSD: pchb.c,v 1.1 2003/04/26 18:39:50 fvdl Exp $	*/
39bd9556bStedu /*
49bd9556bStedu  * Copyright (c) 2000 Michael Shalayeff
59bd9556bStedu  * All rights reserved.
69bd9556bStedu  *
79bd9556bStedu  * Redistribution and use in source and binary forms, with or without
89bd9556bStedu  * modification, are permitted provided that the following conditions
99bd9556bStedu  * are met:
109bd9556bStedu  * 1. Redistributions of source code must retain the above copyright
119bd9556bStedu  *    notice, this list of conditions and the following disclaimer.
129bd9556bStedu  * 2. Redistributions in binary form must reproduce the above copyright
139bd9556bStedu  *    notice, this list of conditions and the following disclaimer in the
149bd9556bStedu  *    documentation and/or other materials provided with the distribution.
159bd9556bStedu  *
169bd9556bStedu  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
179bd9556bStedu  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
189bd9556bStedu  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
199bd9556bStedu  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
209bd9556bStedu  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
219bd9556bStedu  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
229bd9556bStedu  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
239bd9556bStedu  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
249bd9556bStedu  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
259bd9556bStedu  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
269bd9556bStedu  * THE POSSIBILITY OF SUCH DAMAGE.
279bd9556bStedu  */
28f5df1827Smickey /*-
29f5df1827Smickey  * Copyright (c) 1996, 1998, 2000 The NetBSD Foundation, Inc.
30f5df1827Smickey  * All rights reserved.
31f5df1827Smickey  *
32f5df1827Smickey  * This code is derived from software contributed to The NetBSD Foundation
33f5df1827Smickey  * by Jason R. Thorpe.
34f5df1827Smickey  *
35f5df1827Smickey  * Redistribution and use in source and binary forms, with or without
36f5df1827Smickey  * modification, are permitted provided that the following conditions
37f5df1827Smickey  * are met:
38f5df1827Smickey  * 1. Redistributions of source code must retain the above copyright
39f5df1827Smickey  *    notice, this list of conditions and the following disclaimer.
40f5df1827Smickey  * 2. Redistributions in binary form must reproduce the above copyright
41f5df1827Smickey  *    notice, this list of conditions and the following disclaimer in the
42f5df1827Smickey  *    documentation and/or other materials provided with the distribution.
43f5df1827Smickey  *
44f5df1827Smickey  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
45f5df1827Smickey  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46f5df1827Smickey  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
47f5df1827Smickey  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
48f5df1827Smickey  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49f5df1827Smickey  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50f5df1827Smickey  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51f5df1827Smickey  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52f5df1827Smickey  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53f5df1827Smickey  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
54f5df1827Smickey  * POSSIBILITY OF SUCH DAMAGE.
55f5df1827Smickey  */
56f5df1827Smickey 
57f5df1827Smickey #include <sys/param.h>
58f5df1827Smickey #include <sys/systm.h>
59f5df1827Smickey #include <sys/device.h>
609bd9556bStedu #include <sys/timeout.h>
61f5df1827Smickey 
62f5df1827Smickey #include <machine/bus.h>
63f5df1827Smickey 
64f5df1827Smickey #include <dev/pci/pcivar.h>
65f5df1827Smickey #include <dev/pci/pcireg.h>
66f5df1827Smickey #include <dev/pci/pcidevs.h>
67f5df1827Smickey 
6840d7c10bSoga #include <dev/pci/agpvar.h>
69f3a3d527Skettenis #include <dev/pci/ppbreg.h>
7040d7c10bSoga 
719bd9556bStedu #include <dev/ic/i82802reg.h>
72f5df1827Smickey 
73f2fa622eSoga #include "agp.h"
74f2fa622eSoga 
75f5df1827Smickey /* XXX should be in dev/ic/i82424{reg.var}.h */
76f5df1827Smickey #define I82424_CPU_BCTL_REG		0x53
77f5df1827Smickey #define I82424_PCI_BCTL_REG		0x54
78f5df1827Smickey 
79f5df1827Smickey #define I82424_BCTL_CPUMEM_POSTEN	0x01
80f5df1827Smickey #define I82424_BCTL_CPUPCI_POSTEN	0x02
81f5df1827Smickey #define I82424_BCTL_PCIMEM_BURSTEN	0x01
82f5df1827Smickey #define I82424_BCTL_PCI_BURSTEN		0x02
83f5df1827Smickey 
8449163921Skettenis /* XXX should be in dev/ic/amd64htreg.h */
8549163921Skettenis #define AMD64HT_LDT0_BUS	0x94
8649163921Skettenis #define AMD64HT_LDT0_TYPE	0x98
8749163921Skettenis #define AMD64HT_LDT1_BUS	0xb4
8849163921Skettenis #define AMD64HT_LDT1_TYPE	0xb8
8949163921Skettenis #define AMD64HT_LDT2_BUS	0xd4
9049163921Skettenis #define AMD64HT_LDT2_TYPE	0xd8
912adbde2cSkettenis #define AMD64HT_LDT3_BUS	0xf4
922adbde2cSkettenis #define AMD64HT_LDT3_TYPE	0xf8
9349163921Skettenis 
942adbde2cSkettenis #define AMD64HT_NUM_LDT		4
9549163921Skettenis 
9649163921Skettenis #define AMD64HT_LDT_TYPE_MASK		0x0000001f
9749163921Skettenis #define  AMD64HT_LDT_INIT_COMPLETE	0x00000002
9849163921Skettenis #define  AMD64HT_LDT_NC			0x00000004
9949163921Skettenis 
10049163921Skettenis #define AMD64HT_LDT_SEC_BUS_NUM(reg)	(((reg) >> 8) & 0xff)
10149163921Skettenis 
1029bd9556bStedu struct pchb_softc {
1039bd9556bStedu 	struct device sc_dev;
1049bd9556bStedu 
1059bd9556bStedu 	bus_space_tag_t sc_bt;
1069bd9556bStedu 	bus_space_handle_t sc_bh;
1079bd9556bStedu 
1086c9bc8d8Sderaadt 	/* rng stuff */
10975ba6986Sderaadt 	int sc_rng_active;
1106c9bc8d8Sderaadt 	int sc_rng_ax;
1116c9bc8d8Sderaadt 	int sc_rng_i;
1126c9bc8d8Sderaadt 	struct timeout sc_rng_to;
1139bd9556bStedu };
1149bd9556bStedu 
115e2b96ebfSderaadt int	pchbmatch(struct device *, void *, void *);
116e2b96ebfSderaadt void	pchbattach(struct device *, struct device *, void *);
11775ba6986Sderaadt int	pchbactivate(struct device *, int);
118f5df1827Smickey 
119*06a6f48eSmpi const struct cfattach pchb_ca = {
1202b3ec5f1Sderaadt 	sizeof(struct pchb_softc), pchbmatch, pchbattach, NULL,
12175ba6986Sderaadt 	pchbactivate
122f5df1827Smickey };
123f5df1827Smickey 
124f5df1827Smickey struct cfdriver pchb_cd = {
125f5df1827Smickey 	NULL, "pchb", DV_DULL
126f5df1827Smickey };
127f5df1827Smickey 
1286c9bc8d8Sderaadt int	pchb_print(void *, const char *);
1296c9bc8d8Sderaadt void	pchb_rnd(void *);
1306c9bc8d8Sderaadt void	pchb_amd64ht_attach(struct device *, struct pci_attach_args *, int);
1316c9bc8d8Sderaadt 
132f5df1827Smickey int
pchbmatch(struct device * parent,void * match,void * aux)1332bb6026aSjsg pchbmatch(struct device *parent, void *match, void *aux)
134f5df1827Smickey {
135f5df1827Smickey 	struct pci_attach_args *pa = aux;
136f5df1827Smickey 
137f5df1827Smickey 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
1386c9bc8d8Sderaadt 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_HOST)
139f5df1827Smickey 		return (1);
140f5df1827Smickey 
141f5df1827Smickey 	return (0);
142f5df1827Smickey }
143f5df1827Smickey 
144f5df1827Smickey void
pchbattach(struct device * parent,struct device * self,void * aux)1452bb6026aSjsg pchbattach(struct device *parent, struct device *self, void *aux)
146f5df1827Smickey {
1479bd9556bStedu 	struct pchb_softc *sc = (struct pchb_softc *)self;
148f5df1827Smickey 	struct pci_attach_args *pa = aux;
149f3a3d527Skettenis 	struct pcibus_attach_args pba;
150f3a3d527Skettenis 	pcireg_t bcreg, bir;
151f3a3d527Skettenis 	u_char pbnum;
152f3a3d527Skettenis 	pcitag_t tag;
1538f6e6e82Soga 	int i, r;
154f3a3d527Skettenis 	int doattach = 0;
155f5df1827Smickey 
156f5df1827Smickey 	switch (PCI_VENDOR(pa->pa_id)) {
15749163921Skettenis 	case PCI_VENDOR_AMD:
1581d396234Sderaadt 		printf("\n");
15949163921Skettenis 		switch (PCI_PRODUCT(pa->pa_id)) {
1603ddeb659Sjsg 		case PCI_PRODUCT_AMD_0F_HT:
1613ddeb659Sjsg 		case PCI_PRODUCT_AMD_10_HT:
16249163921Skettenis 			for (i = 0; i < AMD64HT_NUM_LDT; i++)
16349163921Skettenis 				pchb_amd64ht_attach(self, pa, i);
164f5df1827Smickey 			break;
165f5df1827Smickey 		}
166455e7457Stedu 		break;
167455e7457Stedu 	case PCI_VENDOR_INTEL:
1689bd9556bStedu 		switch (PCI_PRODUCT(pa->pa_id)) {
1699bd9556bStedu 		case PCI_PRODUCT_INTEL_82915G_HB:
170c839f1b1Skettenis 		case PCI_PRODUCT_INTEL_82945G_HB:
171bbdb0dbaSderaadt 		case PCI_PRODUCT_INTEL_82925X_HB:
1729bd9556bStedu 		case PCI_PRODUCT_INTEL_82955X_HB:
1739bd9556bStedu 			sc->sc_bt = pa->pa_memt;
1749bd9556bStedu 			if (bus_space_map(sc->sc_bt, I82802_IOBASE,
1756c9bc8d8Sderaadt 			    I82802_IOSIZE, 0, &sc->sc_bh))
1769bd9556bStedu 				break;
1779bd9556bStedu 
1789bd9556bStedu 			/* probe and init rng */
1799bd9556bStedu 			if (!(bus_space_read_1(sc->sc_bt, sc->sc_bh,
1806c9bc8d8Sderaadt 			    I82802_RNG_HWST) & I82802_RNG_HWST_PRESENT))
1819bd9556bStedu 				break;
1829bd9556bStedu 
1839bd9556bStedu 			/* enable RNG */
1849bd9556bStedu 			bus_space_write_1(sc->sc_bt, sc->sc_bh,
1859bd9556bStedu 			    I82802_RNG_HWST,
1869bd9556bStedu 			    bus_space_read_1(sc->sc_bt, sc->sc_bh,
1879bd9556bStedu 			    I82802_RNG_HWST) | I82802_RNG_HWST_ENABLE);
1889bd9556bStedu 
1899bd9556bStedu 			/* see if we can read anything */
1909bd9556bStedu 			for (i = 1000; i-- &&
1919bd9556bStedu 			    !(bus_space_read_1(sc->sc_bt, sc->sc_bh,
19227d3d16eStedu 			    I82802_RNG_RNGST) & I82802_RNG_RNGST_DATAV); )
1939bd9556bStedu 				DELAY(10);
1949bd9556bStedu 
1959bd9556bStedu 			if (!(bus_space_read_1(sc->sc_bt, sc->sc_bh,
1966c9bc8d8Sderaadt 			    I82802_RNG_RNGST) & I82802_RNG_RNGST_DATAV))
1979bd9556bStedu 				break;
1989bd9556bStedu 
1999bd9556bStedu 			r = bus_space_read_1(sc->sc_bt, sc->sc_bh,
2009bd9556bStedu 			    I82802_RNG_DATA);
2019bd9556bStedu 
2026c9bc8d8Sderaadt 			timeout_set(&sc->sc_rng_to, pchb_rnd, sc);
2036c9bc8d8Sderaadt 			sc->sc_rng_i = 4;
2049bd9556bStedu 			pchb_rnd(sc);
20575ba6986Sderaadt 			sc->sc_rng_active = 1;
2069bd9556bStedu 			break;
2079bd9556bStedu 		}
208bbdb0dbaSderaadt 		printf("\n");
209bbdb0dbaSderaadt 		break;
210f3a55cf2Skettenis 	case PCI_VENDOR_VIATECH:
211f3a55cf2Skettenis 		switch (PCI_PRODUCT(pa->pa_id)) {
212f3a3d527Skettenis 		case PCI_PRODUCT_VIATECH_VT8251_PCIE_0:
213f3a55cf2Skettenis 			/*
214f3a3d527Skettenis 			 * Bump the host bridge into PCI-PCI bridge
215f3a3d527Skettenis 			 * mode by clearing magic bit on the VLINK
216f3a3d527Skettenis 			 * device.  This allows us to read the bus
217f3a3d527Skettenis 			 * number for the PCI bus attached to this
218f3a3d527Skettenis 			 * host bridge.
219f3a55cf2Skettenis 			 */
220f3a3d527Skettenis 			tag = pci_make_tag(pa->pa_pc, 0, 17, 7);
221f3a3d527Skettenis 			bcreg = pci_conf_read(pa->pa_pc, tag, 0xfc);
222f3a55cf2Skettenis 			bcreg &= ~0x00000004; /* XXX Magic */
223f3a3d527Skettenis 			pci_conf_write(pa->pa_pc, tag, 0xfc, bcreg);
224f3a3d527Skettenis 
225f3a3d527Skettenis 			bir = pci_conf_read(pa->pa_pc,
226f3a3d527Skettenis 			    pa->pa_tag, PPB_REG_BUSINFO);
227f3a3d527Skettenis 			pbnum = PPB_BUSINFO_PRIMARY(bir);
228b2efff48Skettenis 			if (pbnum > 0)
229f3a3d527Skettenis 				doattach = 1;
230f3a3d527Skettenis 
231f3a3d527Skettenis 			/* Switch back to host bridge mode. */
232f3a3d527Skettenis 			bcreg |= 0x00000004; /* XXX Magic */
233f3a3d527Skettenis 			pci_conf_write(pa->pa_pc, tag, 0xfc, bcreg);
234f3a55cf2Skettenis 			break;
235f3a55cf2Skettenis 		}
236f3a55cf2Skettenis 		printf("\n");
237f3a55cf2Skettenis 		break;
238bbdb0dbaSderaadt 	default:
239bbdb0dbaSderaadt 		printf("\n");
240455e7457Stedu 		break;
24149163921Skettenis 	}
24240d7c10bSoga 
243f2fa622eSoga #if NAGP > 0
24440d7c10bSoga 	/*
245f3a3d527Skettenis 	 * Intel IGD have an odd interface and attach at vga, however,
2468f6e6e82Soga 	 * in that mode they don't have the AGP cap bit, so this
2478f6e6e82Soga 	 * test should be sufficient
24840d7c10bSoga 	 */
2498f6e6e82Soga 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_AGP,
25040d7c10bSoga 	    NULL, NULL) != 0) {
2518f6e6e82Soga 		struct agp_attach_args	aa;
2528f6e6e82Soga 		aa.aa_busname = "agp";
2538f6e6e82Soga 		aa.aa_pa = pa;
2548f6e6e82Soga 
2558f6e6e82Soga 		config_found(self, &aa, agpdev_print);
25640d7c10bSoga 	}
2578f6e6e82Soga #endif /* NAGP > 0 */
258f3a3d527Skettenis 
259f3a3d527Skettenis 	if (doattach == 0)
260f3a3d527Skettenis 		return;
261f3a3d527Skettenis 
262f3a3d527Skettenis 	bzero(&pba, sizeof(pba));
263f3a3d527Skettenis 	pba.pba_busname = "pci";
264f3a3d527Skettenis 	pba.pba_iot = pa->pa_iot;
265f3a3d527Skettenis 	pba.pba_memt = pa->pa_memt;
266f3a3d527Skettenis 	pba.pba_dmat = pa->pa_dmat;
2670371ddceSkettenis 	pba.pba_busex = pa->pa_busex;
268f3a3d527Skettenis 	pba.pba_domain = pa->pa_domain;
269f3a3d527Skettenis 	pba.pba_bus = pbnum;
270f3a3d527Skettenis 	pba.pba_pc = pa->pa_pc;
271f3a3d527Skettenis 	config_found(self, &pba, pchb_print);
272f5df1827Smickey }
273f5df1827Smickey 
274f5df1827Smickey int
pchbactivate(struct device * self,int act)27575ba6986Sderaadt pchbactivate(struct device *self, int act)
27675ba6986Sderaadt {
27775ba6986Sderaadt 	struct pchb_softc *sc = (struct pchb_softc *)self;
2784254557aSderaadt 	int rv = 0;
27975ba6986Sderaadt 
28075ba6986Sderaadt 	switch (act) {
28175ba6986Sderaadt 	case DVACT_RESUME:
28275ba6986Sderaadt 		/* re-enable RNG, if we have it */
28375ba6986Sderaadt 		if (sc->sc_rng_active)
28475ba6986Sderaadt 			bus_space_write_1(sc->sc_bt, sc->sc_bh,
28575ba6986Sderaadt 			    I82802_RNG_HWST,
28675ba6986Sderaadt 			    bus_space_read_1(sc->sc_bt, sc->sc_bh,
28775ba6986Sderaadt 			    I82802_RNG_HWST) | I82802_RNG_HWST_ENABLE);
2884254557aSderaadt 		rv = config_activate_children(self, act);
28975ba6986Sderaadt 		break;
29037ecb596Sderaadt 	default:
29137ecb596Sderaadt 		rv = config_activate_children(self, act);
29237ecb596Sderaadt 		break;
29375ba6986Sderaadt 	}
2944254557aSderaadt 	return (rv);
29575ba6986Sderaadt }
29675ba6986Sderaadt 
29775ba6986Sderaadt int
pchb_print(void * aux,const char * pnp)2982bb6026aSjsg pchb_print(void *aux, const char *pnp)
299f5df1827Smickey {
300f5df1827Smickey 	struct pcibus_attach_args *pba = aux;
301f5df1827Smickey 
302f5df1827Smickey 	if (pnp)
303f5df1827Smickey 		printf("%s at %s", pba->pba_busname, pnp);
304f5df1827Smickey 	printf(" bus %d", pba->pba_bus);
305f5df1827Smickey 	return (UNCONF);
306f5df1827Smickey }
30749163921Skettenis 
3086c9bc8d8Sderaadt /*
3096c9bc8d8Sderaadt  * Should do FIPS testing as per:
3106c9bc8d8Sderaadt  *	http://csrc.nist.gov/publications/fips/fips140-1/fips1401.pdf
3116c9bc8d8Sderaadt  */
3126c9bc8d8Sderaadt void
pchb_rnd(void * v)3136c9bc8d8Sderaadt pchb_rnd(void *v)
3146c9bc8d8Sderaadt {
3156c9bc8d8Sderaadt 	struct pchb_softc *sc = v;
3166c9bc8d8Sderaadt 
3176c9bc8d8Sderaadt 	/*
3186c9bc8d8Sderaadt 	 * Don't wait for data to be ready. If it's not there, we'll check
3196c9bc8d8Sderaadt 	 * next time.
3206c9bc8d8Sderaadt 	 */
3216c9bc8d8Sderaadt 	if ((bus_space_read_1(sc->sc_bt, sc->sc_bh, I82802_RNG_RNGST) &
3226c9bc8d8Sderaadt 	    I82802_RNG_RNGST_DATAV)) {
3236c9bc8d8Sderaadt 
3246c9bc8d8Sderaadt 		sc->sc_rng_ax = (sc->sc_rng_ax << 8) |
3256c9bc8d8Sderaadt 		    bus_space_read_1(sc->sc_bt, sc->sc_bh, I82802_RNG_DATA);
3266c9bc8d8Sderaadt 
3276c9bc8d8Sderaadt 		if (!sc->sc_rng_i--) {
3286c9bc8d8Sderaadt 			sc->sc_rng_i = 4;
3299e9abf5bSjasper 			enqueue_randomness(sc->sc_rng_ax);
3306c9bc8d8Sderaadt 		}
3316c9bc8d8Sderaadt 	}
3326c9bc8d8Sderaadt 
3336c9bc8d8Sderaadt 	timeout_add(&sc->sc_rng_to, 1);
3346c9bc8d8Sderaadt }
3356c9bc8d8Sderaadt 
33649163921Skettenis void
pchb_amd64ht_attach(struct device * self,struct pci_attach_args * pa,int i)33749163921Skettenis pchb_amd64ht_attach(struct device *self, struct pci_attach_args *pa, int i)
33849163921Skettenis {
33949163921Skettenis 	struct pcibus_attach_args pba;
34049163921Skettenis 	pcireg_t type, bus;
34149163921Skettenis 	int reg;
34249163921Skettenis 
34349163921Skettenis 	reg = AMD64HT_LDT0_TYPE + i * 0x20;
34449163921Skettenis 	type = pci_conf_read(pa->pa_pc, pa->pa_tag, reg);
34549163921Skettenis 	if ((type & AMD64HT_LDT_INIT_COMPLETE) == 0 ||
34649163921Skettenis 	    (type & AMD64HT_LDT_NC) == 0)
34749163921Skettenis 		return;
34849163921Skettenis 
34949163921Skettenis 	reg = AMD64HT_LDT0_BUS + i * 0x20;
35049163921Skettenis 	bus = pci_conf_read(pa->pa_pc, pa->pa_tag, reg);
35149163921Skettenis 	if (AMD64HT_LDT_SEC_BUS_NUM(bus) > 0) {
35259b42b62Skettenis 		bzero(&pba, sizeof(pba));
35349163921Skettenis 		pba.pba_busname = "pci";
35449163921Skettenis 		pba.pba_iot = pa->pa_iot;
35549163921Skettenis 		pba.pba_memt = pa->pa_memt;
35649163921Skettenis 		pba.pba_dmat = pa->pa_dmat;
3570371ddceSkettenis 		pba.pba_busex = pa->pa_busex;
3586c063806Sderaadt 		pba.pba_domain = pa->pa_domain;
35949163921Skettenis 		pba.pba_bus = AMD64HT_LDT_SEC_BUS_NUM(bus);
36049163921Skettenis 		pba.pba_pc = pa->pa_pc;
36149163921Skettenis 		config_found(self, &pba, pchb_print);
36249163921Skettenis 	}
36349163921Skettenis }
364