1*3d8817e4Smiod /* Table of opcodes for the Texas Instruments TMS320C54X 2*3d8817e4Smiod Copyright 1999, 2000, 2001 Free Software Foundation, Inc. 3*3d8817e4Smiod Contributed by Timothy Wall (twall@cygnus.com) 4*3d8817e4Smiod 5*3d8817e4Smiod This program is free software; you can redistribute it and/or modify 6*3d8817e4Smiod it under the terms of the GNU General Public License as published by 7*3d8817e4Smiod the Free Software Foundation; either version 2 of the License, or 8*3d8817e4Smiod (at your option) any later version. 9*3d8817e4Smiod 10*3d8817e4Smiod This program is distributed in the hope that it will be useful, 11*3d8817e4Smiod but WITHOUT ANY WARRANTY; without even the implied warranty of 12*3d8817e4Smiod MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13*3d8817e4Smiod GNU General Public License for more details. 14*3d8817e4Smiod 15*3d8817e4Smiod You should have received a copy of the GNU General Public License 16*3d8817e4Smiod along with this program; if not, write to the Free Software 17*3d8817e4Smiod Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA 18*3d8817e4Smiod 02110-1301, USA. */ 19*3d8817e4Smiod 20*3d8817e4Smiod #include "sysdep.h" 21*3d8817e4Smiod #include "dis-asm.h" 22*3d8817e4Smiod #include "opcode/tic54x.h" 23*3d8817e4Smiod 24*3d8817e4Smiod /* these are the only register names not found in mmregs */ 25*3d8817e4Smiod const symbol regs[] = { 26*3d8817e4Smiod { "AR0", 16 }, { "ar0", 16 }, 27*3d8817e4Smiod { "AR1", 17 }, { "ar1", 17 }, 28*3d8817e4Smiod { "AR2", 18 }, { "ar2", 18 }, 29*3d8817e4Smiod { "AR3", 19 }, { "ar3", 19 }, 30*3d8817e4Smiod { "AR4", 20 }, { "ar4", 20 }, 31*3d8817e4Smiod { "AR5", 21 }, { "ar5", 21 }, 32*3d8817e4Smiod { "AR6", 22 }, { "ar6", 22 }, 33*3d8817e4Smiod { "AR7", 23 }, { "ar7", 23 }, 34*3d8817e4Smiod { NULL, 0} 35*3d8817e4Smiod }; 36*3d8817e4Smiod 37*3d8817e4Smiod /* status bits, MM registers, condition codes, etc */ 38*3d8817e4Smiod /* some symbols are only valid for certain chips... */ 39*3d8817e4Smiod const symbol mmregs[] = { 40*3d8817e4Smiod { "IMR", 0 }, { "imr", 0 }, 41*3d8817e4Smiod { "IFR", 1 }, { "ifr", 1 }, 42*3d8817e4Smiod { "ST0", 6 }, { "st0", 6 }, 43*3d8817e4Smiod { "ST1", 7 }, { "st1", 7 }, 44*3d8817e4Smiod { "AL", 8 }, { "al", 8 }, 45*3d8817e4Smiod { "AH", 9 }, { "ah", 9 }, 46*3d8817e4Smiod { "AG", 10 }, { "ag", 10 }, 47*3d8817e4Smiod { "BL", 11 }, { "bl", 11 }, 48*3d8817e4Smiod { "BH", 12 }, { "bh", 12 }, 49*3d8817e4Smiod { "BG", 13 }, { "bg", 13 }, 50*3d8817e4Smiod { "T", 14 }, { "t", 14 }, 51*3d8817e4Smiod { "TRN", 15 }, { "trn", 15 }, 52*3d8817e4Smiod { "AR0", 16 }, { "ar0", 16 }, 53*3d8817e4Smiod { "AR1", 17 }, { "ar1", 17 }, 54*3d8817e4Smiod { "AR2", 18 }, { "ar2", 18 }, 55*3d8817e4Smiod { "AR3", 19 }, { "ar3", 19 }, 56*3d8817e4Smiod { "AR4", 20 }, { "ar4", 20 }, 57*3d8817e4Smiod { "AR5", 21 }, { "ar5", 21 }, 58*3d8817e4Smiod { "AR6", 22 }, { "ar6", 22 }, 59*3d8817e4Smiod { "AR7", 23 }, { "ar7", 23 }, 60*3d8817e4Smiod { "SP", 24 }, { "sp", 24 }, 61*3d8817e4Smiod { "BK", 25 }, { "bk", 25 }, 62*3d8817e4Smiod { "BRC", 26 }, { "brc", 26 }, 63*3d8817e4Smiod { "RSA", 27 }, { "rsa", 27 }, 64*3d8817e4Smiod { "REA", 28 }, { "rea", 28 }, 65*3d8817e4Smiod { "PMST",29 }, { "pmst",29 }, 66*3d8817e4Smiod { "XPC", 30 }, { "xpc", 30 }, /* 'c548 only */ 67*3d8817e4Smiod /* optional peripherals */ /* optional peripherals */ 68*3d8817e4Smiod { "M1F", 31 }, { "m1f", 31 }, 69*3d8817e4Smiod { "DRR0",0x20 }, { "drr0",0x20 }, 70*3d8817e4Smiod { "BDRR0",0x20 }, { "bdrr0",0x20 }, /* 'c543, 545 */ 71*3d8817e4Smiod { "DXR0",0x21 }, { "dxr0",0x21 }, 72*3d8817e4Smiod { "BDXR0",0x21 }, { "bdxr0",0x21 }, /* 'c543, 545 */ 73*3d8817e4Smiod { "SPC0",0x22 }, { "spc0",0x22 }, 74*3d8817e4Smiod { "BSPC0",0x22 }, { "bspc0",0x22 }, /* 'c543, 545 */ 75*3d8817e4Smiod { "SPCE0",0x23 }, { "spce0",0x23 }, 76*3d8817e4Smiod { "BSPCE0",0x23 }, { "bspce0",0x23 }, /* 'c543, 545 */ 77*3d8817e4Smiod { "TIM", 0x24 }, { "tim", 0x24 }, 78*3d8817e4Smiod { "PRD", 0x25 }, { "prd", 0x25 }, 79*3d8817e4Smiod { "TCR", 0x26 }, { "tcr", 0x26 }, 80*3d8817e4Smiod { "SWWSR",0x28 }, { "swwsr",0x28 }, 81*3d8817e4Smiod { "BSCR",0x29 }, { "bscr",0x29 }, 82*3d8817e4Smiod { "HPIC",0x2C }, { "hpic",0x2c }, 83*3d8817e4Smiod /* 'c541, 'c545 */ /* 'c541, 'c545 */ 84*3d8817e4Smiod { "DRR1",0x30 }, { "drr1",0x30 }, 85*3d8817e4Smiod { "DXR1",0x31 }, { "dxr1",0x31 }, 86*3d8817e4Smiod { "SPC1",0x32 }, { "spc1",0x32 }, 87*3d8817e4Smiod /* 'c542, 'c543 */ /* 'c542, 'c543 */ 88*3d8817e4Smiod { "TRCV",0x30 }, { "trcv",0x30 }, 89*3d8817e4Smiod { "TDXR",0x31 }, { "tdxr",0x31 }, 90*3d8817e4Smiod { "TSPC",0x32 }, { "tspc",0x32 }, 91*3d8817e4Smiod { "TCSR",0x33 }, { "tcsr",0x33 }, 92*3d8817e4Smiod { "TRTA",0x34 }, { "trta",0x34 }, 93*3d8817e4Smiod { "TRAD",0x35 }, { "trad",0x35 }, 94*3d8817e4Smiod { "AXR0",0x38 }, { "axr0",0x38 }, 95*3d8817e4Smiod { "BKX0",0x39 }, { "bkx0",0x39 }, 96*3d8817e4Smiod { "ARR0",0x3A }, { "arr0",0x3a }, 97*3d8817e4Smiod { "BKR0",0x3B }, { "bkr0",0x3b }, 98*3d8817e4Smiod /* 'c545, 'c546, 'c548 */ /* 'c545, 'c546, 'c548 */ 99*3d8817e4Smiod { "CLKMD",0x58 }, { "clkmd",0x58 }, 100*3d8817e4Smiod /* 'c548 */ /* 'c548 */ 101*3d8817e4Smiod { "AXR1",0x3C }, { "axr1",0x3c }, 102*3d8817e4Smiod { "BKX1",0x3D }, { "bkx1",0x3d }, 103*3d8817e4Smiod { "ARR1",0x3E }, { "arr1",0x3e }, 104*3d8817e4Smiod { "BKR1",0x3F }, { "bkr1",0x3f }, 105*3d8817e4Smiod { "BDRR1",0x40 }, { "bdrr1",0x40 }, 106*3d8817e4Smiod { "BDXR1",0x41 }, { "bdxr1",0x41 }, 107*3d8817e4Smiod { "BSPC1",0x42 }, { "bspc1",0x42 }, 108*3d8817e4Smiod { "BSPCE1",0x43 }, { "bspce1",0x43 }, 109*3d8817e4Smiod { NULL, 0}, 110*3d8817e4Smiod }; 111*3d8817e4Smiod 112*3d8817e4Smiod const symbol condition_codes[] = { 113*3d8817e4Smiod /* condition codes */ 114*3d8817e4Smiod { "UNC", 0 }, { "unc", 0 }, 115*3d8817e4Smiod #define CC1 0x40 116*3d8817e4Smiod #define CCB 0x08 117*3d8817e4Smiod #define CCEQ 0x05 118*3d8817e4Smiod #define CCNEQ 0x04 119*3d8817e4Smiod #define CCLT 0x03 120*3d8817e4Smiod #define CCLEQ 0x07 121*3d8817e4Smiod #define CCGT 0x06 122*3d8817e4Smiod #define CCGEQ 0x02 123*3d8817e4Smiod #define CCOV 0x70 124*3d8817e4Smiod #define CCNOV 0x60 125*3d8817e4Smiod #define CCBIO 0x03 126*3d8817e4Smiod #define CCNBIO 0x02 127*3d8817e4Smiod #define CCTC 0x30 128*3d8817e4Smiod #define CCNTC 0x20 129*3d8817e4Smiod #define CCC 0x0C 130*3d8817e4Smiod #define CCNC 0x08 131*3d8817e4Smiod { "aeq", CC1|CCEQ }, { "AEQ", CC1|CCEQ }, 132*3d8817e4Smiod { "aneq", CC1|CCNEQ }, { "ANEQ", CC1|CCNEQ }, 133*3d8817e4Smiod { "alt", CC1|CCLT }, { "ALT", CC1|CCLT }, 134*3d8817e4Smiod { "aleq", CC1|CCLEQ }, { "ALEQ", CC1|CCLEQ }, 135*3d8817e4Smiod { "agt", CC1|CCGT }, { "AGT", CC1|CCGT }, 136*3d8817e4Smiod { "ageq", CC1|CCGEQ }, { "AGEQ", CC1|CCGEQ }, 137*3d8817e4Smiod { "aov", CC1|CCOV }, { "AOV", CC1|CCOV }, 138*3d8817e4Smiod { "anov", CC1|CCNOV }, { "ANOV", CC1|CCNOV }, 139*3d8817e4Smiod { "beq", CC1|CCB|CCEQ }, { "BEQ", CC1|CCB|CCEQ }, 140*3d8817e4Smiod { "bneq", CC1|CCB|CCNEQ }, { "BNEQ", CC1|CCB|CCNEQ }, 141*3d8817e4Smiod { "blt", CC1|CCB|CCLT }, { "BLT", CC1|CCB|CCLT }, 142*3d8817e4Smiod { "bleq", CC1|CCB|CCLEQ }, { "BLEQ", CC1|CCB|CCLEQ }, 143*3d8817e4Smiod { "bgt", CC1|CCB|CCGT }, { "BGT", CC1|CCB|CCGT }, 144*3d8817e4Smiod { "bgeq", CC1|CCB|CCGEQ }, { "BGEQ", CC1|CCB|CCGEQ }, 145*3d8817e4Smiod { "bov", CC1|CCB|CCOV }, { "BOV", CC1|CCB|CCOV }, 146*3d8817e4Smiod { "bnov", CC1|CCB|CCNOV }, { "BNOV", CC1|CCB|CCNOV }, 147*3d8817e4Smiod { "tc", CCTC }, { "TC", CCTC }, 148*3d8817e4Smiod { "ntc", CCNTC }, { "NTC", CCNTC }, 149*3d8817e4Smiod { "c", CCC }, { "C", CCC }, 150*3d8817e4Smiod { "nc", CCNC }, { "NC", CCNC }, 151*3d8817e4Smiod { "bio", CCBIO }, { "BIO", CCBIO }, 152*3d8817e4Smiod { "nbio", CCNBIO }, { "NBIO", CCNBIO }, 153*3d8817e4Smiod { NULL, 0 } 154*3d8817e4Smiod }; 155*3d8817e4Smiod 156*3d8817e4Smiod const symbol cc2_codes[] = { 157*3d8817e4Smiod { "UNC", 0 }, { "unc", 0 }, 158*3d8817e4Smiod { "AEQ", 5 }, { "aeq", 5 }, 159*3d8817e4Smiod { "ANEQ", 4 }, { "aneq", 4 }, 160*3d8817e4Smiod { "AGT", 6 }, { "agt", 6 }, 161*3d8817e4Smiod { "ALT", 3 }, { "alt", 3 }, 162*3d8817e4Smiod { "ALEQ", 7 }, { "aleq", 7 }, 163*3d8817e4Smiod { "AGEQ", 2 }, { "ageq", 2 }, 164*3d8817e4Smiod { "BEQ", 13 }, { "beq", 13 }, 165*3d8817e4Smiod { "BNEQ", 12 },{ "bneq", 12 }, 166*3d8817e4Smiod { "BGT", 14 }, { "bgt", 14 }, 167*3d8817e4Smiod { "BLT", 11 }, { "blt", 11 }, 168*3d8817e4Smiod { "BLEQ", 15 },{ "bleq", 15 }, 169*3d8817e4Smiod { "BGEQ", 10 },{ "bgeq", 10 }, 170*3d8817e4Smiod { NULL, 0 }, 171*3d8817e4Smiod }; 172*3d8817e4Smiod 173*3d8817e4Smiod const symbol cc3_codes[] = { 174*3d8817e4Smiod { "EQ", 0x0000 }, { "eq", 0x0000 }, 175*3d8817e4Smiod { "LT", 0x0100 }, { "lt", 0x0100 }, 176*3d8817e4Smiod { "GT", 0x0200 }, { "gt", 0x0200 }, 177*3d8817e4Smiod { "NEQ", 0x0300 }, { "neq", 0x0300 }, 178*3d8817e4Smiod { "0", 0x0000 }, 179*3d8817e4Smiod { "1", 0x0100 }, 180*3d8817e4Smiod { "2", 0x0200 }, 181*3d8817e4Smiod { "3", 0x0300 }, 182*3d8817e4Smiod { "00", 0x0000 }, 183*3d8817e4Smiod { "01", 0x0100 }, 184*3d8817e4Smiod { "10", 0x0200 }, 185*3d8817e4Smiod { "11", 0x0300 }, 186*3d8817e4Smiod { NULL, 0 }, 187*3d8817e4Smiod }; 188*3d8817e4Smiod 189*3d8817e4Smiod /* FIXME -- also allow decimal digits */ 190*3d8817e4Smiod const symbol status_bits[] = { 191*3d8817e4Smiod /* status register 0 */ 192*3d8817e4Smiod { "TC", 12 }, { "tc", 12 }, 193*3d8817e4Smiod { "C", 11 }, { "c", 11 }, 194*3d8817e4Smiod { "OVA", 10 }, { "ova", 10 }, 195*3d8817e4Smiod { "OVB", 9 }, { "ovb", 9 }, 196*3d8817e4Smiod /* status register 1 */ 197*3d8817e4Smiod { "BRAF",15 }, { "braf",15 }, 198*3d8817e4Smiod { "CPL", 14 }, { "cpl", 14 }, 199*3d8817e4Smiod { "XF", 13 }, { "xf", 13 }, 200*3d8817e4Smiod { "HM", 12 }, { "hm", 12 }, 201*3d8817e4Smiod { "INTM",11 }, { "intm",11 }, 202*3d8817e4Smiod { "OVM", 9 }, { "ovm", 9 }, 203*3d8817e4Smiod { "SXM", 8 }, { "sxm", 8 }, 204*3d8817e4Smiod { "C16", 7 }, { "c16", 7 }, 205*3d8817e4Smiod { "FRCT", 6 }, { "frct", 6 }, 206*3d8817e4Smiod { "CMPT", 5 }, { "cmpt", 5 }, 207*3d8817e4Smiod { NULL, 0 }, 208*3d8817e4Smiod }; 209*3d8817e4Smiod 210*3d8817e4Smiod const char *misc_symbols[] = { 211*3d8817e4Smiod "ARP", "arp", 212*3d8817e4Smiod "DP", "dp", 213*3d8817e4Smiod "ASM", "asm", 214*3d8817e4Smiod "TS", "ts", 215*3d8817e4Smiod NULL 216*3d8817e4Smiod }; 217*3d8817e4Smiod 218*3d8817e4Smiod /* Due to the way instructions are hashed and scanned in 219*3d8817e4Smiod gas/config/tc-tic54x.c, all identically-named opcodes must be consecutively 220*3d8817e4Smiod placed 221*3d8817e4Smiod 222*3d8817e4Smiod Items marked with "PREFER" have been moved prior to a more costly 223*3d8817e4Smiod instruction with a similar operand format. 224*3d8817e4Smiod 225*3d8817e4Smiod Mnemonics which can take either a predefined symbol or a memory reference 226*3d8817e4Smiod as an argument are arranged so that the more restrictive (predefined 227*3d8817e4Smiod symbol) version is checked first (marked "SRC"). 228*3d8817e4Smiod */ 229*3d8817e4Smiod #define ZPAR 0,{OP_None} 230*3d8817e4Smiod #define REST 0,0,ZPAR 231*3d8817e4Smiod #define XREST ZPAR 232*3d8817e4Smiod const template tic54x_unknown_opcode = 233*3d8817e4Smiod { "???", 1,0,0,0x0000, 0x0000, {0}, 0, REST}; 234*3d8817e4Smiod const template tic54x_optab[] = { 235*3d8817e4Smiod /* these must precede bc/bcd, cc/ccd to avoid misinterpretation */ 236*3d8817e4Smiod { "fb", 2,1,1,0xF880, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST}, 237*3d8817e4Smiod { "fbd", 2,1,1,0xFA80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST}, 238*3d8817e4Smiod { "fcall", 2,1,1,0xF980, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST}, 239*3d8817e4Smiod { "fcalld",2,1,1,0xFB80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST}, 240*3d8817e4Smiod 241*3d8817e4Smiod { "abdst", 1,2,2,0xE300, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 242*3d8817e4Smiod { "abs", 1,1,2,0xF485, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 243*3d8817e4Smiod { "add", 1,1,3,0xF400, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 244*3d8817e4Smiod { "add", 1,2,3,0xF480, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 245*3d8817e4Smiod { "add", 1,2,2,0x0000, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 246*3d8817e4Smiod { "add", 1,3,3,0x0400, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST}, 247*3d8817e4Smiod { "add", 1,3,4,0x3C00, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 248*3d8817e4Smiod { "add", 1,3,3,0x9000, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST},/*PREFER*/ 249*3d8817e4Smiod { "add", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 250*3d8817e4Smiod FL_EXT|FL_SMR, 0x0C00, 0xFCE0, XREST}, 251*3d8817e4Smiod { "add", 1,3,3,0xA000, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 252*3d8817e4Smiod { "add", 2,2,4,0xF000, 0xFCF0, {OP_lk,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 0, REST}, 253*3d8817e4Smiod { "add", 2,3,4,0xF060, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 254*3d8817e4Smiod { "addc", 1,2,2,0x0600, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 255*3d8817e4Smiod { "addm", 2,2,2,0x6B00, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST}, 256*3d8817e4Smiod { "adds", 1,2,2,0x0200, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 257*3d8817e4Smiod { "and", 1,1,3,0xF080, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST}, 258*3d8817e4Smiod { "and", 1,2,2,0x1800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST }, 259*3d8817e4Smiod { "and", 2,2,4,0xF030, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 260*3d8817e4Smiod { "and", 2,3,4,0xF063, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 261*3d8817e4Smiod { "andm", 2,2,2,0x6800, 0xFF00, {OP_lk,OP_Smem}, FL_NR, REST}, 262*3d8817e4Smiod { "b", 2,1,1,0xF073, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST}, 263*3d8817e4Smiod { "bd", 2,1,1,0xF273, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST}, 264*3d8817e4Smiod { "bacc", 1,1,1,0xF4E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST}, 265*3d8817e4Smiod { "baccd", 1,1,1,0xF6E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST}, 266*3d8817e4Smiod { "banz", 2,2,2,0x6C00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_NR, REST}, 267*3d8817e4Smiod { "banzd", 2,2,2,0x6E00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_DELAY|FL_NR, REST}, 268*3d8817e4Smiod { "bc", 2,2,4,0xF800, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 269*3d8817e4Smiod B_BRANCH|FL_NR, REST}, 270*3d8817e4Smiod { "bcd", 2,2,4,0xFA00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 271*3d8817e4Smiod B_BRANCH|FL_DELAY|FL_NR, REST}, 272*3d8817e4Smiod { "bit", 1,2,2,0x9600, 0xFF00, {OP_Xmem,OP_BITC}, 0, REST}, 273*3d8817e4Smiod { "bitf", 2,2,2,0x6100, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST}, 274*3d8817e4Smiod { "bitt", 1,1,1,0x3400, 0xFF00, {OP_Smem}, FL_SMR, REST}, 275*3d8817e4Smiod { "cala", 1,1,1,0xF4E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST}, 276*3d8817e4Smiod { "calad", 1,1,1,0xF6E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST}, 277*3d8817e4Smiod { "call", 2,1,1,0xF074, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST}, 278*3d8817e4Smiod { "calld", 2,1,1,0xF274, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST}, 279*3d8817e4Smiod { "cc", 2,2,4,0xF900, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 280*3d8817e4Smiod B_BRANCH|FL_NR, REST}, 281*3d8817e4Smiod { "ccd", 2,2,4,0xFB00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC}, 282*3d8817e4Smiod B_BRANCH|FL_DELAY|FL_NR, REST}, 283*3d8817e4Smiod { "cmpl", 1,1,2,0xF493, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 284*3d8817e4Smiod { "cmpm", 2,2,2,0x6000, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST}, 285*3d8817e4Smiod { "cmpr", 1,2,2,0xF4A8, 0xFCF8, {OP_CC3,OP_ARX}, FL_NR, REST}, 286*3d8817e4Smiod { "cmps", 1,2,2,0x8E00, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 287*3d8817e4Smiod { "dadd", 1,2,3,0x5000, 0xFC00, {OP_Lmem,OP_SRC,OPT|OP_DST}, 0, REST}, 288*3d8817e4Smiod { "dadst", 1,2,2,0x5A00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 289*3d8817e4Smiod { "delay", 1,1,1,0x4D00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 290*3d8817e4Smiod { "dld", 1,2,2,0x5600, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 291*3d8817e4Smiod { "drsub", 1,2,2,0x5800, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST}, 292*3d8817e4Smiod { "dsadt", 1,2,2,0x5E00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 293*3d8817e4Smiod { "dst", 1,2,2,0x4E00, 0xFE00, {OP_SRC1,OP_Lmem}, FL_NR, REST}, 294*3d8817e4Smiod { "dsub", 1,2,2,0x5400, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST}, 295*3d8817e4Smiod { "dsubt", 1,2,2,0x5C00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST}, 296*3d8817e4Smiod { "estop", 1,0,0,0xF4F0, 0xFFFF, {OP_None}, 0, REST}, /* undocumented */ 297*3d8817e4Smiod { "exp", 1,1,1,0xF48E, 0xFEFF, {OP_SRC1}, 0, REST}, 298*3d8817e4Smiod { "fbacc", 1,1,1,0xF4E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST}, 299*3d8817e4Smiod { "fbaccd",1,1,1,0xF6E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST}, 300*3d8817e4Smiod { "fcala", 1,1,1,0xF4E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST}, 301*3d8817e4Smiod { "fcalad",1,1,1,0xF6E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST}, 302*3d8817e4Smiod { "firs", 2,3,3,0xE000, 0xFF00, {OP_Xmem,OP_Ymem,OP_pmad}, 0, REST}, 303*3d8817e4Smiod { "frame", 1,1,1,0xEE00, 0xFF00, {OP_k8}, 0, REST}, 304*3d8817e4Smiod { "fret", 1,0,0,0xF4E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST}, 305*3d8817e4Smiod { "fretd", 1,0,0,0xF6E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST}, 306*3d8817e4Smiod { "frete", 1,0,0,0xF4E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST}, 307*3d8817e4Smiod { "freted",1,0,0,0xF6E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST}, 308*3d8817e4Smiod { "idle", 1,1,1,0xF4E1, 0xFCFF, {OP_123}, FL_NR, REST}, 309*3d8817e4Smiod { "intr", 1,1,1,0xF7C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST}, 310*3d8817e4Smiod { "ld", 1,2,3,0xF482, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 311*3d8817e4Smiod { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OP_DST}, 0, REST},/*SRC*/ 312*3d8817e4Smiod /* alternate syntax */ 313*3d8817e4Smiod { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 314*3d8817e4Smiod { "ld", 1,2,2,0xE800, 0xFE00, {OP_k8u,OP_DST}, 0, REST},/*SRC*/ 315*3d8817e4Smiod { "ld", 1,2,2,0xED00, 0xFFE0, {OP_k5,OP_ASM}, 0, REST},/*SRC*/ 316*3d8817e4Smiod { "ld", 1,2,2,0xF4A0, 0xFFF8, {OP_k3,OP_ARP}, FL_NR, REST},/*SRC*/ 317*3d8817e4Smiod { "ld", 1,2,2,0xEA00, 0xFE00, {OP_k9,OP_DP}, FL_NR, REST},/*PREFER */ 318*3d8817e4Smiod { "ld", 1,2,2,0x3000, 0xFF00, {OP_Smem,OP_T}, FL_SMR, REST},/*SRC*/ 319*3d8817e4Smiod { "ld", 1,2,2,0x4600, 0xFF00, {OP_Smem,OP_DP}, FL_SMR, REST},/*SRC*/ 320*3d8817e4Smiod { "ld", 1,2,2,0x3200, 0xFF00, {OP_Smem,OP_ASM}, FL_SMR, REST},/*SRC*/ 321*3d8817e4Smiod { "ld", 1,2,2,0x1000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 322*3d8817e4Smiod { "ld", 1,3,3,0x1400, 0xFE00, {OP_Smem,OP_TS,OP_DST}, FL_SMR, REST}, 323*3d8817e4Smiod { "ld", 1,3,3,0x4400, 0xFE00, {OP_Smem,OP_16,OP_DST}, FL_SMR, REST}, 324*3d8817e4Smiod { "ld", 1,3,3,0x9400, 0xFE00, {OP_Xmem,OP_SHFT,OP_DST}, 0, REST},/*PREFER*/ 325*3d8817e4Smiod { "ld", 2,2,3,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_DST}, 326*3d8817e4Smiod FL_EXT|FL_SMR, 0x0C40, 0xFEE0, XREST}, 327*3d8817e4Smiod { "ld", 2,2,3,0xF020, 0xFEF0, {OP_lk,OPT|OP_SHFT,OP_DST}, 0, REST}, 328*3d8817e4Smiod { "ld", 2,3,3,0xF062, 0xFEFF, {OP_lk,OP_16,OP_DST}, 0, REST}, 329*3d8817e4Smiod { "ldm", 1,2,2,0x4800, 0xFE00, {OP_MMR,OP_DST}, 0, REST}, 330*3d8817e4Smiod { "ldr", 1,2,2,0x1600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 331*3d8817e4Smiod { "ldu", 1,2,2,0x1200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 332*3d8817e4Smiod { "ldx", 2,3,3,0xF062, 0xFEFF, {OP_xpmad_ms7,OP_16,OP_DST}, FL_FAR, REST},/*pseudo-op*/ 333*3d8817e4Smiod { "lms", 1,2,2,0xE100, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 334*3d8817e4Smiod { "ltd", 1,1,1,0x4C00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 335*3d8817e4Smiod { "mac", 1,2,2,0x2800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 336*3d8817e4Smiod { "mac", 1,3,4,0xB000, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 337*3d8817e4Smiod { "mac", 2,2,3,0xF067, 0xFCFF, {OP_lk,OP_SRC,OPT|OP_DST}, 0, REST}, 338*3d8817e4Smiod { "mac", 2,3,4,0x6400, 0xFC00, {OP_Smem,OP_lk,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 339*3d8817e4Smiod { "macr", 1,2,2,0x2A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 340*3d8817e4Smiod { "macr", 1,3,4,0xB400, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST},FL_SMR, REST}, 341*3d8817e4Smiod { "maca", 1,2,3,0xF488, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/ 342*3d8817e4Smiod { "maca", 1,1,2,0x3500, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 343*3d8817e4Smiod { "macar", 1,2,3,0xF489, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/ 344*3d8817e4Smiod { "macar", 1,1,2,0x3700, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 345*3d8817e4Smiod { "macd", 2,3,3,0x7A00, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST}, 346*3d8817e4Smiod { "macp", 2,3,3,0x7800, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST}, 347*3d8817e4Smiod { "macsu", 1,3,3,0xA600, 0xFE00, {OP_Xmem,OP_Ymem,OP_SRC1}, 0, REST}, 348*3d8817e4Smiod { "mar", 1,1,1,0x6D00, 0xFF00, {OP_Smem}, 0, REST}, 349*3d8817e4Smiod { "mas", 1,2,2,0x2C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 350*3d8817e4Smiod { "mas", 1,3,4,0xB800, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 351*3d8817e4Smiod { "masr", 1,2,2,0x2E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 352*3d8817e4Smiod { "masr", 1,3,4,0xBC00, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST}, 353*3d8817e4Smiod { "masa", 1,2,3,0xF48A, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST},/*SRC*/ 354*3d8817e4Smiod { "masa", 1,1,2,0x3300, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST}, 355*3d8817e4Smiod { "masar", 1,2,3,0xF48B, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST}, 356*3d8817e4Smiod { "max", 1,1,1,0xF486, 0xFEFF, {OP_DST}, 0, REST}, 357*3d8817e4Smiod { "min", 1,1,1,0xF487, 0xFEFF, {OP_DST}, 0, REST}, 358*3d8817e4Smiod { "mpy", 1,2,2,0x2000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 359*3d8817e4Smiod { "mpy", 1,3,3,0xA400, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 360*3d8817e4Smiod { "mpy", 2,3,3,0x6200, 0xFE00, {OP_Smem,OP_lk,OP_DST}, FL_SMR, REST}, 361*3d8817e4Smiod { "mpy", 2,2,2,0xF066, 0xFEFF, {OP_lk,OP_DST}, 0, REST}, 362*3d8817e4Smiod { "mpyr", 1,2,2,0x2200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 363*3d8817e4Smiod { "mpya", 1,1,1,0xF48C, 0xFEFF, {OP_DST}, 0, REST}, /*SRC*/ 364*3d8817e4Smiod { "mpya", 1,1,1,0x3100, 0xFF00, {OP_Smem}, FL_SMR, REST}, 365*3d8817e4Smiod { "mpyu", 1,2,2,0x2400, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 366*3d8817e4Smiod { "mvdd", 1,2,2,0xE500, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 367*3d8817e4Smiod { "mvdk", 2,2,2,0x7100, 0xFF00, {OP_Smem,OP_dmad}, FL_SMR, REST}, 368*3d8817e4Smiod { "mvdm", 2,2,2,0x7200, 0xFF00, {OP_dmad,OP_MMR}, 0, REST}, 369*3d8817e4Smiod { "mvdp", 2,2,2,0x7D00, 0xFF00, {OP_Smem,OP_pmad}, FL_SMR, REST}, 370*3d8817e4Smiod { "mvkd", 2,2,2,0x7000, 0xFF00, {OP_dmad,OP_Smem}, 0, REST}, 371*3d8817e4Smiod { "mvmd", 2,2,2,0x7300, 0xFF00, {OP_MMR,OP_dmad}, 0, REST}, 372*3d8817e4Smiod { "mvmm", 1,2,2,0xE700, 0xFF00, {OP_MMRX,OP_MMRY}, FL_NR, REST}, 373*3d8817e4Smiod { "mvpd", 2,2,2,0x7C00, 0xFF00, {OP_pmad,OP_Smem}, 0, REST}, 374*3d8817e4Smiod { "neg", 1,1,2,0xF484, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 375*3d8817e4Smiod { "nop", 1,0,0,0xF495, 0xFFFF, {OP_None}, 0, REST}, 376*3d8817e4Smiod { "norm", 1,1,2,0xF48F, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST}, 377*3d8817e4Smiod { "or", 1,1,3,0xF0A0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 378*3d8817e4Smiod { "or", 1,2,2,0x1A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 379*3d8817e4Smiod { "or", 2,2,4,0xF040, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 380*3d8817e4Smiod { "or", 2,3,4,0xF064, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 381*3d8817e4Smiod { "orm", 2,2,2,0x6900, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST}, 382*3d8817e4Smiod { "poly", 1,1,1,0x3600, 0xFF00, {OP_Smem}, FL_SMR, REST}, 383*3d8817e4Smiod { "popd", 1,1,1,0x8B00, 0xFF00, {OP_Smem}, 0, REST}, 384*3d8817e4Smiod { "popm", 1,1,1,0x8A00, 0xFF00, {OP_MMR}, 0, REST}, 385*3d8817e4Smiod { "portr", 2,2,2,0x7400, 0xFF00, {OP_PA,OP_Smem}, 0, REST}, 386*3d8817e4Smiod { "portw", 2,2,2,0x7500, 0xFF00, {OP_Smem,OP_PA}, FL_SMR, REST}, 387*3d8817e4Smiod { "pshd", 1,1,1,0x4B00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 388*3d8817e4Smiod { "pshm", 1,1,1,0x4A00, 0xFF00, {OP_MMR}, 0, REST}, 389*3d8817e4Smiod { "ret", 1,0,0,0xFC00, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 390*3d8817e4Smiod { "retd", 1,0,0,0xFE00, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 391*3d8817e4Smiod { "rc", 1,1,3,0xFC00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC}, 392*3d8817e4Smiod B_RET|FL_NR, REST}, 393*3d8817e4Smiod { "rcd", 1,1,3,0xFE00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC}, 394*3d8817e4Smiod B_RET|FL_DELAY|FL_NR, REST}, 395*3d8817e4Smiod { "reada", 1,1,1,0x7E00, 0xFF00, {OP_Smem}, 0, REST}, 396*3d8817e4Smiod { "reset", 1,0,0,0xF7E0, 0xFFFF, {OP_None}, FL_NR, REST}, 397*3d8817e4Smiod { "rete", 1,0,0,0xF4EB, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 398*3d8817e4Smiod { "reted", 1,0,0,0xF6EB, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 399*3d8817e4Smiod { "retf", 1,0,0,0xF49B, 0xFFFF, {OP_None}, B_RET|FL_NR, REST}, 400*3d8817e4Smiod { "retfd", 1,0,0,0xF69B, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST}, 401*3d8817e4Smiod { "rnd", 1,1,2,0xF49F, 0xFCFF, {OP_SRC,OPT|OP_DST}, FL_LP|FL_NR, REST}, 402*3d8817e4Smiod { "rol", 1,1,1,0xF491, 0xFEFF, {OP_SRC1}, 0, REST}, 403*3d8817e4Smiod { "roltc", 1,1,1,0xF492, 0xFEFF, {OP_SRC1}, 0, REST}, 404*3d8817e4Smiod { "ror", 1,1,1,0xF490, 0xFEFF, {OP_SRC1}, 0, REST}, 405*3d8817e4Smiod { "rpt", 1,1,1,0x4700, 0xFF00, {OP_Smem}, B_REPEAT|FL_NR|FL_SMR, REST}, 406*3d8817e4Smiod { "rpt", 1,1,1,0xEC00, 0xFF00, {OP_k8u}, B_REPEAT|FL_NR, REST}, 407*3d8817e4Smiod { "rpt", 2,1,1,0xF070, 0xFFFF, {OP_lku}, B_REPEAT|FL_NR, REST}, 408*3d8817e4Smiod { "rptb", 2,1,1,0xF072, 0xFFFF, {OP_pmad}, FL_NR, REST}, 409*3d8817e4Smiod { "rptbd", 2,1,1,0xF272, 0xFFFF, {OP_pmad}, FL_DELAY|FL_NR, REST}, 410*3d8817e4Smiod { "rptz", 2,2,2,0xF071, 0xFEFF, {OP_DST,OP_lku}, B_REPEAT|FL_NR, REST}, 411*3d8817e4Smiod { "rsbx", 1,1,2,0xF4B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST}, 412*3d8817e4Smiod { "saccd", 1,3,3,0x9E00, 0xFE00, {OP_SRC1,OP_Xmem,OP_CC2}, 0, REST}, 413*3d8817e4Smiod { "sat", 1,1,1,0xF483, 0xFEFF, {OP_SRC1}, 0, REST}, 414*3d8817e4Smiod { "sfta", 1,2,3,0xF460, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST}, 415*3d8817e4Smiod { "sftc", 1,1,1,0xF494, 0xFEFF, {OP_SRC1}, 0, REST}, 416*3d8817e4Smiod { "sftl", 1,2,3,0xF0E0, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST}, 417*3d8817e4Smiod { "sqdst", 1,2,2,0xE200, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST}, 418*3d8817e4Smiod { "squr", 1,2,2,0xF48D, 0xFEFF, {OP_A,OP_DST}, 0, REST},/*SRC*/ 419*3d8817e4Smiod { "squr", 1,2,2,0x2600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST}, 420*3d8817e4Smiod { "squra", 1,2,2,0x3800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 421*3d8817e4Smiod { "squrs", 1,2,2,0x3A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 422*3d8817e4Smiod { "srccd", 1,2,2,0x9D00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST}, 423*3d8817e4Smiod { "ssbx", 1,1,2,0xF5B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST}, 424*3d8817e4Smiod { "st", 1,2,2,0x8C00, 0xFF00, {OP_T,OP_Smem}, 0, REST}, 425*3d8817e4Smiod { "st", 1,2,2,0x8D00, 0xFF00, {OP_TRN,OP_Smem}, 0, REST}, 426*3d8817e4Smiod { "st", 2,2,2,0x7600, 0xFF00, {OP_lk,OP_Smem}, 0, REST}, 427*3d8817e4Smiod { "sth", 1,2,2,0x8200, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 428*3d8817e4Smiod { "sth", 1,3,3,0x8600, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST}, 429*3d8817e4Smiod { "sth", 1,3,3,0x9A00, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST}, 430*3d8817e4Smiod { "sth", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem}, 431*3d8817e4Smiod FL_EXT, 0x0C60, 0xFEE0, XREST}, 432*3d8817e4Smiod { "stl", 1,2,2,0x8000, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST}, 433*3d8817e4Smiod { "stl", 1,3,3,0x8400, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST}, 434*3d8817e4Smiod { "stl", 1,3,3,0x9800, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST}, 435*3d8817e4Smiod { "stl", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem}, 436*3d8817e4Smiod FL_EXT, 0x0C80, 0xFEE0, XREST }, 437*3d8817e4Smiod { "stlm", 1,2,2,0x8800, 0xFE00, {OP_SRC1,OP_MMR}, 0, REST}, 438*3d8817e4Smiod { "stm", 2,2,2,0x7700, 0xFF00, {OP_lk,OP_MMR}, 0, REST}, 439*3d8817e4Smiod { "strcd", 1,2,2,0x9C00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST}, 440*3d8817e4Smiod { "sub", 1,1,3,0xF420, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 441*3d8817e4Smiod { "sub", 1,2,3,0xF481, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/ 442*3d8817e4Smiod { "sub", 1,2,2,0x0800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 443*3d8817e4Smiod { "sub", 1,3,3,0x0C00, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST}, 444*3d8817e4Smiod { "sub", 1,3,4,0x4000, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST}, 445*3d8817e4Smiod { "sub", 1,3,3,0x9200, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST}, /*PREFER*/ 446*3d8817e4Smiod { "sub", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 447*3d8817e4Smiod FL_EXT|FL_SMR, 0x0C20, 0xFCE0, XREST}, 448*3d8817e4Smiod { "sub", 1,3,3,0xA200, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST}, 449*3d8817e4Smiod { "sub", 2,2,4,0xF010, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 450*3d8817e4Smiod { "sub", 2,3,4,0xF061, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 451*3d8817e4Smiod { "subb", 1,2,2,0x0E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 452*3d8817e4Smiod { "subc", 1,2,2,0x1E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 453*3d8817e4Smiod { "subs", 1,2,2,0x0A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 454*3d8817e4Smiod { "trap", 1,1,1,0xF4C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST}, 455*3d8817e4Smiod { "writa", 1,1,1,0x7F00, 0xFF00, {OP_Smem}, FL_SMR, REST}, 456*3d8817e4Smiod { "xc", 1,2,4,0xFD00, 0xFD00, {OP_12,OP_CC,OPT|OP_CC,OPT|OP_CC}, FL_NR, REST}, 457*3d8817e4Smiod { "xor", 1,1,3,0xF0C0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/ 458*3d8817e4Smiod { "xor", 1,2,2,0x1C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST}, 459*3d8817e4Smiod { "xor", 2,2,4,0xF050, 0xFCF0, {OP_lku,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST}, 460*3d8817e4Smiod { "xor", 2,3,4,0xF065, 0xFCFF, {OP_lku,OP_16,OP_SRC,OPT|OP_DST}, 0, REST}, 461*3d8817e4Smiod { "xorm", 2,2,2,0x6A00, 0xFF00, {OP_lku,OP_Smem}, FL_NR|FL_SMR, REST}, 462*3d8817e4Smiod { NULL, 0,0,0,0,0, {}, 0, REST}, 463*3d8817e4Smiod }; 464*3d8817e4Smiod 465*3d8817e4Smiod /* assume all parallel instructions have at least three operands */ 466*3d8817e4Smiod const template tic54x_paroptab[] = { 467*3d8817e4Smiod { "ld",1,1,2,0xA800, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 468*3d8817e4Smiod "mac", {OP_Ymem,OPT|OP_RND},}, 469*3d8817e4Smiod { "ld",1,1,2,0xAA00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 470*3d8817e4Smiod "macr", {OP_Ymem,OPT|OP_RND},}, 471*3d8817e4Smiod { "ld",1,1,2,0xAC00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 472*3d8817e4Smiod "mas", {OP_Ymem,OPT|OP_RND},}, 473*3d8817e4Smiod { "ld",1,1,2,0xAE00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0, 474*3d8817e4Smiod "masr", {OP_Ymem,OPT|OP_RND},}, 475*3d8817e4Smiod { "st",1,2,2,0xC000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 476*3d8817e4Smiod "add", {OP_Xmem,OP_DST}, }, 477*3d8817e4Smiod { "st",1,2,2,0xC800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 478*3d8817e4Smiod "ld", {OP_Xmem,OP_DST}, }, 479*3d8817e4Smiod { "st",1,2,2,0xE400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 480*3d8817e4Smiod "ld", {OP_Xmem,OP_T}, }, 481*3d8817e4Smiod { "st",1,2,2,0xD000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 482*3d8817e4Smiod "mac", {OP_Xmem,OP_DST}, }, 483*3d8817e4Smiod { "st",1,2,2,0xD400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 484*3d8817e4Smiod "macr", {OP_Xmem,OP_DST}, }, 485*3d8817e4Smiod { "st",1,2,2,0xD800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 486*3d8817e4Smiod "mas", {OP_Xmem,OP_DST}, }, 487*3d8817e4Smiod { "st",1,2,2,0xDC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 488*3d8817e4Smiod "masr", {OP_Xmem,OP_DST}, }, 489*3d8817e4Smiod { "st",1,2,2,0xCC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 490*3d8817e4Smiod "mpy", {OP_Xmem,OP_DST}, }, 491*3d8817e4Smiod { "st",1,2,2,0xC400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0, 492*3d8817e4Smiod "sub", {OP_Xmem,OP_DST}, }, 493*3d8817e4Smiod { NULL, 0, 0, 0, 0, 0, {0,0,0,0}, 0, REST }, 494*3d8817e4Smiod }; 495