1*3d8817e4Smiod /* d30v-opc.c -- D30V opcode list
2*3d8817e4Smiod Copyright 1997, 1998, 1999, 2000, 2005 Free Software Foundation, Inc.
3*3d8817e4Smiod Written by Martin Hunt, Cygnus Support
4*3d8817e4Smiod
5*3d8817e4Smiod This file is part of GDB, GAS, and the GNU binutils.
6*3d8817e4Smiod
7*3d8817e4Smiod GDB, GAS, and the GNU binutils are free software; you can redistribute
8*3d8817e4Smiod them and/or modify them under the terms of the GNU General Public
9*3d8817e4Smiod License as published by the Free Software Foundation; either version
10*3d8817e4Smiod 2, or (at your option) any later version.
11*3d8817e4Smiod
12*3d8817e4Smiod GDB, GAS, and the GNU binutils are distributed in the hope that they
13*3d8817e4Smiod will be useful, but WITHOUT ANY WARRANTY; without even the implied
14*3d8817e4Smiod warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
15*3d8817e4Smiod the GNU General Public License for more details.
16*3d8817e4Smiod
17*3d8817e4Smiod You should have received a copy of the GNU General Public License
18*3d8817e4Smiod along with this file; see the file COPYING. If not, write to the Free
19*3d8817e4Smiod Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20*3d8817e4Smiod MA 02110-1301, USA. */
21*3d8817e4Smiod
22*3d8817e4Smiod #include <stdio.h>
23*3d8817e4Smiod #include "sysdep.h"
24*3d8817e4Smiod #include "opcode/d30v.h"
25*3d8817e4Smiod
26*3d8817e4Smiod /* This table is sorted.
27*3d8817e4Smiod If you add anything, it MUST be in alphabetical order.
28*3d8817e4Smiod The first field is the name the assembler uses when looking
29*3d8817e4Smiod up orcodes. The second field is the name the disassembler will use.
30*3d8817e4Smiod This allows the assembler to assemble references to r63 (for example)
31*3d8817e4Smiod or "sp". The disassembler will always use the preferred form (sp). */
32*3d8817e4Smiod const struct pd_reg pre_defined_registers[] =
33*3d8817e4Smiod {
34*3d8817e4Smiod { "a0", NULL, OPERAND_ACC + 0 },
35*3d8817e4Smiod { "a1", NULL, OPERAND_ACC + 1 },
36*3d8817e4Smiod { "bpc", NULL, OPERAND_CONTROL + 3 },
37*3d8817e4Smiod { "bpsw", NULL, OPERAND_CONTROL + 1 },
38*3d8817e4Smiod { "c", "c", OPERAND_FLAG + 7 },
39*3d8817e4Smiod { "cr0", "psw", OPERAND_CONTROL },
40*3d8817e4Smiod { "cr1", "bpsw", OPERAND_CONTROL + 1 },
41*3d8817e4Smiod { "cr10", "mod_s", OPERAND_CONTROL + 10 },
42*3d8817e4Smiod { "cr11", "mod_e", OPERAND_CONTROL + 11 },
43*3d8817e4Smiod { "cr12", NULL, OPERAND_CONTROL + 12 },
44*3d8817e4Smiod { "cr13", NULL, OPERAND_CONTROL + 13 },
45*3d8817e4Smiod { "cr14", "iba", OPERAND_CONTROL + 14 },
46*3d8817e4Smiod { "cr15", "eit_vb", OPERAND_CONTROL + 15 },
47*3d8817e4Smiod { "cr16", "int_s", OPERAND_CONTROL + 16 },
48*3d8817e4Smiod { "cr17", "int_m", OPERAND_CONTROL + 17 },
49*3d8817e4Smiod { "cr18", NULL, OPERAND_CONTROL + 18 },
50*3d8817e4Smiod { "cr19", NULL, OPERAND_CONTROL + 19 },
51*3d8817e4Smiod { "cr2", "pc", OPERAND_CONTROL + 2 },
52*3d8817e4Smiod { "cr20", NULL, OPERAND_CONTROL + 20 },
53*3d8817e4Smiod { "cr21", NULL, OPERAND_CONTROL + 21 },
54*3d8817e4Smiod { "cr22", NULL, OPERAND_CONTROL + 22 },
55*3d8817e4Smiod { "cr23", NULL, OPERAND_CONTROL + 23 },
56*3d8817e4Smiod { "cr24", NULL, OPERAND_CONTROL + 24 },
57*3d8817e4Smiod { "cr25", NULL, OPERAND_CONTROL + 25 },
58*3d8817e4Smiod { "cr26", NULL, OPERAND_CONTROL + 26 },
59*3d8817e4Smiod { "cr27", NULL, OPERAND_CONTROL + 27 },
60*3d8817e4Smiod { "cr28", NULL, OPERAND_CONTROL + 28 },
61*3d8817e4Smiod { "cr29", NULL, OPERAND_CONTROL + 29 },
62*3d8817e4Smiod { "cr3", "bpc", OPERAND_CONTROL + 3 },
63*3d8817e4Smiod { "cr30", NULL, OPERAND_CONTROL + 30 },
64*3d8817e4Smiod { "cr31", NULL, OPERAND_CONTROL + 31 },
65*3d8817e4Smiod { "cr32", NULL, OPERAND_CONTROL + 32 },
66*3d8817e4Smiod { "cr33", NULL, OPERAND_CONTROL + 33 },
67*3d8817e4Smiod { "cr34", NULL, OPERAND_CONTROL + 34 },
68*3d8817e4Smiod { "cr35", NULL, OPERAND_CONTROL + 35 },
69*3d8817e4Smiod { "cr36", NULL, OPERAND_CONTROL + 36 },
70*3d8817e4Smiod { "cr37", NULL, OPERAND_CONTROL + 37 },
71*3d8817e4Smiod { "cr38", NULL, OPERAND_CONTROL + 38 },
72*3d8817e4Smiod { "cr39", NULL, OPERAND_CONTROL + 39 },
73*3d8817e4Smiod { "cr4", "dpsw", OPERAND_CONTROL + 4 },
74*3d8817e4Smiod { "cr40", NULL, OPERAND_CONTROL + 40 },
75*3d8817e4Smiod { "cr41", NULL, OPERAND_CONTROL + 41 },
76*3d8817e4Smiod { "cr42", NULL, OPERAND_CONTROL + 42 },
77*3d8817e4Smiod { "cr43", NULL, OPERAND_CONTROL + 43 },
78*3d8817e4Smiod { "cr44", NULL, OPERAND_CONTROL + 44 },
79*3d8817e4Smiod { "cr45", NULL, OPERAND_CONTROL + 45 },
80*3d8817e4Smiod { "cr46", NULL, OPERAND_CONTROL + 46 },
81*3d8817e4Smiod { "cr47", NULL, OPERAND_CONTROL + 47 },
82*3d8817e4Smiod { "cr48", NULL, OPERAND_CONTROL + 48 },
83*3d8817e4Smiod { "cr49", NULL, OPERAND_CONTROL + 49 },
84*3d8817e4Smiod { "cr5","dpc", OPERAND_CONTROL + 5 },
85*3d8817e4Smiod { "cr50", NULL, OPERAND_CONTROL + 50 },
86*3d8817e4Smiod { "cr51", NULL, OPERAND_CONTROL + 51 },
87*3d8817e4Smiod { "cr52", NULL, OPERAND_CONTROL + 52 },
88*3d8817e4Smiod { "cr53", NULL, OPERAND_CONTROL + 53 },
89*3d8817e4Smiod { "cr54", NULL, OPERAND_CONTROL + 54 },
90*3d8817e4Smiod { "cr55", NULL, OPERAND_CONTROL + 55 },
91*3d8817e4Smiod { "cr56", NULL, OPERAND_CONTROL + 56 },
92*3d8817e4Smiod { "cr57", NULL, OPERAND_CONTROL + 57 },
93*3d8817e4Smiod { "cr58", NULL, OPERAND_CONTROL + 58 },
94*3d8817e4Smiod { "cr59", NULL, OPERAND_CONTROL + 59 },
95*3d8817e4Smiod { "cr6", NULL, OPERAND_CONTROL + 6 },
96*3d8817e4Smiod { "cr60", NULL, OPERAND_CONTROL + 60 },
97*3d8817e4Smiod { "cr61", NULL, OPERAND_CONTROL + 61 },
98*3d8817e4Smiod { "cr62", NULL, OPERAND_CONTROL + 62 },
99*3d8817e4Smiod { "cr63", NULL, OPERAND_CONTROL + 63 },
100*3d8817e4Smiod { "cr7", "rpt_c", OPERAND_CONTROL + 7 },
101*3d8817e4Smiod { "cr8", "rpt_s", OPERAND_CONTROL + 8 },
102*3d8817e4Smiod { "cr9", "rpt_e", OPERAND_CONTROL + 9 },
103*3d8817e4Smiod { "dpc", NULL, OPERAND_CONTROL + 5 },
104*3d8817e4Smiod { "dpsw", NULL, OPERAND_CONTROL + 4 },
105*3d8817e4Smiod { "eit_vb", NULL, OPERAND_CONTROL + 15 },
106*3d8817e4Smiod { "f0", NULL, OPERAND_FLAG + 0 },
107*3d8817e4Smiod { "f1", NULL, OPERAND_FLAG + 1 },
108*3d8817e4Smiod { "f2", NULL, OPERAND_FLAG + 2 },
109*3d8817e4Smiod { "f3", NULL, OPERAND_FLAG + 3 },
110*3d8817e4Smiod { "f4", "s", OPERAND_FLAG + 4 },
111*3d8817e4Smiod { "f5", "v", OPERAND_FLAG + 5 },
112*3d8817e4Smiod { "f6", "va", OPERAND_FLAG + 6 },
113*3d8817e4Smiod { "f7", "c", OPERAND_FLAG + 7 },
114*3d8817e4Smiod { "iba", NULL, OPERAND_CONTROL + 14 },
115*3d8817e4Smiod { "int_m", NULL, OPERAND_CONTROL + 17 },
116*3d8817e4Smiod { "int_s", NULL, OPERAND_CONTROL + 16 },
117*3d8817e4Smiod { "link", "r62", 62 },
118*3d8817e4Smiod { "mod_e", NULL, OPERAND_CONTROL + 11 },
119*3d8817e4Smiod { "mod_s", NULL, OPERAND_CONTROL + 10 },
120*3d8817e4Smiod { "pc", NULL, OPERAND_CONTROL + 2 },
121*3d8817e4Smiod { "psw", NULL, OPERAND_CONTROL },
122*3d8817e4Smiod { "pswh", NULL, OPERAND_CONTROL + MAX_CONTROL_REG + 2 },
123*3d8817e4Smiod { "pswl", NULL, OPERAND_CONTROL + MAX_CONTROL_REG + 1 },
124*3d8817e4Smiod { "r0", NULL, 0 },
125*3d8817e4Smiod { "r1", NULL, 1 },
126*3d8817e4Smiod { "r10", NULL, 10 },
127*3d8817e4Smiod { "r11", NULL, 11 },
128*3d8817e4Smiod { "r12", NULL, 12 },
129*3d8817e4Smiod { "r13", NULL, 13 },
130*3d8817e4Smiod { "r14", NULL, 14 },
131*3d8817e4Smiod { "r15", NULL, 15 },
132*3d8817e4Smiod { "r16", NULL, 16 },
133*3d8817e4Smiod { "r17", NULL, 17 },
134*3d8817e4Smiod { "r18", NULL, 18 },
135*3d8817e4Smiod { "r19", NULL, 19 },
136*3d8817e4Smiod { "r2", NULL, 2 },
137*3d8817e4Smiod { "r20", NULL, 20 },
138*3d8817e4Smiod { "r21", NULL, 21 },
139*3d8817e4Smiod { "r22", NULL, 22 },
140*3d8817e4Smiod { "r23", NULL, 23 },
141*3d8817e4Smiod { "r24", NULL, 24 },
142*3d8817e4Smiod { "r25", NULL, 25 },
143*3d8817e4Smiod { "r26", NULL, 26 },
144*3d8817e4Smiod { "r27", NULL, 27 },
145*3d8817e4Smiod { "r28", NULL, 28 },
146*3d8817e4Smiod { "r29", NULL, 29 },
147*3d8817e4Smiod { "r3", NULL, 3 },
148*3d8817e4Smiod { "r30", NULL, 30 },
149*3d8817e4Smiod { "r31", NULL, 31 },
150*3d8817e4Smiod { "r32", NULL, 32 },
151*3d8817e4Smiod { "r33", NULL, 33 },
152*3d8817e4Smiod { "r34", NULL, 34 },
153*3d8817e4Smiod { "r35", NULL, 35 },
154*3d8817e4Smiod { "r36", NULL, 36 },
155*3d8817e4Smiod { "r37", NULL, 37 },
156*3d8817e4Smiod { "r38", NULL, 38 },
157*3d8817e4Smiod { "r39", NULL, 39 },
158*3d8817e4Smiod { "r4", NULL, 4 },
159*3d8817e4Smiod { "r40", NULL, 40 },
160*3d8817e4Smiod { "r41", NULL, 41 },
161*3d8817e4Smiod { "r42", NULL, 42 },
162*3d8817e4Smiod { "r43", NULL, 43 },
163*3d8817e4Smiod { "r44", NULL, 44 },
164*3d8817e4Smiod { "r45", NULL, 45 },
165*3d8817e4Smiod { "r46", NULL, 46 },
166*3d8817e4Smiod { "r47", NULL, 47 },
167*3d8817e4Smiod { "r48", NULL, 48 },
168*3d8817e4Smiod { "r49", NULL, 49 },
169*3d8817e4Smiod { "r5", NULL, 5 },
170*3d8817e4Smiod { "r50", NULL, 50 },
171*3d8817e4Smiod { "r51", NULL, 51 },
172*3d8817e4Smiod { "r52", NULL, 52 },
173*3d8817e4Smiod { "r53", NULL, 53 },
174*3d8817e4Smiod { "r54", NULL, 54 },
175*3d8817e4Smiod { "r55", NULL, 55 },
176*3d8817e4Smiod { "r56", NULL, 56 },
177*3d8817e4Smiod { "r57", NULL, 57 },
178*3d8817e4Smiod { "r58", NULL, 58 },
179*3d8817e4Smiod { "r59", NULL, 59 },
180*3d8817e4Smiod { "r6", NULL, 6 },
181*3d8817e4Smiod { "r60", NULL, 60 },
182*3d8817e4Smiod { "r61", NULL, 61 },
183*3d8817e4Smiod { "r62", "link", 62 },
184*3d8817e4Smiod { "r63", "sp", 63 },
185*3d8817e4Smiod { "r7", NULL, 7 },
186*3d8817e4Smiod { "r8", NULL, 8 },
187*3d8817e4Smiod { "r9", NULL, 9 },
188*3d8817e4Smiod { "rpt_c", NULL, OPERAND_CONTROL + 7 },
189*3d8817e4Smiod { "rpt_e", NULL, OPERAND_CONTROL + 9 },
190*3d8817e4Smiod { "rpt_s", NULL, OPERAND_CONTROL + 8 },
191*3d8817e4Smiod { "s", NULL, OPERAND_FLAG + 4 },
192*3d8817e4Smiod { "sp", NULL, 63 },
193*3d8817e4Smiod { "v", NULL, OPERAND_FLAG + 5 },
194*3d8817e4Smiod { "va", NULL, OPERAND_FLAG + 6 },
195*3d8817e4Smiod };
196*3d8817e4Smiod
197*3d8817e4Smiod int
reg_name_cnt(void)198*3d8817e4Smiod reg_name_cnt (void)
199*3d8817e4Smiod {
200*3d8817e4Smiod return sizeof (pre_defined_registers) / sizeof (struct pd_reg);
201*3d8817e4Smiod }
202*3d8817e4Smiod
203*3d8817e4Smiod /* OPCODE TABLE.
204*3d8817e4Smiod The format of this table is defined in opcode/d30v.h. */
205*3d8817e4Smiod
206*3d8817e4Smiod const struct d30v_opcode d30v_opcode_table[] =
207*3d8817e4Smiod {
208*3d8817e4Smiod { "abs", IALU1, 0x8, { SHORT_U }, EITHER, 0, 0, 0 },
209*3d8817e4Smiod { "add", IALU1, 0x0, { SHORT_A, LONG}, EITHER, 0, FLAG_CVVA, 0 },
210*3d8817e4Smiod { "add2h", IALU1, 0x1, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
211*3d8817e4Smiod { "addc", IALU1, 0x4, { SHORT_A, LONG }, EITHER, FLAG_C, FLAG_CVVA, 0 },
212*3d8817e4Smiod { "addhlll", IALU1, 0x10, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
213*3d8817e4Smiod { "addhllh", IALU1, 0x11, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
214*3d8817e4Smiod { "addhlhl", IALU1, 0x12, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
215*3d8817e4Smiod { "addhlhh", IALU1, 0x13, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
216*3d8817e4Smiod { "addhhll", IALU1, 0x14, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
217*3d8817e4Smiod { "addhhlh", IALU1, 0x15, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
218*3d8817e4Smiod { "addhhhl", IALU1, 0x16, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
219*3d8817e4Smiod { "addhhhh", IALU1, 0x17, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
220*3d8817e4Smiod { "adds", IALU1, 0x6, { SHORT_A, LONG }, EITHER, 0, FLAG_CVVA, 0 },
221*3d8817e4Smiod { "adds2h", IALU1, 0x7, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
222*3d8817e4Smiod { "and", LOGIC, 0x18, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
223*3d8817e4Smiod { "andfg", LOGIC, 0x8, { SHORT_F }, EITHER, 0, 0, 0 },
224*3d8817e4Smiod { "avg", IALU1, 0xa, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
225*3d8817e4Smiod { "avg2h", IALU1, 0xb, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
226*3d8817e4Smiod { "bclr", LOGIC, 0x3, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
227*3d8817e4Smiod { "bnot", LOGIC, 0x1, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
228*3d8817e4Smiod { "bra", BRA, 0, { SHORT_B1, SHORT_B2r, LONG_Ur }, MU, FLAG_JMP, 0, RELOC_PCREL },
229*3d8817e4Smiod { "bratnz", BRA, 0x4, { SHORT_B3br, LONG_2br }, MU, FLAG_JMP, 0, RELOC_PCREL },
230*3d8817e4Smiod { "bratzr", BRA, 0x4, { SHORT_B3r, LONG_2r }, MU, FLAG_JMP, 0, RELOC_PCREL },
231*3d8817e4Smiod { "bset", LOGIC, 0x2, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
232*3d8817e4Smiod { "bsr", BRA, 0x2, { SHORT_B1, SHORT_B2r, LONG_Ur }, MU, FLAG_JSR, 0, RELOC_PCREL },
233*3d8817e4Smiod { "bsrtnz", BRA, 0x6, { SHORT_B3br, LONG_2br }, MU, FLAG_JSR, 0, RELOC_PCREL },
234*3d8817e4Smiod { "bsrtzr", BRA, 0x6, { SHORT_B3r, LONG_2r }, MU, FLAG_JSR, 0, RELOC_PCREL },
235*3d8817e4Smiod { "btst", LOGIC, 0, { SHORT_AF }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
236*3d8817e4Smiod { "cmp", LOGIC, 0xC, { SHORT_CMP, LONG_CMP }, EITHER, 0, 0, 0 },
237*3d8817e4Smiod { "cmpu", LOGIC, 0xD, { SHORT_CMPU, LONG_CMP }, EITHER, 0, 0, 0 },
238*3d8817e4Smiod { "dbra", BRA, 0x10, { SHORT_B3r, LONG_2r }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
239*3d8817e4Smiod { "dbrai", BRA, 0x14, { SHORT_D2r, LONG_Dr }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
240*3d8817e4Smiod { "dbsr", BRA, 0x12, { SHORT_B3r, LONG_2r }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
241*3d8817e4Smiod { "dbsri", BRA, 0x16, { SHORT_D2r, LONG_Dr }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
242*3d8817e4Smiod { "dbt", BRA, 0xb, { SHORT_NONE }, MU, FLAG_JSR, FLAG_LKR, 0 },
243*3d8817e4Smiod { "djmp", BRA, 0x11, { SHORT_B3, LONG_2 }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_ABS },
244*3d8817e4Smiod { "djmpi", BRA, 0x15, { SHORT_D2, LONG_D }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_ABS },
245*3d8817e4Smiod { "djsr", BRA, 0x13, { SHORT_B3, LONG_2 }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_ABS },
246*3d8817e4Smiod { "djsri", BRA, 0x17, { SHORT_D2, LONG_D }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_ABS },
247*3d8817e4Smiod { "jmp", BRA, 0x1, { SHORT_B1, SHORT_B2, LONG_U }, MU, FLAG_JMP, 0, RELOC_ABS },
248*3d8817e4Smiod { "jmptnz", BRA, 0x5, { SHORT_B3b, LONG_2b }, MU, FLAG_JMP, 0, RELOC_ABS },
249*3d8817e4Smiod { "jmptzr", BRA, 0x5, { SHORT_B3, LONG_2 }, MU, FLAG_JMP, 0, RELOC_ABS },
250*3d8817e4Smiod { "joinll", IALU1, 0xC, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
251*3d8817e4Smiod { "joinlh", IALU1, 0xD, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
252*3d8817e4Smiod { "joinhl", IALU1, 0xE, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
253*3d8817e4Smiod { "joinhh", IALU1, 0xF, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
254*3d8817e4Smiod { "jsr", BRA, 0x3, { SHORT_B1, SHORT_B2, LONG_U }, MU, FLAG_JSR, 0, RELOC_ABS },
255*3d8817e4Smiod { "jsrtnz", BRA, 0x7, { SHORT_B3b, LONG_2b }, MU, FLAG_JSR, 0, RELOC_ABS },
256*3d8817e4Smiod { "jsrtzr", BRA, 0x7, { SHORT_B3, LONG_2 }, MU, FLAG_JSR, 0, RELOC_ABS },
257*3d8817e4Smiod { "ld2h", IMEM, 0x3, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM, 0, 0 },
258*3d8817e4Smiod { "ld2w", IMEM, 0x6, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0, 0 },
259*3d8817e4Smiod { "ld4bh", IMEM, 0x5, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0, 0 },
260*3d8817e4Smiod { "ld4bhu", IMEM, 0xd, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM, 0, 0 },
261*3d8817e4Smiod { "ldb", IMEM, 0, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
262*3d8817e4Smiod { "ldbu", IMEM, 0x9, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
263*3d8817e4Smiod { "ldh", IMEM, 0x2, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
264*3d8817e4Smiod { "ldhh", IMEM, 0x1, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
265*3d8817e4Smiod { "ldhu", IMEM, 0xa, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
266*3d8817e4Smiod { "ldw", IMEM, 0x4, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
267*3d8817e4Smiod { "mac0", IALU2, 0x14, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
268*3d8817e4Smiod { "mac1", IALU2, 0x14, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
269*3d8817e4Smiod { "macs0", IALU2, 0x15, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
270*3d8817e4Smiod { "macs1", IALU2, 0x15, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
271*3d8817e4Smiod { "moddec", IMEM, 0x7, { SHORT_MODDEC }, MU, 0, 0, 0 },
272*3d8817e4Smiod { "modinc", IMEM, 0x7, { SHORT_MODINC }, MU, 0, 0, 0 },
273*3d8817e4Smiod { "msub0", IALU2, 0x16, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
274*3d8817e4Smiod { "msub1", IALU2, 0x16, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
275*3d8817e4Smiod { "msubs0", IALU2, 0x17, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
276*3d8817e4Smiod { "msubs1", IALU2, 0x17, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
277*3d8817e4Smiod { "mul", IALU2, 0x10, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
278*3d8817e4Smiod { "mul2h", IALU2, 0, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
279*3d8817e4Smiod { "mulhxll", IALU2, 0x4, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
280*3d8817e4Smiod { "mulhxlh", IALU2, 0x5, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
281*3d8817e4Smiod { "mulhxhl", IALU2, 0x6, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
282*3d8817e4Smiod { "mulhxhh", IALU2, 0x7, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
283*3d8817e4Smiod { "mulx", IALU2, 0x18, { SHORT_AA }, IU, FLAG_MUL32, 0, 0 },
284*3d8817e4Smiod { "mulx2h", IALU2, 0x1, { SHORT_A2 }, IU, FLAG_MUL16, 0, 0 },
285*3d8817e4Smiod { "mulxs", IALU2, 0x19, { SHORT_AA }, IU, FLAG_MUL32, 0, 0 },
286*3d8817e4Smiod { "mvfacc", IALU2, 0x1f, { SHORT_RA }, IU, 0, 0, 0 },
287*3d8817e4Smiod { "mvfsys", BRA, 0x1e, { SHORT_C1 }, MU, FLAG_ALL, FLAG_ALL, 0 },
288*3d8817e4Smiod { "mvtacc", IALU2, 0xf, { SHORT_AR }, IU, 0, 0, 0 },
289*3d8817e4Smiod { "mvtsys", BRA, 0xe, { SHORT_C2 }, MU, FLAG_ALL, FLAG_ALL, 0 },
290*3d8817e4Smiod { "nop", BRA, 0xF, { SHORT_NONE }, EITHER, 0, 0, 0 },
291*3d8817e4Smiod { "not", LOGIC, 0x19, { SHORT_U }, EITHER, 0, 0, 0 },
292*3d8817e4Smiod { "notfg", LOGIC, 0x9, { SHORT_UF }, EITHER, 0, 0, 0 },
293*3d8817e4Smiod { "or", LOGIC, 0x1a, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
294*3d8817e4Smiod { "orfg", LOGIC, 0xa, { SHORT_F }, EITHER, 0, 0, 0 },
295*3d8817e4Smiod { "reit", BRA, 0x8, { SHORT_NONE }, MU, FLAG_SM | FLAG_JMP, FLAG_SM | FLAG_LKR, 0 },
296*3d8817e4Smiod { "repeat", BRA, 0x18, { SHORT_D1r, LONG_2r }, MU, FLAG_RP, FLAG_RP, RELOC_PCREL },
297*3d8817e4Smiod { "repeati", BRA, 0x1a, { SHORT_D2Br, LONG_Dbr }, MU, FLAG_RP, FLAG_RP, RELOC_PCREL },
298*3d8817e4Smiod { "rot", LOGIC, 0x14, { SHORT_A }, EITHER, 0, 0, 0 },
299*3d8817e4Smiod { "rot2h", LOGIC, 0x15, { SHORT_A }, EITHER, 0, 0, 0 },
300*3d8817e4Smiod { "rtd", BRA, 0xa, { SHORT_NONE }, MU, FLAG_JMP, FLAG_LKR, 0 },
301*3d8817e4Smiod { "sat", IALU2, 0x8, { SHORT_A5 }, IU, 0, 0, 0 },
302*3d8817e4Smiod { "sat2h", IALU2, 0x9, { SHORT_A5 }, IU, 0, 0, 0 },
303*3d8817e4Smiod { "sathl", IALU2, 0x1c, { SHORT_A5 }, IU, FLAG_ADDSUBppp, 0, 0 },
304*3d8817e4Smiod { "sathh", IALU2, 0x1d, { SHORT_A5 }, IU, FLAG_ADDSUBppp, 0, 0 },
305*3d8817e4Smiod { "satz", IALU2, 0xa, { SHORT_A5 }, IU, 0, 0, 0 },
306*3d8817e4Smiod { "satz2h", IALU2, 0xb, { SHORT_A5 }, IU, 0, 0, 0 },
307*3d8817e4Smiod { "sra", LOGIC, 0x10, { SHORT_A }, EITHER, 0, 0, 0 },
308*3d8817e4Smiod { "sra2h", LOGIC, 0x11, { SHORT_A }, EITHER, 0, 0, 0 },
309*3d8817e4Smiod { "srahh", LOGIC, 0x5, { SHORT_A }, EITHER, 0, 0, 0 },
310*3d8817e4Smiod { "srahl", LOGIC, 0x4, { SHORT_A }, EITHER, 0, 0, 0 },
311*3d8817e4Smiod { "src", LOGIC, 0x16, { SHORT_A }, EITHER, FLAG_ADDSUBppp, 0, 0 },
312*3d8817e4Smiod { "srl", LOGIC, 0x12, { SHORT_A }, EITHER, 0, 0, 0 },
313*3d8817e4Smiod { "srl2h", LOGIC, 0x13, { SHORT_A }, EITHER, 0, 0, 0 },
314*3d8817e4Smiod { "srlhh", LOGIC, 0x7, { SHORT_A }, EITHER, 0, 0, 0 },
315*3d8817e4Smiod { "srlhl", LOGIC, 0x6, { SHORT_A }, EITHER, 0, 0, 0 },
316*3d8817e4Smiod { "st2h", IMEM, 0x13, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
317*3d8817e4Smiod { "st2w", IMEM, 0x16, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
318*3d8817e4Smiod { "st4hb", IMEM, 0x15, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
319*3d8817e4Smiod { "stb", IMEM, 0x10, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
320*3d8817e4Smiod { "sth", IMEM, 0x12, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
321*3d8817e4Smiod { "sthh", IMEM, 0x11, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
322*3d8817e4Smiod { "stw", IMEM, 0x14, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
323*3d8817e4Smiod { "sub", IALU1, 0x2, { SHORT_A, LONG}, EITHER, 0, FLAG_CVVA, 0 },
324*3d8817e4Smiod { "sub2h", IALU1, 0x3, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
325*3d8817e4Smiod { "subb", IALU1, 0x5, { SHORT_A, LONG}, EITHER, FLAG_C, FLAG_CVVA, 0 },
326*3d8817e4Smiod { "subhlll", IALU1, 0x18, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
327*3d8817e4Smiod { "subhllh", IALU1, 0x19, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
328*3d8817e4Smiod { "subhlhl", IALU1, 0x1a, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
329*3d8817e4Smiod { "subhlhh", IALU1, 0x1b, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
330*3d8817e4Smiod { "subhhll", IALU1, 0x1c, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
331*3d8817e4Smiod { "subhhlh", IALU1, 0x1d, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
332*3d8817e4Smiod { "subhhhl", IALU1, 0x1e, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
333*3d8817e4Smiod { "subhhhh", IALU1, 0x1f, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
334*3d8817e4Smiod { "trap", BRA, 0x9, { SHORT_B1, SHORT_T}, MU, FLAG_JSR, FLAG_SM | FLAG_LKR, 0 },
335*3d8817e4Smiod { "xor", LOGIC, 0x1b, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
336*3d8817e4Smiod { "xorfg", LOGIC, 0xb, { SHORT_F }, EITHER, 0, 0, 0 },
337*3d8817e4Smiod { NULL, 0, 0, { 0 }, 0, 0, 0, 0 },
338*3d8817e4Smiod };
339*3d8817e4Smiod
340*3d8817e4Smiod
341*3d8817e4Smiod /* Now define the operand types.
342*3d8817e4Smiod Format is length, bits, position, flags. */
343*3d8817e4Smiod
344*3d8817e4Smiod const struct d30v_operand d30v_operand_table[] =
345*3d8817e4Smiod {
346*3d8817e4Smiod #define UNUSED (0)
347*3d8817e4Smiod { 0, 0, 0, 0 },
348*3d8817e4Smiod #define Ra (UNUSED + 1)
349*3d8817e4Smiod { 6, 6, 0, OPERAND_REG | OPERAND_DEST },
350*3d8817e4Smiod #define Ra2 (Ra + 1)
351*3d8817e4Smiod { 6, 6, 0, OPERAND_REG | OPERAND_DEST | OPERAND_2REG },
352*3d8817e4Smiod #define Ra3 (Ra2 + 1)
353*3d8817e4Smiod { 6, 6, 0, OPERAND_REG },
354*3d8817e4Smiod #define Rb (Ra3 + 1)
355*3d8817e4Smiod { 6, 6, 6, OPERAND_REG },
356*3d8817e4Smiod #define Rb2 (Rb + 1)
357*3d8817e4Smiod { 6, 6, 6, OPERAND_REG | OPERAND_DEST },
358*3d8817e4Smiod #define Rc (Rb2 + 1)
359*3d8817e4Smiod { 6, 6, 12, OPERAND_REG },
360*3d8817e4Smiod #define Aa (Rc + 1)
361*3d8817e4Smiod { 6, 1, 0, OPERAND_ACC | OPERAND_REG | OPERAND_DEST },
362*3d8817e4Smiod #define Ab (Aa + 1)
363*3d8817e4Smiod { 6, 1, 6, OPERAND_ACC | OPERAND_REG },
364*3d8817e4Smiod #define IMM5 (Ab + 1)
365*3d8817e4Smiod { 6, 5, 12, OPERAND_NUM },
366*3d8817e4Smiod #define IMM5U (IMM5 + 1)
367*3d8817e4Smiod { 6, 5, 12, OPERAND_NUM | OPERAND_SIGNED }, /* Not used. */
368*3d8817e4Smiod #define IMM5S3 (IMM5U + 1)
369*3d8817e4Smiod { 6, 5, 12, OPERAND_NUM | OPERAND_SIGNED }, /* Not used. */
370*3d8817e4Smiod #define IMM6 (IMM5S3 + 1)
371*3d8817e4Smiod { 6, 6, 12, OPERAND_NUM | OPERAND_SIGNED },
372*3d8817e4Smiod #define IMM6U (IMM6 + 1)
373*3d8817e4Smiod { 6, 6, 0, OPERAND_NUM },
374*3d8817e4Smiod #define IMM6U2 (IMM6U + 1)
375*3d8817e4Smiod { 6, 6, 12, OPERAND_NUM },
376*3d8817e4Smiod #define REL6S3 (IMM6U2 + 1)
377*3d8817e4Smiod { 6, 6, 0, OPERAND_NUM | OPERAND_SHIFT | OPERAND_PCREL },
378*3d8817e4Smiod #define REL12S3 (REL6S3 + 1)
379*3d8817e4Smiod { 12, 12, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT | OPERAND_PCREL },
380*3d8817e4Smiod #define IMM12S3 (REL12S3 + 1)
381*3d8817e4Smiod { 12, 12, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT },
382*3d8817e4Smiod #define REL18S3 (IMM12S3 + 1)
383*3d8817e4Smiod { 18, 18, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT | OPERAND_PCREL },
384*3d8817e4Smiod #define IMM18S3 (REL18S3 + 1)
385*3d8817e4Smiod { 18, 18, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT },
386*3d8817e4Smiod #define REL32 (IMM18S3 + 1)
387*3d8817e4Smiod { 32, 32, 0, OPERAND_NUM | OPERAND_PCREL },
388*3d8817e4Smiod #define IMM32 (REL32 + 1)
389*3d8817e4Smiod { 32, 32, 0, OPERAND_NUM },
390*3d8817e4Smiod #define Fa (IMM32 + 1)
391*3d8817e4Smiod { 6, 3, 0, OPERAND_REG | OPERAND_FLAG | OPERAND_DEST },
392*3d8817e4Smiod #define Fb (Fa + 1)
393*3d8817e4Smiod { 6, 3, 6, OPERAND_REG | OPERAND_FLAG },
394*3d8817e4Smiod #define Fc (Fb + 1)
395*3d8817e4Smiod { 6, 3, 12, OPERAND_REG | OPERAND_FLAG },
396*3d8817e4Smiod #define ATSIGN (Fc + 1)
397*3d8817e4Smiod { 0, 0, 0, OPERAND_ATSIGN},
398*3d8817e4Smiod #define ATPAR (ATSIGN + 1) /* "@(" */
399*3d8817e4Smiod { 0, 0, 0, OPERAND_ATPAR},
400*3d8817e4Smiod #define PLUS (ATPAR + 1) /* Postincrement. */
401*3d8817e4Smiod { 0, 0, 0, OPERAND_PLUS},
402*3d8817e4Smiod #define MINUS (PLUS + 1) /* Postdecrement. */
403*3d8817e4Smiod { 0, 0, 0, OPERAND_MINUS},
404*3d8817e4Smiod #define ATMINUS (MINUS + 1) /* Predecrement. */
405*3d8817e4Smiod { 0, 0, 0, OPERAND_ATMINUS},
406*3d8817e4Smiod #define Ca (ATMINUS + 1) /* Control register. */
407*3d8817e4Smiod { 6, 6, 0, OPERAND_REG | OPERAND_CONTROL | OPERAND_DEST},
408*3d8817e4Smiod #define Cb (Ca + 1) /* Control register. */
409*3d8817e4Smiod { 6, 6, 6, OPERAND_REG | OPERAND_CONTROL},
410*3d8817e4Smiod #define CC (Cb + 1) /* Condition code (CMPcc and CMPUcc). */
411*3d8817e4Smiod { 3, 3, -3, OPERAND_NAME},
412*3d8817e4Smiod #define Fa2 (CC + 1) /* Flag register (CMPcc and CMPUcc). */
413*3d8817e4Smiod { 3, 3, 0, OPERAND_REG | OPERAND_FLAG | OPERAND_DEST},
414*3d8817e4Smiod #define Fake (Fa2 + 1) /* Place holder for "id" field in mvfsys and mvtsys. */
415*3d8817e4Smiod { 6, 2, 12, OPERAND_SPECIAL},
416*3d8817e4Smiod };
417*3d8817e4Smiod
418*3d8817e4Smiod /* Now we need to define the instruction formats. */
419*3d8817e4Smiod
420*3d8817e4Smiod const struct d30v_format d30v_format_table[] =
421*3d8817e4Smiod {
422*3d8817e4Smiod { 0, 0, { 0 } },
423*3d8817e4Smiod { SHORT_M, 0, { Ra, ATPAR, Rb, Rc } }, /* Ra,@(Rb,Rc) */
424*3d8817e4Smiod { SHORT_M, 1, { Ra, ATPAR, Rb, PLUS, Rc } }, /* Ra,@(Rb+,Rc) */
425*3d8817e4Smiod { SHORT_M, 2, { Ra, ATPAR, Rb, IMM6 } }, /* Ra,@(Rb,imm6) */
426*3d8817e4Smiod { SHORT_M, 3, { Ra, ATPAR, Rb, MINUS, Rc } }, /* Ra,@(Rb-,Rc) */
427*3d8817e4Smiod { SHORT_M2, 0, { Ra2, ATPAR, Rb, Rc } }, /* Ra,@(Rb,Rc) */
428*3d8817e4Smiod { SHORT_M2, 1, { Ra2, ATPAR, Rb, PLUS, Rc } },/* Ra,@(Rb+,Rc) */
429*3d8817e4Smiod { SHORT_M2, 2, { Ra2, ATPAR, Rb, IMM6 } }, /* Ra,@(Rb,imm6) */
430*3d8817e4Smiod { SHORT_M2, 3, { Ra2, ATPAR, Rb, MINUS, Rc } },/* Ra,@(Rb-,Rc) */
431*3d8817e4Smiod { SHORT_A, 0, { Ra, Rb, Rc } }, /* Ra,Rb,Rc */
432*3d8817e4Smiod { SHORT_A, 2, { Ra, Rb, IMM6 } }, /* Ra,Rb,imm6 */
433*3d8817e4Smiod { SHORT_B1, 0, { Rc } }, /* Rc */
434*3d8817e4Smiod { SHORT_B2, 2, { IMM18S3 } }, /* imm18 */
435*3d8817e4Smiod { SHORT_B2r, 2, { REL18S3 } }, /* rel18 */
436*3d8817e4Smiod { SHORT_B3, 0, { Ra3, Rc } }, /* Ra,Rc */
437*3d8817e4Smiod { SHORT_B3, 2, { Ra3, IMM12S3 } }, /* Ra,imm12 */
438*3d8817e4Smiod { SHORT_B3r, 0, { Ra3, Rc } }, /* Ra,Rc */
439*3d8817e4Smiod { SHORT_B3r, 2, { Ra3, REL12S3 } }, /* Ra,rel12 */
440*3d8817e4Smiod { SHORT_B3b, 1, { Ra3, Rc } }, /* Ra,Rc */
441*3d8817e4Smiod { SHORT_B3b, 3, { Ra3, IMM12S3 } }, /* Ra,imm12 */
442*3d8817e4Smiod { SHORT_B3br, 1, { Ra3, Rc } }, /* Ra,Rc */
443*3d8817e4Smiod { SHORT_B3br, 3, { Ra3, REL12S3 } }, /* Ra,rel12 */
444*3d8817e4Smiod { SHORT_D1r, 0, { Ra, Rc } }, /* Ra,Rc */
445*3d8817e4Smiod { SHORT_D1r, 2, { Ra, REL12S3 } }, /* Ra,rel12s3 */
446*3d8817e4Smiod { SHORT_D2, 0, { REL6S3, Rc } }, /* rel6s3,Rc */
447*3d8817e4Smiod { SHORT_D2, 2, { REL6S3, IMM12S3 } }, /* rel6s3,imm12s3 */
448*3d8817e4Smiod { SHORT_D2r, 0, { REL6S3, Rc } }, /* rel6s3,Rc */
449*3d8817e4Smiod { SHORT_D2r, 2, { REL6S3, REL12S3 } }, /* rel6s3,rel12s3 */
450*3d8817e4Smiod { SHORT_D2Br, 0, { IMM6U, Rc } }, /* imm6u,Rc */
451*3d8817e4Smiod { SHORT_D2Br, 2, { IMM6U, REL12S3 } }, /* imm6u,rel12s3 */
452*3d8817e4Smiod { SHORT_U, 0, { Ra, Rb } }, /* Ra,Rb */
453*3d8817e4Smiod { SHORT_F, 0, { Fa, Fb, Fc } }, /* Fa,Fb,Fc (orfg, xorfg) */
454*3d8817e4Smiod { SHORT_F, 2, { Fa, Fb, IMM6 } }, /* Fa,Fb,imm6 */
455*3d8817e4Smiod { SHORT_AF, 0, { Fa, Rb, Rc } }, /* Fa,Rb,Rc */
456*3d8817e4Smiod { SHORT_AF, 2, { Fa, Rb, IMM6 } }, /* Fa,Rb,imm6 */
457*3d8817e4Smiod { SHORT_T, 2, { IMM5 } }, /* imm5s3 (trap) */
458*3d8817e4Smiod { SHORT_A5, 0, { Ra, Rb, Rc } }, /* Ra,Rb,Rc */
459*3d8817e4Smiod { SHORT_A5, 2, { Ra, Rb, IMM5 } }, /* Ra,Rb,imm5 (sat*) */
460*3d8817e4Smiod { SHORT_CMP, 0, { CC, Fa2, Rb, Rc} }, /* CC Fa2,Rb,Rc */
461*3d8817e4Smiod { SHORT_CMP, 2, { CC, Fa2, Rb, IMM6} }, /* CC Fa2,Rb,imm6 */
462*3d8817e4Smiod { SHORT_CMPU, 0, { CC, Fa2, Rb, Rc} }, /* CC Fa2,Rb,Rc */
463*3d8817e4Smiod { SHORT_CMPU, 2, { CC, Fa2, Rb, IMM6U2} }, /* CC Fa2,Rb,imm6 */
464*3d8817e4Smiod { SHORT_A1, 1, { Ra, Rb, Rc } }, /* Ra,Rb,Rc for MAC where a=1 */
465*3d8817e4Smiod { SHORT_A1, 3, { Ra, Rb, IMM6 } }, /* Ra,Rb,imm6 for MAC where a=1 */
466*3d8817e4Smiod { SHORT_AA, 0, { Aa, Rb, Rc } }, /* Aa,Rb,Rc */
467*3d8817e4Smiod { SHORT_AA, 2, { Aa, Rb, IMM6 } }, /* Aa,Rb,imm6 */
468*3d8817e4Smiod { SHORT_RA, 0, { Ra, Ab, Rc } }, /* Ra,Ab,Rc */
469*3d8817e4Smiod { SHORT_RA, 2, { Ra, Ab, IMM6U2 } }, /* Ra,Ab,imm6u */
470*3d8817e4Smiod { SHORT_MODINC, 1, { Rb2, IMM5 } }, /* Rb2,imm5 (modinc) */
471*3d8817e4Smiod { SHORT_MODDEC, 3, { Rb2, IMM5 } }, /* Rb2,imm5 (moddec) */
472*3d8817e4Smiod { SHORT_C1, 0, { Ra, Cb, Fake } }, /* Ra,Cb (mvfsys) */
473*3d8817e4Smiod { SHORT_C2, 0, { Ca, Rb, Fake } }, /* Ca,Rb (mvtsys) */
474*3d8817e4Smiod { SHORT_UF, 0, { Fa, Fb } }, /* Fa,Fb (notfg) */
475*3d8817e4Smiod { SHORT_A2, 0, { Ra2, Rb, Rc } }, /* Ra2,Rb,Rc */
476*3d8817e4Smiod { SHORT_A2, 2, { Ra2, Rb, IMM6 } }, /* Ra2,Rb,imm6 */
477*3d8817e4Smiod { SHORT_NONE, 0, { 0 } }, /* no operands (nop, reit) */
478*3d8817e4Smiod { SHORT_AR, 0, { Aa, Rb, Rc } }, /* Aa,Rb,Rc */
479*3d8817e4Smiod { LONG, 2, { Ra, Rb, IMM32 } }, /* Ra,Rb,imm32 */
480*3d8817e4Smiod { LONG_U, 2, { IMM32 } }, /* imm32 */
481*3d8817e4Smiod { LONG_Ur, 2, { REL32 } }, /* rel32 */
482*3d8817e4Smiod { LONG_CMP, 2, { CC, Fa2, Rb, IMM32} }, /* CC Fa2,Rb,imm32 */
483*3d8817e4Smiod { LONG_M, 2, { Ra, ATPAR, Rb, IMM32 } }, /* Ra,@(Rb,imm32) */
484*3d8817e4Smiod { LONG_M2, 2, { Ra2, ATPAR, Rb, IMM32 } }, /* Ra,@(Rb,imm32) */
485*3d8817e4Smiod { LONG_2, 2, { Ra3, IMM32 } }, /* Ra,imm32 */
486*3d8817e4Smiod { LONG_2r, 2, { Ra3, REL32 } }, /* Ra,rel32 */
487*3d8817e4Smiod { LONG_2b, 3, { Ra3, IMM32 } }, /* Ra,imm32 */
488*3d8817e4Smiod { LONG_2br, 3, { Ra3, REL32 } }, /* Ra,rel32 */
489*3d8817e4Smiod { LONG_D, 2, { REL6S3, IMM32 } }, /* rel6s3,imm32 */
490*3d8817e4Smiod { LONG_Dr, 2, { REL6S3, REL32 } }, /* rel6s3,rel32 */
491*3d8817e4Smiod { LONG_Dbr, 2, { IMM6U, REL32 } }, /* imm6,rel32 */
492*3d8817e4Smiod { 0, 0, { 0 } },
493*3d8817e4Smiod };
494*3d8817e4Smiod
495*3d8817e4Smiod const char *d30v_ecc_names[] =
496*3d8817e4Smiod {
497*3d8817e4Smiod "al",
498*3d8817e4Smiod "tx",
499*3d8817e4Smiod "fx",
500*3d8817e4Smiod "xt",
501*3d8817e4Smiod "xf",
502*3d8817e4Smiod "tt",
503*3d8817e4Smiod "tf",
504*3d8817e4Smiod "res"
505*3d8817e4Smiod };
506*3d8817e4Smiod
507*3d8817e4Smiod const char *d30v_cc_names[] =
508*3d8817e4Smiod {
509*3d8817e4Smiod "eq",
510*3d8817e4Smiod "ne",
511*3d8817e4Smiod "gt",
512*3d8817e4Smiod "ge",
513*3d8817e4Smiod "lt",
514*3d8817e4Smiod "le",
515*3d8817e4Smiod "ps",
516*3d8817e4Smiod "ng",
517*3d8817e4Smiod NULL
518*3d8817e4Smiod };
519