109467b48Spatrick //===- llvm/lib/Target/ARM/ARMCallLowering.cpp - Call lowering ------------===//
209467b48Spatrick //
309467b48Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
409467b48Spatrick // See https://llvm.org/LICENSE.txt for license information.
509467b48Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
609467b48Spatrick //
709467b48Spatrick //===----------------------------------------------------------------------===//
809467b48Spatrick //
909467b48Spatrick /// \file
1009467b48Spatrick /// This file implements the lowering of LLVM calls to machine code calls for
1109467b48Spatrick /// GlobalISel.
1209467b48Spatrick //
1309467b48Spatrick //===----------------------------------------------------------------------===//
1409467b48Spatrick
1509467b48Spatrick #include "ARMCallLowering.h"
1609467b48Spatrick #include "ARMBaseInstrInfo.h"
1709467b48Spatrick #include "ARMISelLowering.h"
1809467b48Spatrick #include "ARMSubtarget.h"
1909467b48Spatrick #include "Utils/ARMBaseInfo.h"
2009467b48Spatrick #include "llvm/ADT/SmallVector.h"
2109467b48Spatrick #include "llvm/CodeGen/Analysis.h"
2209467b48Spatrick #include "llvm/CodeGen/CallingConvLower.h"
2309467b48Spatrick #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
2409467b48Spatrick #include "llvm/CodeGen/GlobalISel/Utils.h"
2509467b48Spatrick #include "llvm/CodeGen/LowLevelType.h"
2609467b48Spatrick #include "llvm/CodeGen/MachineBasicBlock.h"
2709467b48Spatrick #include "llvm/CodeGen/MachineFrameInfo.h"
2809467b48Spatrick #include "llvm/CodeGen/MachineFunction.h"
2909467b48Spatrick #include "llvm/CodeGen/MachineInstrBuilder.h"
3009467b48Spatrick #include "llvm/CodeGen/MachineMemOperand.h"
3109467b48Spatrick #include "llvm/CodeGen/MachineOperand.h"
3209467b48Spatrick #include "llvm/CodeGen/MachineRegisterInfo.h"
3309467b48Spatrick #include "llvm/CodeGen/TargetRegisterInfo.h"
3409467b48Spatrick #include "llvm/CodeGen/TargetSubtargetInfo.h"
3509467b48Spatrick #include "llvm/CodeGen/ValueTypes.h"
3609467b48Spatrick #include "llvm/IR/Attributes.h"
3709467b48Spatrick #include "llvm/IR/DataLayout.h"
3809467b48Spatrick #include "llvm/IR/DerivedTypes.h"
3909467b48Spatrick #include "llvm/IR/Function.h"
4009467b48Spatrick #include "llvm/IR/Type.h"
4109467b48Spatrick #include "llvm/IR/Value.h"
4209467b48Spatrick #include "llvm/Support/Casting.h"
4309467b48Spatrick #include "llvm/Support/LowLevelTypeImpl.h"
4409467b48Spatrick #include "llvm/Support/MachineValueType.h"
4509467b48Spatrick #include <algorithm>
4609467b48Spatrick #include <cassert>
4709467b48Spatrick #include <cstdint>
48*d415bd75Srobert #include <functional>
4909467b48Spatrick #include <utility>
5009467b48Spatrick
5109467b48Spatrick using namespace llvm;
5209467b48Spatrick
ARMCallLowering(const ARMTargetLowering & TLI)5309467b48Spatrick ARMCallLowering::ARMCallLowering(const ARMTargetLowering &TLI)
5409467b48Spatrick : CallLowering(&TLI) {}
5509467b48Spatrick
isSupportedType(const DataLayout & DL,const ARMTargetLowering & TLI,Type * T)5609467b48Spatrick static bool isSupportedType(const DataLayout &DL, const ARMTargetLowering &TLI,
5709467b48Spatrick Type *T) {
5809467b48Spatrick if (T->isArrayTy())
5909467b48Spatrick return isSupportedType(DL, TLI, T->getArrayElementType());
6009467b48Spatrick
6109467b48Spatrick if (T->isStructTy()) {
6209467b48Spatrick // For now we only allow homogeneous structs that we can manipulate with
6309467b48Spatrick // G_MERGE_VALUES and G_UNMERGE_VALUES
6409467b48Spatrick auto StructT = cast<StructType>(T);
6509467b48Spatrick for (unsigned i = 1, e = StructT->getNumElements(); i != e; ++i)
6609467b48Spatrick if (StructT->getElementType(i) != StructT->getElementType(0))
6709467b48Spatrick return false;
6809467b48Spatrick return isSupportedType(DL, TLI, StructT->getElementType(0));
6909467b48Spatrick }
7009467b48Spatrick
7109467b48Spatrick EVT VT = TLI.getValueType(DL, T, true);
7209467b48Spatrick if (!VT.isSimple() || VT.isVector() ||
7309467b48Spatrick !(VT.isInteger() || VT.isFloatingPoint()))
7409467b48Spatrick return false;
7509467b48Spatrick
7609467b48Spatrick unsigned VTSize = VT.getSimpleVT().getSizeInBits();
7709467b48Spatrick
7809467b48Spatrick if (VTSize == 64)
7909467b48Spatrick // FIXME: Support i64 too
8009467b48Spatrick return VT.isFloatingPoint();
8109467b48Spatrick
8209467b48Spatrick return VTSize == 1 || VTSize == 8 || VTSize == 16 || VTSize == 32;
8309467b48Spatrick }
8409467b48Spatrick
8509467b48Spatrick namespace {
8609467b48Spatrick
8709467b48Spatrick /// Helper class for values going out through an ABI boundary (used for handling
8809467b48Spatrick /// function return values and call parameters).
8973471bf0Spatrick struct ARMOutgoingValueHandler : public CallLowering::OutgoingValueHandler {
ARMOutgoingValueHandler__anona435726f0111::ARMOutgoingValueHandler9073471bf0Spatrick ARMOutgoingValueHandler(MachineIRBuilder &MIRBuilder,
9173471bf0Spatrick MachineRegisterInfo &MRI, MachineInstrBuilder &MIB)
9273471bf0Spatrick : OutgoingValueHandler(MIRBuilder, MRI), MIB(MIB) {}
9309467b48Spatrick
getStackAddress__anona435726f0111::ARMOutgoingValueHandler9409467b48Spatrick Register getStackAddress(uint64_t Size, int64_t Offset,
9573471bf0Spatrick MachinePointerInfo &MPO,
9673471bf0Spatrick ISD::ArgFlagsTy Flags) override {
9709467b48Spatrick assert((Size == 1 || Size == 2 || Size == 4 || Size == 8) &&
9809467b48Spatrick "Unsupported size");
9909467b48Spatrick
10009467b48Spatrick LLT p0 = LLT::pointer(0, 32);
10109467b48Spatrick LLT s32 = LLT::scalar(32);
102097a140dSpatrick auto SPReg = MIRBuilder.buildCopy(p0, Register(ARM::SP));
10309467b48Spatrick
104097a140dSpatrick auto OffsetReg = MIRBuilder.buildConstant(s32, Offset);
10509467b48Spatrick
106097a140dSpatrick auto AddrReg = MIRBuilder.buildPtrAdd(p0, SPReg, OffsetReg);
10709467b48Spatrick
10809467b48Spatrick MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
109097a140dSpatrick return AddrReg.getReg(0);
11009467b48Spatrick }
11109467b48Spatrick
assignValueToReg__anona435726f0111::ARMOutgoingValueHandler11209467b48Spatrick void assignValueToReg(Register ValVReg, Register PhysReg,
113*d415bd75Srobert CCValAssign VA) override {
11409467b48Spatrick assert(VA.isRegLoc() && "Value shouldn't be assigned to reg");
11509467b48Spatrick assert(VA.getLocReg() == PhysReg && "Assigning to the wrong reg?");
11609467b48Spatrick
11709467b48Spatrick assert(VA.getValVT().getSizeInBits() <= 64 && "Unsupported value size");
11809467b48Spatrick assert(VA.getLocVT().getSizeInBits() <= 64 && "Unsupported location size");
11909467b48Spatrick
12009467b48Spatrick Register ExtReg = extendRegister(ValVReg, VA);
12109467b48Spatrick MIRBuilder.buildCopy(PhysReg, ExtReg);
12209467b48Spatrick MIB.addUse(PhysReg, RegState::Implicit);
12309467b48Spatrick }
12409467b48Spatrick
assignValueToAddress__anona435726f0111::ARMOutgoingValueHandler12573471bf0Spatrick void assignValueToAddress(Register ValVReg, Register Addr, LLT MemTy,
12609467b48Spatrick MachinePointerInfo &MPO, CCValAssign &VA) override {
12709467b48Spatrick Register ExtReg = extendRegister(ValVReg, VA);
12809467b48Spatrick auto MMO = MIRBuilder.getMF().getMachineMemOperand(
12973471bf0Spatrick MPO, MachineMemOperand::MOStore, MemTy, Align(1));
13009467b48Spatrick MIRBuilder.buildStore(ExtReg, Addr, *MMO);
13109467b48Spatrick }
13209467b48Spatrick
assignCustomValue__anona435726f0111::ARMOutgoingValueHandler13373471bf0Spatrick unsigned assignCustomValue(CallLowering::ArgInfo &Arg,
134*d415bd75Srobert ArrayRef<CCValAssign> VAs,
135*d415bd75Srobert std::function<void()> *Thunk) override {
13609467b48Spatrick assert(Arg.Regs.size() == 1 && "Can't handle multple regs yet");
13709467b48Spatrick
13809467b48Spatrick CCValAssign VA = VAs[0];
13909467b48Spatrick assert(VA.needsCustom() && "Value doesn't need custom handling");
140097a140dSpatrick
141097a140dSpatrick // Custom lowering for other types, such as f16, is currently not supported
142097a140dSpatrick if (VA.getValVT() != MVT::f64)
143097a140dSpatrick return 0;
14409467b48Spatrick
14509467b48Spatrick CCValAssign NextVA = VAs[1];
14609467b48Spatrick assert(NextVA.needsCustom() && "Value doesn't need custom handling");
14709467b48Spatrick assert(NextVA.getValVT() == MVT::f64 && "Unsupported type");
14809467b48Spatrick
14909467b48Spatrick assert(VA.getValNo() == NextVA.getValNo() &&
15009467b48Spatrick "Values belong to different arguments");
15109467b48Spatrick
15209467b48Spatrick assert(VA.isRegLoc() && "Value should be in reg");
15309467b48Spatrick assert(NextVA.isRegLoc() && "Value should be in reg");
15409467b48Spatrick
15509467b48Spatrick Register NewRegs[] = {MRI.createGenericVirtualRegister(LLT::scalar(32)),
15609467b48Spatrick MRI.createGenericVirtualRegister(LLT::scalar(32))};
15709467b48Spatrick MIRBuilder.buildUnmerge(NewRegs, Arg.Regs[0]);
15809467b48Spatrick
15909467b48Spatrick bool IsLittle = MIRBuilder.getMF().getSubtarget<ARMSubtarget>().isLittle();
16009467b48Spatrick if (!IsLittle)
16109467b48Spatrick std::swap(NewRegs[0], NewRegs[1]);
16209467b48Spatrick
163*d415bd75Srobert if (Thunk) {
164*d415bd75Srobert *Thunk = [=]() {
16509467b48Spatrick assignValueToReg(NewRegs[0], VA.getLocReg(), VA);
16609467b48Spatrick assignValueToReg(NewRegs[1], NextVA.getLocReg(), NextVA);
167*d415bd75Srobert };
168*d415bd75Srobert return 1;
169*d415bd75Srobert }
170*d415bd75Srobert assignValueToReg(NewRegs[0], VA.getLocReg(), VA);
171*d415bd75Srobert assignValueToReg(NewRegs[1], NextVA.getLocReg(), NextVA);
17209467b48Spatrick return 1;
17309467b48Spatrick }
17409467b48Spatrick
17573471bf0Spatrick MachineInstrBuilder MIB;
17609467b48Spatrick };
17709467b48Spatrick
17809467b48Spatrick } // end anonymous namespace
17909467b48Spatrick
18009467b48Spatrick /// Lower the return value for the already existing \p Ret. This assumes that
18109467b48Spatrick /// \p MIRBuilder's insertion point is correct.
lowerReturnVal(MachineIRBuilder & MIRBuilder,const Value * Val,ArrayRef<Register> VRegs,MachineInstrBuilder & Ret) const18209467b48Spatrick bool ARMCallLowering::lowerReturnVal(MachineIRBuilder &MIRBuilder,
18309467b48Spatrick const Value *Val, ArrayRef<Register> VRegs,
18409467b48Spatrick MachineInstrBuilder &Ret) const {
18509467b48Spatrick if (!Val)
18609467b48Spatrick // Nothing to do here.
18709467b48Spatrick return true;
18809467b48Spatrick
18909467b48Spatrick auto &MF = MIRBuilder.getMF();
19009467b48Spatrick const auto &F = MF.getFunction();
19109467b48Spatrick
19273471bf0Spatrick const auto &DL = MF.getDataLayout();
19309467b48Spatrick auto &TLI = *getTLI<ARMTargetLowering>();
19409467b48Spatrick if (!isSupportedType(DL, TLI, Val->getType()))
19509467b48Spatrick return false;
19609467b48Spatrick
19773471bf0Spatrick ArgInfo OrigRetInfo(VRegs, Val->getType(), 0);
19809467b48Spatrick setArgFlags(OrigRetInfo, AttributeList::ReturnIndex, DL, F);
19909467b48Spatrick
20009467b48Spatrick SmallVector<ArgInfo, 4> SplitRetInfos;
20173471bf0Spatrick splitToValueTypes(OrigRetInfo, SplitRetInfos, DL, F.getCallingConv());
20209467b48Spatrick
20309467b48Spatrick CCAssignFn *AssignFn =
20409467b48Spatrick TLI.CCAssignFnForReturn(F.getCallingConv(), F.isVarArg());
20509467b48Spatrick
20673471bf0Spatrick OutgoingValueAssigner RetAssigner(AssignFn);
20773471bf0Spatrick ARMOutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret);
20873471bf0Spatrick return determineAndHandleAssignments(RetHandler, RetAssigner, SplitRetInfos,
20973471bf0Spatrick MIRBuilder, F.getCallingConv(),
21073471bf0Spatrick F.isVarArg());
21109467b48Spatrick }
21209467b48Spatrick
lowerReturn(MachineIRBuilder & MIRBuilder,const Value * Val,ArrayRef<Register> VRegs,FunctionLoweringInfo & FLI) const21309467b48Spatrick bool ARMCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
21473471bf0Spatrick const Value *Val, ArrayRef<Register> VRegs,
21573471bf0Spatrick FunctionLoweringInfo &FLI) const {
21609467b48Spatrick assert(!Val == VRegs.empty() && "Return value without a vreg");
21709467b48Spatrick
21809467b48Spatrick auto const &ST = MIRBuilder.getMF().getSubtarget<ARMSubtarget>();
21909467b48Spatrick unsigned Opcode = ST.getReturnOpcode();
22009467b48Spatrick auto Ret = MIRBuilder.buildInstrNoInsert(Opcode).add(predOps(ARMCC::AL));
22109467b48Spatrick
22209467b48Spatrick if (!lowerReturnVal(MIRBuilder, Val, VRegs, Ret))
22309467b48Spatrick return false;
22409467b48Spatrick
22509467b48Spatrick MIRBuilder.insertInstr(Ret);
22609467b48Spatrick return true;
22709467b48Spatrick }
22809467b48Spatrick
22909467b48Spatrick namespace {
23009467b48Spatrick
23109467b48Spatrick /// Helper class for values coming in through an ABI boundary (used for handling
23209467b48Spatrick /// formal arguments and call return values).
23373471bf0Spatrick struct ARMIncomingValueHandler : public CallLowering::IncomingValueHandler {
ARMIncomingValueHandler__anona435726f0311::ARMIncomingValueHandler23473471bf0Spatrick ARMIncomingValueHandler(MachineIRBuilder &MIRBuilder,
23573471bf0Spatrick MachineRegisterInfo &MRI)
23673471bf0Spatrick : IncomingValueHandler(MIRBuilder, MRI) {}
23709467b48Spatrick
getStackAddress__anona435726f0311::ARMIncomingValueHandler23809467b48Spatrick Register getStackAddress(uint64_t Size, int64_t Offset,
23973471bf0Spatrick MachinePointerInfo &MPO,
24073471bf0Spatrick ISD::ArgFlagsTy Flags) override {
24109467b48Spatrick assert((Size == 1 || Size == 2 || Size == 4 || Size == 8) &&
24209467b48Spatrick "Unsupported size");
24309467b48Spatrick
24409467b48Spatrick auto &MFI = MIRBuilder.getMF().getFrameInfo();
24509467b48Spatrick
24673471bf0Spatrick // Byval is assumed to be writable memory, but other stack passed arguments
24773471bf0Spatrick // are not.
24873471bf0Spatrick const bool IsImmutable = !Flags.isByVal();
24973471bf0Spatrick
25073471bf0Spatrick int FI = MFI.CreateFixedObject(Size, Offset, IsImmutable);
25109467b48Spatrick MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
25209467b48Spatrick
253097a140dSpatrick return MIRBuilder.buildFrameIndex(LLT::pointer(MPO.getAddrSpace(), 32), FI)
254097a140dSpatrick .getReg(0);
25509467b48Spatrick }
25609467b48Spatrick
assignValueToAddress__anona435726f0311::ARMIncomingValueHandler25773471bf0Spatrick void assignValueToAddress(Register ValVReg, Register Addr, LLT MemTy,
25809467b48Spatrick MachinePointerInfo &MPO, CCValAssign &VA) override {
25909467b48Spatrick if (VA.getLocInfo() == CCValAssign::SExt ||
26009467b48Spatrick VA.getLocInfo() == CCValAssign::ZExt) {
26109467b48Spatrick // If the value is zero- or sign-extended, its size becomes 4 bytes, so
26209467b48Spatrick // that's what we should load.
26373471bf0Spatrick MemTy = LLT::scalar(32);
26409467b48Spatrick assert(MRI.getType(ValVReg).isScalar() && "Only scalars supported atm");
26509467b48Spatrick
26673471bf0Spatrick auto LoadVReg = buildLoad(LLT::scalar(32), Addr, MemTy, MPO);
26709467b48Spatrick MIRBuilder.buildTrunc(ValVReg, LoadVReg);
26809467b48Spatrick } else {
26909467b48Spatrick // If the value is not extended, a simple load will suffice.
27073471bf0Spatrick buildLoad(ValVReg, Addr, MemTy, MPO);
27109467b48Spatrick }
27209467b48Spatrick }
27309467b48Spatrick
buildLoad__anona435726f0311::ARMIncomingValueHandler27473471bf0Spatrick MachineInstrBuilder buildLoad(const DstOp &Res, Register Addr, LLT MemTy,
27509467b48Spatrick MachinePointerInfo &MPO) {
276097a140dSpatrick MachineFunction &MF = MIRBuilder.getMF();
277097a140dSpatrick
27873471bf0Spatrick auto MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOLoad, MemTy,
279097a140dSpatrick inferAlignFromPtrInfo(MF, MPO));
280097a140dSpatrick return MIRBuilder.buildLoad(Res, Addr, *MMO);
28109467b48Spatrick }
28209467b48Spatrick
assignValueToReg__anona435726f0311::ARMIncomingValueHandler28309467b48Spatrick void assignValueToReg(Register ValVReg, Register PhysReg,
284*d415bd75Srobert CCValAssign VA) override {
28509467b48Spatrick assert(VA.isRegLoc() && "Value shouldn't be assigned to reg");
28609467b48Spatrick assert(VA.getLocReg() == PhysReg && "Assigning to the wrong reg?");
28709467b48Spatrick
28873471bf0Spatrick uint64_t ValSize = VA.getValVT().getFixedSizeInBits();
28973471bf0Spatrick uint64_t LocSize = VA.getLocVT().getFixedSizeInBits();
29009467b48Spatrick
29109467b48Spatrick assert(ValSize <= 64 && "Unsupported value size");
29209467b48Spatrick assert(LocSize <= 64 && "Unsupported location size");
29309467b48Spatrick
29409467b48Spatrick markPhysRegUsed(PhysReg);
29509467b48Spatrick if (ValSize == LocSize) {
29609467b48Spatrick MIRBuilder.buildCopy(ValVReg, PhysReg);
29709467b48Spatrick } else {
29809467b48Spatrick assert(ValSize < LocSize && "Extensions not supported");
29909467b48Spatrick
30009467b48Spatrick // We cannot create a truncating copy, nor a trunc of a physical register.
30109467b48Spatrick // Therefore, we need to copy the content of the physical register into a
30209467b48Spatrick // virtual one and then truncate that.
303097a140dSpatrick auto PhysRegToVReg = MIRBuilder.buildCopy(LLT::scalar(LocSize), PhysReg);
30409467b48Spatrick MIRBuilder.buildTrunc(ValVReg, PhysRegToVReg);
30509467b48Spatrick }
30609467b48Spatrick }
30709467b48Spatrick
assignCustomValue__anona435726f0311::ARMIncomingValueHandler30873471bf0Spatrick unsigned assignCustomValue(ARMCallLowering::ArgInfo &Arg,
309*d415bd75Srobert ArrayRef<CCValAssign> VAs,
310*d415bd75Srobert std::function<void()> *Thunk) override {
31109467b48Spatrick assert(Arg.Regs.size() == 1 && "Can't handle multple regs yet");
31209467b48Spatrick
31309467b48Spatrick CCValAssign VA = VAs[0];
31409467b48Spatrick assert(VA.needsCustom() && "Value doesn't need custom handling");
315097a140dSpatrick
316097a140dSpatrick // Custom lowering for other types, such as f16, is currently not supported
317097a140dSpatrick if (VA.getValVT() != MVT::f64)
318097a140dSpatrick return 0;
31909467b48Spatrick
32009467b48Spatrick CCValAssign NextVA = VAs[1];
32109467b48Spatrick assert(NextVA.needsCustom() && "Value doesn't need custom handling");
32209467b48Spatrick assert(NextVA.getValVT() == MVT::f64 && "Unsupported type");
32309467b48Spatrick
32409467b48Spatrick assert(VA.getValNo() == NextVA.getValNo() &&
32509467b48Spatrick "Values belong to different arguments");
32609467b48Spatrick
32709467b48Spatrick assert(VA.isRegLoc() && "Value should be in reg");
32809467b48Spatrick assert(NextVA.isRegLoc() && "Value should be in reg");
32909467b48Spatrick
33009467b48Spatrick Register NewRegs[] = {MRI.createGenericVirtualRegister(LLT::scalar(32)),
33109467b48Spatrick MRI.createGenericVirtualRegister(LLT::scalar(32))};
33209467b48Spatrick
33309467b48Spatrick assignValueToReg(NewRegs[0], VA.getLocReg(), VA);
33409467b48Spatrick assignValueToReg(NewRegs[1], NextVA.getLocReg(), NextVA);
33509467b48Spatrick
33609467b48Spatrick bool IsLittle = MIRBuilder.getMF().getSubtarget<ARMSubtarget>().isLittle();
33709467b48Spatrick if (!IsLittle)
33809467b48Spatrick std::swap(NewRegs[0], NewRegs[1]);
33909467b48Spatrick
340*d415bd75Srobert MIRBuilder.buildMergeLikeInstr(Arg.Regs[0], NewRegs);
34109467b48Spatrick
34209467b48Spatrick return 1;
34309467b48Spatrick }
34409467b48Spatrick
34509467b48Spatrick /// Marking a physical register as used is different between formal
34609467b48Spatrick /// parameters, where it's a basic block live-in, and call returns, where it's
34709467b48Spatrick /// an implicit-def of the call instruction.
34809467b48Spatrick virtual void markPhysRegUsed(unsigned PhysReg) = 0;
34909467b48Spatrick };
35009467b48Spatrick
35173471bf0Spatrick struct FormalArgHandler : public ARMIncomingValueHandler {
FormalArgHandler__anona435726f0311::FormalArgHandler35273471bf0Spatrick FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI)
35373471bf0Spatrick : ARMIncomingValueHandler(MIRBuilder, MRI) {}
35409467b48Spatrick
markPhysRegUsed__anona435726f0311::FormalArgHandler35509467b48Spatrick void markPhysRegUsed(unsigned PhysReg) override {
35609467b48Spatrick MIRBuilder.getMRI()->addLiveIn(PhysReg);
35709467b48Spatrick MIRBuilder.getMBB().addLiveIn(PhysReg);
35809467b48Spatrick }
35909467b48Spatrick };
36009467b48Spatrick
36109467b48Spatrick } // end anonymous namespace
36209467b48Spatrick
lowerFormalArguments(MachineIRBuilder & MIRBuilder,const Function & F,ArrayRef<ArrayRef<Register>> VRegs,FunctionLoweringInfo & FLI) const36373471bf0Spatrick bool ARMCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
36473471bf0Spatrick const Function &F,
36573471bf0Spatrick ArrayRef<ArrayRef<Register>> VRegs,
36673471bf0Spatrick FunctionLoweringInfo &FLI) const {
36709467b48Spatrick auto &TLI = *getTLI<ARMTargetLowering>();
36809467b48Spatrick auto Subtarget = TLI.getSubtarget();
36909467b48Spatrick
37009467b48Spatrick if (Subtarget->isThumb1Only())
37109467b48Spatrick return false;
37209467b48Spatrick
37309467b48Spatrick // Quick exit if there aren't any args
37409467b48Spatrick if (F.arg_empty())
37509467b48Spatrick return true;
37609467b48Spatrick
37709467b48Spatrick if (F.isVarArg())
37809467b48Spatrick return false;
37909467b48Spatrick
38009467b48Spatrick auto &MF = MIRBuilder.getMF();
38109467b48Spatrick auto &MBB = MIRBuilder.getMBB();
38273471bf0Spatrick const auto &DL = MF.getDataLayout();
38309467b48Spatrick
38409467b48Spatrick for (auto &Arg : F.args()) {
38509467b48Spatrick if (!isSupportedType(DL, TLI, Arg.getType()))
38609467b48Spatrick return false;
38773471bf0Spatrick if (Arg.hasPassPointeeByValueCopyAttr())
38809467b48Spatrick return false;
38909467b48Spatrick }
39009467b48Spatrick
39109467b48Spatrick CCAssignFn *AssignFn =
39209467b48Spatrick TLI.CCAssignFnForCall(F.getCallingConv(), F.isVarArg());
39309467b48Spatrick
39473471bf0Spatrick OutgoingValueAssigner ArgAssigner(AssignFn);
39573471bf0Spatrick FormalArgHandler ArgHandler(MIRBuilder, MIRBuilder.getMF().getRegInfo());
39609467b48Spatrick
39709467b48Spatrick SmallVector<ArgInfo, 8> SplitArgInfos;
39809467b48Spatrick unsigned Idx = 0;
39909467b48Spatrick for (auto &Arg : F.args()) {
40073471bf0Spatrick ArgInfo OrigArgInfo(VRegs[Idx], Arg.getType(), Idx);
40109467b48Spatrick
40209467b48Spatrick setArgFlags(OrigArgInfo, Idx + AttributeList::FirstArgIndex, DL, F);
40373471bf0Spatrick splitToValueTypes(OrigArgInfo, SplitArgInfos, DL, F.getCallingConv());
40409467b48Spatrick
40509467b48Spatrick Idx++;
40609467b48Spatrick }
40709467b48Spatrick
40809467b48Spatrick if (!MBB.empty())
40909467b48Spatrick MIRBuilder.setInstr(*MBB.begin());
41009467b48Spatrick
41173471bf0Spatrick if (!determineAndHandleAssignments(ArgHandler, ArgAssigner, SplitArgInfos,
41273471bf0Spatrick MIRBuilder, F.getCallingConv(),
41373471bf0Spatrick F.isVarArg()))
41409467b48Spatrick return false;
41509467b48Spatrick
41609467b48Spatrick // Move back to the end of the basic block.
41709467b48Spatrick MIRBuilder.setMBB(MBB);
41809467b48Spatrick return true;
41909467b48Spatrick }
42009467b48Spatrick
42109467b48Spatrick namespace {
42209467b48Spatrick
42373471bf0Spatrick struct CallReturnHandler : public ARMIncomingValueHandler {
CallReturnHandler__anona435726f0411::CallReturnHandler42409467b48Spatrick CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
42573471bf0Spatrick MachineInstrBuilder MIB)
42673471bf0Spatrick : ARMIncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {}
42709467b48Spatrick
markPhysRegUsed__anona435726f0411::CallReturnHandler42809467b48Spatrick void markPhysRegUsed(unsigned PhysReg) override {
42909467b48Spatrick MIB.addDef(PhysReg, RegState::Implicit);
43009467b48Spatrick }
43109467b48Spatrick
43209467b48Spatrick MachineInstrBuilder MIB;
43309467b48Spatrick };
43409467b48Spatrick
43509467b48Spatrick // FIXME: This should move to the ARMSubtarget when it supports all the opcodes.
getCallOpcode(const MachineFunction & MF,const ARMSubtarget & STI,bool isDirect)43673471bf0Spatrick unsigned getCallOpcode(const MachineFunction &MF, const ARMSubtarget &STI,
43773471bf0Spatrick bool isDirect) {
43809467b48Spatrick if (isDirect)
43909467b48Spatrick return STI.isThumb() ? ARM::tBL : ARM::BL;
44009467b48Spatrick
44109467b48Spatrick if (STI.isThumb())
44273471bf0Spatrick return gettBLXrOpcode(MF);
44309467b48Spatrick
44409467b48Spatrick if (STI.hasV5TOps())
44573471bf0Spatrick return getBLXOpcode(MF);
44609467b48Spatrick
44709467b48Spatrick if (STI.hasV4TOps())
44809467b48Spatrick return ARM::BX_CALL;
44909467b48Spatrick
45009467b48Spatrick return ARM::BMOVPCRX_CALL;
45109467b48Spatrick }
45209467b48Spatrick } // end anonymous namespace
45309467b48Spatrick
lowerCall(MachineIRBuilder & MIRBuilder,CallLoweringInfo & Info) const45409467b48Spatrick bool ARMCallLowering::lowerCall(MachineIRBuilder &MIRBuilder, CallLoweringInfo &Info) const {
45509467b48Spatrick MachineFunction &MF = MIRBuilder.getMF();
45609467b48Spatrick const auto &TLI = *getTLI<ARMTargetLowering>();
45709467b48Spatrick const auto &DL = MF.getDataLayout();
45809467b48Spatrick const auto &STI = MF.getSubtarget<ARMSubtarget>();
45909467b48Spatrick const TargetRegisterInfo *TRI = STI.getRegisterInfo();
46009467b48Spatrick MachineRegisterInfo &MRI = MF.getRegInfo();
46109467b48Spatrick
46209467b48Spatrick if (STI.genLongCalls())
46309467b48Spatrick return false;
46409467b48Spatrick
46509467b48Spatrick if (STI.isThumb1Only())
46609467b48Spatrick return false;
46709467b48Spatrick
46809467b48Spatrick auto CallSeqStart = MIRBuilder.buildInstr(ARM::ADJCALLSTACKDOWN);
46909467b48Spatrick
47009467b48Spatrick // Create the call instruction so we can add the implicit uses of arg
47109467b48Spatrick // registers, but don't insert it yet.
47209467b48Spatrick bool IsDirect = !Info.Callee.isReg();
47373471bf0Spatrick auto CallOpcode = getCallOpcode(MF, STI, IsDirect);
47409467b48Spatrick auto MIB = MIRBuilder.buildInstrNoInsert(CallOpcode);
47509467b48Spatrick
47609467b48Spatrick bool IsThumb = STI.isThumb();
47709467b48Spatrick if (IsThumb)
47809467b48Spatrick MIB.add(predOps(ARMCC::AL));
47909467b48Spatrick
48009467b48Spatrick MIB.add(Info.Callee);
48109467b48Spatrick if (!IsDirect) {
48209467b48Spatrick auto CalleeReg = Info.Callee.getReg();
483*d415bd75Srobert if (CalleeReg && !CalleeReg.isPhysical()) {
48409467b48Spatrick unsigned CalleeIdx = IsThumb ? 2 : 0;
48509467b48Spatrick MIB->getOperand(CalleeIdx).setReg(constrainOperandRegClass(
48609467b48Spatrick MF, *TRI, MRI, *STI.getInstrInfo(), *STI.getRegBankInfo(),
48709467b48Spatrick *MIB.getInstr(), MIB->getDesc(), Info.Callee, CalleeIdx));
48809467b48Spatrick }
48909467b48Spatrick }
49009467b48Spatrick
49109467b48Spatrick MIB.addRegMask(TRI->getCallPreservedMask(MF, Info.CallConv));
49209467b48Spatrick
49309467b48Spatrick SmallVector<ArgInfo, 8> ArgInfos;
49409467b48Spatrick for (auto Arg : Info.OrigArgs) {
49509467b48Spatrick if (!isSupportedType(DL, TLI, Arg.Ty))
49609467b48Spatrick return false;
49709467b48Spatrick
49809467b48Spatrick if (Arg.Flags[0].isByVal())
49909467b48Spatrick return false;
50009467b48Spatrick
50173471bf0Spatrick splitToValueTypes(Arg, ArgInfos, DL, Info.CallConv);
50209467b48Spatrick }
50309467b48Spatrick
50473471bf0Spatrick auto ArgAssignFn = TLI.CCAssignFnForCall(Info.CallConv, Info.IsVarArg);
50573471bf0Spatrick OutgoingValueAssigner ArgAssigner(ArgAssignFn);
50673471bf0Spatrick ARMOutgoingValueHandler ArgHandler(MIRBuilder, MRI, MIB);
50773471bf0Spatrick if (!determineAndHandleAssignments(ArgHandler, ArgAssigner, ArgInfos,
50873471bf0Spatrick MIRBuilder, Info.CallConv, Info.IsVarArg))
50909467b48Spatrick return false;
51009467b48Spatrick
51109467b48Spatrick // Now we can add the actual call instruction to the correct basic block.
51209467b48Spatrick MIRBuilder.insertInstr(MIB);
51309467b48Spatrick
51409467b48Spatrick if (!Info.OrigRet.Ty->isVoidTy()) {
51509467b48Spatrick if (!isSupportedType(DL, TLI, Info.OrigRet.Ty))
51609467b48Spatrick return false;
51709467b48Spatrick
51809467b48Spatrick ArgInfos.clear();
51973471bf0Spatrick splitToValueTypes(Info.OrigRet, ArgInfos, DL, Info.CallConv);
52073471bf0Spatrick auto RetAssignFn = TLI.CCAssignFnForReturn(Info.CallConv, Info.IsVarArg);
52173471bf0Spatrick OutgoingValueAssigner Assigner(RetAssignFn);
52273471bf0Spatrick CallReturnHandler RetHandler(MIRBuilder, MRI, MIB);
52373471bf0Spatrick if (!determineAndHandleAssignments(RetHandler, Assigner, ArgInfos,
52473471bf0Spatrick MIRBuilder, Info.CallConv,
52573471bf0Spatrick Info.IsVarArg))
52609467b48Spatrick return false;
52709467b48Spatrick }
52809467b48Spatrick
52909467b48Spatrick // We now know the size of the stack - update the ADJCALLSTACKDOWN
53009467b48Spatrick // accordingly.
53173471bf0Spatrick CallSeqStart.addImm(ArgAssigner.StackOffset)
53273471bf0Spatrick .addImm(0)
53373471bf0Spatrick .add(predOps(ARMCC::AL));
53409467b48Spatrick
53509467b48Spatrick MIRBuilder.buildInstr(ARM::ADJCALLSTACKUP)
53673471bf0Spatrick .addImm(ArgAssigner.StackOffset)
537*d415bd75Srobert .addImm(-1ULL)
53809467b48Spatrick .add(predOps(ARMCC::AL));
53909467b48Spatrick
54009467b48Spatrick return true;
54109467b48Spatrick }
542