109467b48Spatrick //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
209467b48Spatrick //
309467b48Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
409467b48Spatrick // See https://llvm.org/LICENSE.txt for license information.
509467b48Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
609467b48Spatrick //
709467b48Spatrick //===----------------------------------------------------------------------===//
809467b48Spatrick //
909467b48Spatrick // This file contains a printer that converts from our internal representation
1009467b48Spatrick // of machine-dependent LLVM code to GAS-format ARM assembly language.
1109467b48Spatrick //
1209467b48Spatrick //===----------------------------------------------------------------------===//
1309467b48Spatrick
1409467b48Spatrick #include "ARMAsmPrinter.h"
1509467b48Spatrick #include "ARM.h"
1609467b48Spatrick #include "ARMConstantPoolValue.h"
1709467b48Spatrick #include "ARMMachineFunctionInfo.h"
1809467b48Spatrick #include "ARMTargetMachine.h"
1909467b48Spatrick #include "ARMTargetObjectFile.h"
2009467b48Spatrick #include "MCTargetDesc/ARMAddressingModes.h"
2109467b48Spatrick #include "MCTargetDesc/ARMInstPrinter.h"
2209467b48Spatrick #include "MCTargetDesc/ARMMCExpr.h"
2309467b48Spatrick #include "TargetInfo/ARMTargetInfo.h"
2409467b48Spatrick #include "llvm/ADT/SmallString.h"
2509467b48Spatrick #include "llvm/BinaryFormat/COFF.h"
2609467b48Spatrick #include "llvm/CodeGen/MachineFunctionPass.h"
2709467b48Spatrick #include "llvm/CodeGen/MachineJumpTableInfo.h"
2809467b48Spatrick #include "llvm/CodeGen/MachineModuleInfoImpls.h"
2909467b48Spatrick #include "llvm/IR/Constants.h"
3009467b48Spatrick #include "llvm/IR/DataLayout.h"
3109467b48Spatrick #include "llvm/IR/Mangler.h"
3209467b48Spatrick #include "llvm/IR/Module.h"
3309467b48Spatrick #include "llvm/IR/Type.h"
3409467b48Spatrick #include "llvm/MC/MCAsmInfo.h"
3509467b48Spatrick #include "llvm/MC/MCAssembler.h"
3609467b48Spatrick #include "llvm/MC/MCContext.h"
3709467b48Spatrick #include "llvm/MC/MCELFStreamer.h"
3809467b48Spatrick #include "llvm/MC/MCInst.h"
3909467b48Spatrick #include "llvm/MC/MCInstBuilder.h"
4009467b48Spatrick #include "llvm/MC/MCObjectStreamer.h"
4109467b48Spatrick #include "llvm/MC/MCStreamer.h"
4209467b48Spatrick #include "llvm/MC/MCSymbol.h"
43*d415bd75Srobert #include "llvm/MC/TargetRegistry.h"
4409467b48Spatrick #include "llvm/Support/ARMBuildAttributes.h"
4509467b48Spatrick #include "llvm/Support/Debug.h"
4609467b48Spatrick #include "llvm/Support/ErrorHandling.h"
4709467b48Spatrick #include "llvm/Support/TargetParser.h"
4809467b48Spatrick #include "llvm/Support/raw_ostream.h"
4909467b48Spatrick #include "llvm/Target/TargetMachine.h"
5009467b48Spatrick using namespace llvm;
5109467b48Spatrick
5209467b48Spatrick #define DEBUG_TYPE "asm-printer"
5309467b48Spatrick
ARMAsmPrinter(TargetMachine & TM,std::unique_ptr<MCStreamer> Streamer)5409467b48Spatrick ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
5509467b48Spatrick std::unique_ptr<MCStreamer> Streamer)
5609467b48Spatrick : AsmPrinter(TM, std::move(Streamer)), Subtarget(nullptr), AFI(nullptr),
5709467b48Spatrick MCP(nullptr), InConstantPool(false), OptimizationGoals(-1) {}
5809467b48Spatrick
emitFunctionBodyEnd()59097a140dSpatrick void ARMAsmPrinter::emitFunctionBodyEnd() {
6009467b48Spatrick // Make sure to terminate any constant pools that were at the end
6109467b48Spatrick // of the function.
6209467b48Spatrick if (!InConstantPool)
6309467b48Spatrick return;
6409467b48Spatrick InConstantPool = false;
65097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegionEnd);
6609467b48Spatrick }
6709467b48Spatrick
emitFunctionEntryLabel()68097a140dSpatrick void ARMAsmPrinter::emitFunctionEntryLabel() {
6909467b48Spatrick if (AFI->isThumbFunction()) {
70097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_Code16);
71097a140dSpatrick OutStreamer->emitThumbFunc(CurrentFnSym);
7209467b48Spatrick } else {
73097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_Code32);
7409467b48Spatrick }
7509467b48Spatrick
76097a140dSpatrick // Emit symbol for CMSE non-secure entry point
77097a140dSpatrick if (AFI->isCmseNSEntryFunction()) {
78097a140dSpatrick MCSymbol *S =
79097a140dSpatrick OutContext.getOrCreateSymbol("__acle_se_" + CurrentFnSym->getName());
80097a140dSpatrick emitLinkage(&MF->getFunction(), S);
81097a140dSpatrick OutStreamer->emitSymbolAttribute(S, MCSA_ELF_TypeFunction);
82097a140dSpatrick OutStreamer->emitLabel(S);
83097a140dSpatrick }
84*d415bd75Srobert AsmPrinter::emitFunctionEntryLabel();
85097a140dSpatrick }
86097a140dSpatrick
emitXXStructor(const DataLayout & DL,const Constant * CV)87097a140dSpatrick void ARMAsmPrinter::emitXXStructor(const DataLayout &DL, const Constant *CV) {
8809467b48Spatrick uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
8909467b48Spatrick assert(Size && "C++ constructor pointer had zero size!");
9009467b48Spatrick
9109467b48Spatrick const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
9209467b48Spatrick assert(GV && "C++ constructor pointer was not a GlobalValue!");
9309467b48Spatrick
9409467b48Spatrick const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
9509467b48Spatrick ARMII::MO_NO_FLAG),
9609467b48Spatrick (Subtarget->isTargetELF()
9709467b48Spatrick ? MCSymbolRefExpr::VK_ARM_TARGET1
9809467b48Spatrick : MCSymbolRefExpr::VK_None),
9909467b48Spatrick OutContext);
10009467b48Spatrick
101097a140dSpatrick OutStreamer->emitValue(E, Size);
10209467b48Spatrick }
10309467b48Spatrick
emitGlobalVariable(const GlobalVariable * GV)104097a140dSpatrick void ARMAsmPrinter::emitGlobalVariable(const GlobalVariable *GV) {
10509467b48Spatrick if (PromotedGlobals.count(GV))
10609467b48Spatrick // The global was promoted into a constant pool. It should not be emitted.
10709467b48Spatrick return;
108097a140dSpatrick AsmPrinter::emitGlobalVariable(GV);
10909467b48Spatrick }
11009467b48Spatrick
111097a140dSpatrick /// runOnMachineFunction - This uses the emitInstruction()
11209467b48Spatrick /// method to print assembly for each instruction.
11309467b48Spatrick ///
runOnMachineFunction(MachineFunction & MF)11409467b48Spatrick bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
11509467b48Spatrick AFI = MF.getInfo<ARMFunctionInfo>();
11609467b48Spatrick MCP = MF.getConstantPool();
11709467b48Spatrick Subtarget = &MF.getSubtarget<ARMSubtarget>();
11809467b48Spatrick
11909467b48Spatrick SetupMachineFunction(MF);
12009467b48Spatrick const Function &F = MF.getFunction();
12109467b48Spatrick const TargetMachine& TM = MF.getTarget();
12209467b48Spatrick
12309467b48Spatrick // Collect all globals that had their storage promoted to a constant pool.
12409467b48Spatrick // Functions are emitted before variables, so this accumulates promoted
12509467b48Spatrick // globals from all functions in PromotedGlobals.
126*d415bd75Srobert for (const auto *GV : AFI->getGlobalsPromotedToConstantPool())
12709467b48Spatrick PromotedGlobals.insert(GV);
12809467b48Spatrick
12909467b48Spatrick // Calculate this function's optimization goal.
13009467b48Spatrick unsigned OptimizationGoal;
13109467b48Spatrick if (F.hasOptNone())
13209467b48Spatrick // For best debugging illusion, speed and small size sacrificed
13309467b48Spatrick OptimizationGoal = 6;
13409467b48Spatrick else if (F.hasMinSize())
13509467b48Spatrick // Aggressively for small size, speed and debug illusion sacrificed
13609467b48Spatrick OptimizationGoal = 4;
13709467b48Spatrick else if (F.hasOptSize())
13809467b48Spatrick // For small size, but speed and debugging illusion preserved
13909467b48Spatrick OptimizationGoal = 3;
14009467b48Spatrick else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
14109467b48Spatrick // Aggressively for speed, small size and debug illusion sacrificed
14209467b48Spatrick OptimizationGoal = 2;
14309467b48Spatrick else if (TM.getOptLevel() > CodeGenOpt::None)
14409467b48Spatrick // For speed, but small size and good debug illusion preserved
14509467b48Spatrick OptimizationGoal = 1;
14609467b48Spatrick else // TM.getOptLevel() == CodeGenOpt::None
14709467b48Spatrick // For good debugging, but speed and small size preserved
14809467b48Spatrick OptimizationGoal = 5;
14909467b48Spatrick
15009467b48Spatrick // Combine a new optimization goal with existing ones.
15109467b48Spatrick if (OptimizationGoals == -1) // uninitialized goals
15209467b48Spatrick OptimizationGoals = OptimizationGoal;
15309467b48Spatrick else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
15409467b48Spatrick OptimizationGoals = 0;
15509467b48Spatrick
15609467b48Spatrick if (Subtarget->isTargetCOFF()) {
15709467b48Spatrick bool Internal = F.hasInternalLinkage();
15809467b48Spatrick COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
15909467b48Spatrick : COFF::IMAGE_SYM_CLASS_EXTERNAL;
16009467b48Spatrick int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
16109467b48Spatrick
162*d415bd75Srobert OutStreamer->beginCOFFSymbolDef(CurrentFnSym);
163*d415bd75Srobert OutStreamer->emitCOFFSymbolStorageClass(Scl);
164*d415bd75Srobert OutStreamer->emitCOFFSymbolType(Type);
165*d415bd75Srobert OutStreamer->endCOFFSymbolDef();
16609467b48Spatrick }
16709467b48Spatrick
16809467b48Spatrick // Emit the rest of the function body.
169097a140dSpatrick emitFunctionBody();
17009467b48Spatrick
17109467b48Spatrick // Emit the XRay table for this function.
17209467b48Spatrick emitXRayTable();
17309467b48Spatrick
17409467b48Spatrick // If we need V4T thumb mode Register Indirect Jump pads, emit them.
17509467b48Spatrick // These are created per function, rather than per TU, since it's
17609467b48Spatrick // relatively easy to exceed the thumb branch range within a TU.
17709467b48Spatrick if (! ThumbIndirectPads.empty()) {
178097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_Code16);
179097a140dSpatrick emitAlignment(Align(2));
18009467b48Spatrick for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
181097a140dSpatrick OutStreamer->emitLabel(TIP.second);
18209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
18309467b48Spatrick .addReg(TIP.first)
18409467b48Spatrick // Add predicate operands.
18509467b48Spatrick .addImm(ARMCC::AL)
18609467b48Spatrick .addReg(0));
18709467b48Spatrick }
18809467b48Spatrick ThumbIndirectPads.clear();
18909467b48Spatrick }
19009467b48Spatrick
19109467b48Spatrick // We didn't modify anything.
19209467b48Spatrick return false;
19309467b48Spatrick }
19409467b48Spatrick
PrintSymbolOperand(const MachineOperand & MO,raw_ostream & O)19509467b48Spatrick void ARMAsmPrinter::PrintSymbolOperand(const MachineOperand &MO,
19609467b48Spatrick raw_ostream &O) {
19709467b48Spatrick assert(MO.isGlobal() && "caller should check MO.isGlobal");
19809467b48Spatrick unsigned TF = MO.getTargetFlags();
19909467b48Spatrick if (TF & ARMII::MO_LO16)
20009467b48Spatrick O << ":lower16:";
20109467b48Spatrick else if (TF & ARMII::MO_HI16)
20209467b48Spatrick O << ":upper16:";
20309467b48Spatrick GetARMGVSymbol(MO.getGlobal(), TF)->print(O, MAI);
20409467b48Spatrick printOffset(MO.getOffset(), O);
20509467b48Spatrick }
20609467b48Spatrick
printOperand(const MachineInstr * MI,int OpNum,raw_ostream & O)20709467b48Spatrick void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
20809467b48Spatrick raw_ostream &O) {
20909467b48Spatrick const MachineOperand &MO = MI->getOperand(OpNum);
21009467b48Spatrick
21109467b48Spatrick switch (MO.getType()) {
21209467b48Spatrick default: llvm_unreachable("<unknown operand type>");
21309467b48Spatrick case MachineOperand::MO_Register: {
21409467b48Spatrick Register Reg = MO.getReg();
215*d415bd75Srobert assert(Reg.isPhysical());
21609467b48Spatrick assert(!MO.getSubReg() && "Subregs should be eliminated!");
21709467b48Spatrick if(ARM::GPRPairRegClass.contains(Reg)) {
21809467b48Spatrick const MachineFunction &MF = *MI->getParent()->getParent();
21909467b48Spatrick const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
22009467b48Spatrick Reg = TRI->getSubReg(Reg, ARM::gsub_0);
22109467b48Spatrick }
22209467b48Spatrick O << ARMInstPrinter::getRegisterName(Reg);
22309467b48Spatrick break;
22409467b48Spatrick }
22509467b48Spatrick case MachineOperand::MO_Immediate: {
22609467b48Spatrick O << '#';
22709467b48Spatrick unsigned TF = MO.getTargetFlags();
22809467b48Spatrick if (TF == ARMII::MO_LO16)
22909467b48Spatrick O << ":lower16:";
23009467b48Spatrick else if (TF == ARMII::MO_HI16)
23109467b48Spatrick O << ":upper16:";
23209467b48Spatrick O << MO.getImm();
23309467b48Spatrick break;
23409467b48Spatrick }
23509467b48Spatrick case MachineOperand::MO_MachineBasicBlock:
23609467b48Spatrick MO.getMBB()->getSymbol()->print(O, MAI);
23709467b48Spatrick return;
23809467b48Spatrick case MachineOperand::MO_GlobalAddress: {
23909467b48Spatrick PrintSymbolOperand(MO, O);
24009467b48Spatrick break;
24109467b48Spatrick }
24209467b48Spatrick case MachineOperand::MO_ConstantPoolIndex:
24309467b48Spatrick if (Subtarget->genExecuteOnly())
24409467b48Spatrick llvm_unreachable("execute-only should not generate constant pools");
24509467b48Spatrick GetCPISymbol(MO.getIndex())->print(O, MAI);
24609467b48Spatrick break;
24709467b48Spatrick }
24809467b48Spatrick }
24909467b48Spatrick
GetCPISymbol(unsigned CPID) const25009467b48Spatrick MCSymbol *ARMAsmPrinter::GetCPISymbol(unsigned CPID) const {
25109467b48Spatrick // The AsmPrinter::GetCPISymbol superclass method tries to use CPID as
25209467b48Spatrick // indexes in MachineConstantPool, which isn't in sync with indexes used here.
25309467b48Spatrick const DataLayout &DL = getDataLayout();
25409467b48Spatrick return OutContext.getOrCreateSymbol(Twine(DL.getPrivateGlobalPrefix()) +
25509467b48Spatrick "CPI" + Twine(getFunctionNumber()) + "_" +
25609467b48Spatrick Twine(CPID));
25709467b48Spatrick }
25809467b48Spatrick
25909467b48Spatrick //===--------------------------------------------------------------------===//
26009467b48Spatrick
26109467b48Spatrick MCSymbol *ARMAsmPrinter::
GetARMJTIPICJumpTableLabel(unsigned uid) const26209467b48Spatrick GetARMJTIPICJumpTableLabel(unsigned uid) const {
26309467b48Spatrick const DataLayout &DL = getDataLayout();
26409467b48Spatrick SmallString<60> Name;
26509467b48Spatrick raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
26609467b48Spatrick << getFunctionNumber() << '_' << uid;
26709467b48Spatrick return OutContext.getOrCreateSymbol(Name);
26809467b48Spatrick }
26909467b48Spatrick
PrintAsmOperand(const MachineInstr * MI,unsigned OpNum,const char * ExtraCode,raw_ostream & O)27009467b48Spatrick bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
27109467b48Spatrick const char *ExtraCode, raw_ostream &O) {
27209467b48Spatrick // Does this asm operand have a single letter operand modifier?
27309467b48Spatrick if (ExtraCode && ExtraCode[0]) {
27409467b48Spatrick if (ExtraCode[1] != 0) return true; // Unknown modifier.
27509467b48Spatrick
27609467b48Spatrick switch (ExtraCode[0]) {
27709467b48Spatrick default:
27809467b48Spatrick // See if this is a generic print operand
27909467b48Spatrick return AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O);
28009467b48Spatrick case 'P': // Print a VFP double precision register.
28109467b48Spatrick case 'q': // Print a NEON quad precision register.
28209467b48Spatrick printOperand(MI, OpNum, O);
28309467b48Spatrick return false;
28409467b48Spatrick case 'y': // Print a VFP single precision register as indexed double.
28509467b48Spatrick if (MI->getOperand(OpNum).isReg()) {
28673471bf0Spatrick MCRegister Reg = MI->getOperand(OpNum).getReg().asMCReg();
28709467b48Spatrick const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
28809467b48Spatrick // Find the 'd' register that has this 's' register as a sub-register,
28909467b48Spatrick // and determine the lane number.
29009467b48Spatrick for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
29109467b48Spatrick if (!ARM::DPRRegClass.contains(*SR))
29209467b48Spatrick continue;
29309467b48Spatrick bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
29409467b48Spatrick O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
29509467b48Spatrick return false;
29609467b48Spatrick }
29709467b48Spatrick }
29809467b48Spatrick return true;
29909467b48Spatrick case 'B': // Bitwise inverse of integer or symbol without a preceding #.
30009467b48Spatrick if (!MI->getOperand(OpNum).isImm())
30109467b48Spatrick return true;
30209467b48Spatrick O << ~(MI->getOperand(OpNum).getImm());
30309467b48Spatrick return false;
30409467b48Spatrick case 'L': // The low 16 bits of an immediate constant.
30509467b48Spatrick if (!MI->getOperand(OpNum).isImm())
30609467b48Spatrick return true;
30709467b48Spatrick O << (MI->getOperand(OpNum).getImm() & 0xffff);
30809467b48Spatrick return false;
30909467b48Spatrick case 'M': { // A register range suitable for LDM/STM.
31009467b48Spatrick if (!MI->getOperand(OpNum).isReg())
31109467b48Spatrick return true;
31209467b48Spatrick const MachineOperand &MO = MI->getOperand(OpNum);
31309467b48Spatrick Register RegBegin = MO.getReg();
31409467b48Spatrick // This takes advantage of the 2 operand-ness of ldm/stm and that we've
31509467b48Spatrick // already got the operands in registers that are operands to the
31609467b48Spatrick // inline asm statement.
31709467b48Spatrick O << "{";
31809467b48Spatrick if (ARM::GPRPairRegClass.contains(RegBegin)) {
31909467b48Spatrick const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
32009467b48Spatrick Register Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
32109467b48Spatrick O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
32209467b48Spatrick RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
32309467b48Spatrick }
32409467b48Spatrick O << ARMInstPrinter::getRegisterName(RegBegin);
32509467b48Spatrick
32609467b48Spatrick // FIXME: The register allocator not only may not have given us the
32709467b48Spatrick // registers in sequence, but may not be in ascending registers. This
32809467b48Spatrick // will require changes in the register allocator that'll need to be
32909467b48Spatrick // propagated down here if the operands change.
33009467b48Spatrick unsigned RegOps = OpNum + 1;
33109467b48Spatrick while (MI->getOperand(RegOps).isReg()) {
33209467b48Spatrick O << ", "
33309467b48Spatrick << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
33409467b48Spatrick RegOps++;
33509467b48Spatrick }
33609467b48Spatrick
33709467b48Spatrick O << "}";
33809467b48Spatrick
33909467b48Spatrick return false;
34009467b48Spatrick }
34109467b48Spatrick case 'R': // The most significant register of a pair.
34209467b48Spatrick case 'Q': { // The least significant register of a pair.
34309467b48Spatrick if (OpNum == 0)
34409467b48Spatrick return true;
34509467b48Spatrick const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
34609467b48Spatrick if (!FlagsOP.isImm())
34709467b48Spatrick return true;
34809467b48Spatrick unsigned Flags = FlagsOP.getImm();
34909467b48Spatrick
35009467b48Spatrick // This operand may not be the one that actually provides the register. If
35109467b48Spatrick // it's tied to a previous one then we should refer instead to that one
35209467b48Spatrick // for registers and their classes.
35309467b48Spatrick unsigned TiedIdx;
35409467b48Spatrick if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
35509467b48Spatrick for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
35609467b48Spatrick unsigned OpFlags = MI->getOperand(OpNum).getImm();
35709467b48Spatrick OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
35809467b48Spatrick }
35909467b48Spatrick Flags = MI->getOperand(OpNum).getImm();
36009467b48Spatrick
36109467b48Spatrick // Later code expects OpNum to be pointing at the register rather than
36209467b48Spatrick // the flags.
36309467b48Spatrick OpNum += 1;
36409467b48Spatrick }
36509467b48Spatrick
36609467b48Spatrick unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
36709467b48Spatrick unsigned RC;
36809467b48Spatrick bool FirstHalf;
36909467b48Spatrick const ARMBaseTargetMachine &ATM =
37009467b48Spatrick static_cast<const ARMBaseTargetMachine &>(TM);
37109467b48Spatrick
37209467b48Spatrick // 'Q' should correspond to the low order register and 'R' to the high
37309467b48Spatrick // order register. Whether this corresponds to the upper or lower half
37409467b48Spatrick // depends on the endianess mode.
37509467b48Spatrick if (ExtraCode[0] == 'Q')
37609467b48Spatrick FirstHalf = ATM.isLittleEndian();
37709467b48Spatrick else
37809467b48Spatrick // ExtraCode[0] == 'R'.
37909467b48Spatrick FirstHalf = !ATM.isLittleEndian();
38009467b48Spatrick const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
38109467b48Spatrick if (InlineAsm::hasRegClassConstraint(Flags, RC) &&
38209467b48Spatrick ARM::GPRPairRegClass.hasSubClassEq(TRI->getRegClass(RC))) {
38309467b48Spatrick if (NumVals != 1)
38409467b48Spatrick return true;
38509467b48Spatrick const MachineOperand &MO = MI->getOperand(OpNum);
38609467b48Spatrick if (!MO.isReg())
38709467b48Spatrick return true;
38809467b48Spatrick const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
38909467b48Spatrick Register Reg =
39009467b48Spatrick TRI->getSubReg(MO.getReg(), FirstHalf ? ARM::gsub_0 : ARM::gsub_1);
39109467b48Spatrick O << ARMInstPrinter::getRegisterName(Reg);
39209467b48Spatrick return false;
39309467b48Spatrick }
39409467b48Spatrick if (NumVals != 2)
39509467b48Spatrick return true;
39609467b48Spatrick unsigned RegOp = FirstHalf ? OpNum : OpNum + 1;
39709467b48Spatrick if (RegOp >= MI->getNumOperands())
39809467b48Spatrick return true;
39909467b48Spatrick const MachineOperand &MO = MI->getOperand(RegOp);
40009467b48Spatrick if (!MO.isReg())
40109467b48Spatrick return true;
40209467b48Spatrick Register Reg = MO.getReg();
40309467b48Spatrick O << ARMInstPrinter::getRegisterName(Reg);
40409467b48Spatrick return false;
40509467b48Spatrick }
40609467b48Spatrick
40709467b48Spatrick case 'e': // The low doubleword register of a NEON quad register.
40809467b48Spatrick case 'f': { // The high doubleword register of a NEON quad register.
40909467b48Spatrick if (!MI->getOperand(OpNum).isReg())
41009467b48Spatrick return true;
41109467b48Spatrick Register Reg = MI->getOperand(OpNum).getReg();
41209467b48Spatrick if (!ARM::QPRRegClass.contains(Reg))
41309467b48Spatrick return true;
41409467b48Spatrick const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
41509467b48Spatrick Register SubReg =
41609467b48Spatrick TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? ARM::dsub_0 : ARM::dsub_1);
41709467b48Spatrick O << ARMInstPrinter::getRegisterName(SubReg);
41809467b48Spatrick return false;
41909467b48Spatrick }
42009467b48Spatrick
42109467b48Spatrick // This modifier is not yet supported.
42209467b48Spatrick case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
42309467b48Spatrick return true;
42409467b48Spatrick case 'H': { // The highest-numbered register of a pair.
42509467b48Spatrick const MachineOperand &MO = MI->getOperand(OpNum);
42609467b48Spatrick if (!MO.isReg())
42709467b48Spatrick return true;
42809467b48Spatrick const MachineFunction &MF = *MI->getParent()->getParent();
42909467b48Spatrick const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
43009467b48Spatrick Register Reg = MO.getReg();
43109467b48Spatrick if(!ARM::GPRPairRegClass.contains(Reg))
43209467b48Spatrick return false;
43309467b48Spatrick Reg = TRI->getSubReg(Reg, ARM::gsub_1);
43409467b48Spatrick O << ARMInstPrinter::getRegisterName(Reg);
43509467b48Spatrick return false;
43609467b48Spatrick }
43709467b48Spatrick }
43809467b48Spatrick }
43909467b48Spatrick
44009467b48Spatrick printOperand(MI, OpNum, O);
44109467b48Spatrick return false;
44209467b48Spatrick }
44309467b48Spatrick
PrintAsmMemoryOperand(const MachineInstr * MI,unsigned OpNum,const char * ExtraCode,raw_ostream & O)44409467b48Spatrick bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
44509467b48Spatrick unsigned OpNum, const char *ExtraCode,
44609467b48Spatrick raw_ostream &O) {
44709467b48Spatrick // Does this asm operand have a single letter operand modifier?
44809467b48Spatrick if (ExtraCode && ExtraCode[0]) {
44909467b48Spatrick if (ExtraCode[1] != 0) return true; // Unknown modifier.
45009467b48Spatrick
45109467b48Spatrick switch (ExtraCode[0]) {
45209467b48Spatrick case 'A': // A memory operand for a VLD1/VST1 instruction.
45309467b48Spatrick default: return true; // Unknown modifier.
45409467b48Spatrick case 'm': // The base register of a memory operand.
45509467b48Spatrick if (!MI->getOperand(OpNum).isReg())
45609467b48Spatrick return true;
45709467b48Spatrick O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
45809467b48Spatrick return false;
45909467b48Spatrick }
46009467b48Spatrick }
46109467b48Spatrick
46209467b48Spatrick const MachineOperand &MO = MI->getOperand(OpNum);
46309467b48Spatrick assert(MO.isReg() && "unexpected inline asm memory operand");
46409467b48Spatrick O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
46509467b48Spatrick return false;
46609467b48Spatrick }
46709467b48Spatrick
isThumb(const MCSubtargetInfo & STI)46809467b48Spatrick static bool isThumb(const MCSubtargetInfo& STI) {
46909467b48Spatrick return STI.getFeatureBits()[ARM::ModeThumb];
47009467b48Spatrick }
47109467b48Spatrick
emitInlineAsmEnd(const MCSubtargetInfo & StartInfo,const MCSubtargetInfo * EndInfo) const47209467b48Spatrick void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
47309467b48Spatrick const MCSubtargetInfo *EndInfo) const {
47409467b48Spatrick // If either end mode is unknown (EndInfo == NULL) or different than
47509467b48Spatrick // the start mode, then restore the start mode.
47609467b48Spatrick const bool WasThumb = isThumb(StartInfo);
47709467b48Spatrick if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
478097a140dSpatrick OutStreamer->emitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
47909467b48Spatrick }
48009467b48Spatrick }
48109467b48Spatrick
emitStartOfAsmFile(Module & M)482097a140dSpatrick void ARMAsmPrinter::emitStartOfAsmFile(Module &M) {
48309467b48Spatrick const Triple &TT = TM.getTargetTriple();
48409467b48Spatrick // Use unified assembler syntax.
485097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_SyntaxUnified);
48609467b48Spatrick
48709467b48Spatrick // Emit ARM Build Attributes
48809467b48Spatrick if (TT.isOSBinFormatELF())
48909467b48Spatrick emitAttributes();
49009467b48Spatrick
49109467b48Spatrick // Use the triple's architecture and subarchitecture to determine
49209467b48Spatrick // if we're thumb for the purposes of the top level code16 assembler
49309467b48Spatrick // flag.
49409467b48Spatrick if (!M.getModuleInlineAsm().empty() && TT.isThumb())
495097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_Code16);
49609467b48Spatrick }
49709467b48Spatrick
49809467b48Spatrick static void
emitNonLazySymbolPointer(MCStreamer & OutStreamer,MCSymbol * StubLabel,MachineModuleInfoImpl::StubValueTy & MCSym)49909467b48Spatrick emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
50009467b48Spatrick MachineModuleInfoImpl::StubValueTy &MCSym) {
50109467b48Spatrick // L_foo$stub:
502097a140dSpatrick OutStreamer.emitLabel(StubLabel);
50309467b48Spatrick // .indirect_symbol _foo
504097a140dSpatrick OutStreamer.emitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
50509467b48Spatrick
50609467b48Spatrick if (MCSym.getInt())
50709467b48Spatrick // External to current translation unit.
508097a140dSpatrick OutStreamer.emitIntValue(0, 4/*size*/);
50909467b48Spatrick else
51009467b48Spatrick // Internal to current translation unit.
51109467b48Spatrick //
51209467b48Spatrick // When we place the LSDA into the TEXT section, the type info
51309467b48Spatrick // pointers need to be indirect and pc-rel. We accomplish this by
51409467b48Spatrick // using NLPs; however, sometimes the types are local to the file.
51509467b48Spatrick // We need to fill in the value for the NLP in those cases.
516097a140dSpatrick OutStreamer.emitValue(
51709467b48Spatrick MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
51809467b48Spatrick 4 /*size*/);
51909467b48Spatrick }
52009467b48Spatrick
52109467b48Spatrick
emitEndOfAsmFile(Module & M)522097a140dSpatrick void ARMAsmPrinter::emitEndOfAsmFile(Module &M) {
52309467b48Spatrick const Triple &TT = TM.getTargetTriple();
52409467b48Spatrick if (TT.isOSBinFormatMachO()) {
52509467b48Spatrick // All darwin targets use mach-o.
52609467b48Spatrick const TargetLoweringObjectFileMachO &TLOFMacho =
52709467b48Spatrick static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
52809467b48Spatrick MachineModuleInfoMachO &MMIMacho =
52909467b48Spatrick MMI->getObjFileInfo<MachineModuleInfoMachO>();
53009467b48Spatrick
53109467b48Spatrick // Output non-lazy-pointers for external and common global variables.
53209467b48Spatrick MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
53309467b48Spatrick
53409467b48Spatrick if (!Stubs.empty()) {
53509467b48Spatrick // Switch with ".non_lazy_symbol_pointer" directive.
536*d415bd75Srobert OutStreamer->switchSection(TLOFMacho.getNonLazySymbolPointerSection());
537097a140dSpatrick emitAlignment(Align(4));
53809467b48Spatrick
53909467b48Spatrick for (auto &Stub : Stubs)
54009467b48Spatrick emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
54109467b48Spatrick
54209467b48Spatrick Stubs.clear();
543*d415bd75Srobert OutStreamer->addBlankLine();
54409467b48Spatrick }
54509467b48Spatrick
54609467b48Spatrick Stubs = MMIMacho.GetThreadLocalGVStubList();
54709467b48Spatrick if (!Stubs.empty()) {
54809467b48Spatrick // Switch with ".non_lazy_symbol_pointer" directive.
549*d415bd75Srobert OutStreamer->switchSection(TLOFMacho.getThreadLocalPointerSection());
550097a140dSpatrick emitAlignment(Align(4));
55109467b48Spatrick
55209467b48Spatrick for (auto &Stub : Stubs)
55309467b48Spatrick emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
55409467b48Spatrick
55509467b48Spatrick Stubs.clear();
556*d415bd75Srobert OutStreamer->addBlankLine();
55709467b48Spatrick }
55809467b48Spatrick
55909467b48Spatrick // Funny Darwin hack: This flag tells the linker that no global symbols
56009467b48Spatrick // contain code that falls through to other global symbols (e.g. the obvious
56109467b48Spatrick // implementation of multiple entry points). If this doesn't occur, the
56209467b48Spatrick // linker can safely perform dead code stripping. Since LLVM never
56309467b48Spatrick // generates code that does this, it is always safe to set.
564097a140dSpatrick OutStreamer->emitAssemblerFlag(MCAF_SubsectionsViaSymbols);
56509467b48Spatrick }
56609467b48Spatrick
56709467b48Spatrick // The last attribute to be emitted is ABI_optimization_goals
56809467b48Spatrick MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
56909467b48Spatrick ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
57009467b48Spatrick
57109467b48Spatrick if (OptimizationGoals > 0 &&
57209467b48Spatrick (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
57309467b48Spatrick Subtarget->isTargetMuslAEABI()))
57409467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
57509467b48Spatrick OptimizationGoals = -1;
57609467b48Spatrick
57709467b48Spatrick ATS.finishAttributeSection();
57809467b48Spatrick }
57909467b48Spatrick
58009467b48Spatrick //===----------------------------------------------------------------------===//
581097a140dSpatrick // Helper routines for emitStartOfAsmFile() and emitEndOfAsmFile()
58209467b48Spatrick // FIXME:
58309467b48Spatrick // The following seem like one-off assembler flags, but they actually need
58409467b48Spatrick // to appear in the .ARM.attributes section in ELF.
58509467b48Spatrick // Instead of subclassing the MCELFStreamer, we do the work here.
58609467b48Spatrick
58709467b48Spatrick // Returns true if all functions have the same function attribute value.
58809467b48Spatrick // It also returns true when the module has no functions.
checkFunctionsAttributeConsistency(const Module & M,StringRef Attr,StringRef Value)58909467b48Spatrick static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
59009467b48Spatrick StringRef Value) {
59109467b48Spatrick return !any_of(M, [&](const Function &F) {
59209467b48Spatrick return F.getFnAttribute(Attr).getValueAsString() != Value;
59309467b48Spatrick });
59409467b48Spatrick }
595097a140dSpatrick // Returns true if all functions have the same denormal mode.
596097a140dSpatrick // It also returns true when the module has no functions.
checkDenormalAttributeConsistency(const Module & M,StringRef Attr,DenormalMode Value)597097a140dSpatrick static bool checkDenormalAttributeConsistency(const Module &M,
598097a140dSpatrick StringRef Attr,
599097a140dSpatrick DenormalMode Value) {
600097a140dSpatrick return !any_of(M, [&](const Function &F) {
601097a140dSpatrick StringRef AttrVal = F.getFnAttribute(Attr).getValueAsString();
602097a140dSpatrick return parseDenormalFPAttribute(AttrVal) != Value;
603097a140dSpatrick });
604097a140dSpatrick }
60509467b48Spatrick
emitAttributes()60609467b48Spatrick void ARMAsmPrinter::emitAttributes() {
60709467b48Spatrick MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
60809467b48Spatrick ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
60909467b48Spatrick
61009467b48Spatrick ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
61109467b48Spatrick
61209467b48Spatrick ATS.switchVendor("aeabi");
61309467b48Spatrick
61409467b48Spatrick // Compute ARM ELF Attributes based on the default subtarget that
61509467b48Spatrick // we'd have constructed. The existing ARM behavior isn't LTO clean
61609467b48Spatrick // anyhow.
61709467b48Spatrick // FIXME: For ifunc related functions we could iterate over and look
61809467b48Spatrick // for a feature string that doesn't match the default one.
61909467b48Spatrick const Triple &TT = TM.getTargetTriple();
62009467b48Spatrick StringRef CPU = TM.getTargetCPU();
62109467b48Spatrick StringRef FS = TM.getTargetFeatureString();
62209467b48Spatrick std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
62309467b48Spatrick if (!FS.empty()) {
62409467b48Spatrick if (!ArchFS.empty())
62509467b48Spatrick ArchFS = (Twine(ArchFS) + "," + FS).str();
62609467b48Spatrick else
627097a140dSpatrick ArchFS = std::string(FS);
62809467b48Spatrick }
62909467b48Spatrick const ARMBaseTargetMachine &ATM =
63009467b48Spatrick static_cast<const ARMBaseTargetMachine &>(TM);
631097a140dSpatrick const ARMSubtarget STI(TT, std::string(CPU), ArchFS, ATM,
632097a140dSpatrick ATM.isLittleEndian());
63309467b48Spatrick
63409467b48Spatrick // Emit build attributes for the available hardware.
63509467b48Spatrick ATS.emitTargetAttributes(STI);
63609467b48Spatrick
63709467b48Spatrick // RW data addressing.
63809467b48Spatrick if (isPositionIndependent()) {
63909467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
64009467b48Spatrick ARMBuildAttrs::AddressRWPCRel);
64109467b48Spatrick } else if (STI.isRWPI()) {
64209467b48Spatrick // RWPI specific attributes.
64309467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
64409467b48Spatrick ARMBuildAttrs::AddressRWSBRel);
64509467b48Spatrick }
64609467b48Spatrick
64709467b48Spatrick // RO data addressing.
64809467b48Spatrick if (isPositionIndependent() || STI.isROPI()) {
64909467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
65009467b48Spatrick ARMBuildAttrs::AddressROPCRel);
65109467b48Spatrick }
65209467b48Spatrick
65309467b48Spatrick // GOT use.
65409467b48Spatrick if (isPositionIndependent()) {
65509467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
65609467b48Spatrick ARMBuildAttrs::AddressGOT);
65709467b48Spatrick } else {
65809467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
65909467b48Spatrick ARMBuildAttrs::AddressDirect);
66009467b48Spatrick }
66109467b48Spatrick
66209467b48Spatrick // Set FP Denormals.
663097a140dSpatrick if (checkDenormalAttributeConsistency(*MMI->getModule(), "denormal-fp-math",
664097a140dSpatrick DenormalMode::getPreserveSign()))
66509467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
66609467b48Spatrick ARMBuildAttrs::PreserveFPSign);
667097a140dSpatrick else if (checkDenormalAttributeConsistency(*MMI->getModule(),
66809467b48Spatrick "denormal-fp-math",
669097a140dSpatrick DenormalMode::getPositiveZero()))
67009467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
67109467b48Spatrick ARMBuildAttrs::PositiveZero);
67209467b48Spatrick else if (!TM.Options.UnsafeFPMath)
67309467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
67409467b48Spatrick ARMBuildAttrs::IEEEDenormals);
67509467b48Spatrick else {
67609467b48Spatrick if (!STI.hasVFP2Base()) {
67709467b48Spatrick // When the target doesn't have an FPU (by design or
67809467b48Spatrick // intention), the assumptions made on the software support
67909467b48Spatrick // mirror that of the equivalent hardware support *if it
68009467b48Spatrick // existed*. For v7 and better we indicate that denormals are
68109467b48Spatrick // flushed preserving sign, and for V6 we indicate that
68209467b48Spatrick // denormals are flushed to positive zero.
68309467b48Spatrick if (STI.hasV7Ops())
68409467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
68509467b48Spatrick ARMBuildAttrs::PreserveFPSign);
68609467b48Spatrick } else if (STI.hasVFP3Base()) {
68709467b48Spatrick // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
68809467b48Spatrick // the sign bit of the zero matches the sign bit of the input or
68909467b48Spatrick // result that is being flushed to zero.
69009467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
69109467b48Spatrick ARMBuildAttrs::PreserveFPSign);
69209467b48Spatrick }
69309467b48Spatrick // For VFPv2 implementations it is implementation defined as
69409467b48Spatrick // to whether denormals are flushed to positive zero or to
69509467b48Spatrick // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
69609467b48Spatrick // LLVM has chosen to flush this to positive zero (most likely for
69709467b48Spatrick // GCC compatibility), so that's the chosen value here (the
69809467b48Spatrick // absence of its emission implies zero).
69909467b48Spatrick }
70009467b48Spatrick
70109467b48Spatrick // Set FP exceptions and rounding
70209467b48Spatrick if (checkFunctionsAttributeConsistency(*MMI->getModule(),
70309467b48Spatrick "no-trapping-math", "true") ||
70409467b48Spatrick TM.Options.NoTrappingFPMath)
70509467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
70609467b48Spatrick ARMBuildAttrs::Not_Allowed);
70709467b48Spatrick else if (!TM.Options.UnsafeFPMath) {
70809467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
70909467b48Spatrick
71009467b48Spatrick // If the user has permitted this code to choose the IEEE 754
71109467b48Spatrick // rounding at run-time, emit the rounding attribute.
71209467b48Spatrick if (TM.Options.HonorSignDependentRoundingFPMathOption)
71309467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
71409467b48Spatrick }
71509467b48Spatrick
71609467b48Spatrick // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
71709467b48Spatrick // equivalent of GCC's -ffinite-math-only flag.
71809467b48Spatrick if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
71909467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
72009467b48Spatrick ARMBuildAttrs::Allowed);
72109467b48Spatrick else
72209467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
72309467b48Spatrick ARMBuildAttrs::AllowIEEE754);
72409467b48Spatrick
72509467b48Spatrick // FIXME: add more flags to ARMBuildAttributes.h
72609467b48Spatrick // 8-bytes alignment stuff.
72709467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
72809467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
72909467b48Spatrick
73009467b48Spatrick // Hard float. Use both S and D registers and conform to AAPCS-VFP.
73109467b48Spatrick if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
73209467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
73309467b48Spatrick
73409467b48Spatrick // FIXME: To support emitting this build attribute as GCC does, the
73509467b48Spatrick // -mfp16-format option and associated plumbing must be
73609467b48Spatrick // supported. For now the __fp16 type is exposed by default, so this
73709467b48Spatrick // attribute should be emitted with value 1.
73809467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
73909467b48Spatrick ARMBuildAttrs::FP16FormatIEEE);
74009467b48Spatrick
74109467b48Spatrick if (const Module *SourceModule = MMI->getModule()) {
74209467b48Spatrick // ABI_PCS_wchar_t to indicate wchar_t width
74309467b48Spatrick // FIXME: There is no way to emit value 0 (wchar_t prohibited).
74409467b48Spatrick if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
74509467b48Spatrick SourceModule->getModuleFlag("wchar_size"))) {
74609467b48Spatrick int WCharWidth = WCharWidthValue->getZExtValue();
74709467b48Spatrick assert((WCharWidth == 2 || WCharWidth == 4) &&
74809467b48Spatrick "wchar_t width must be 2 or 4 bytes");
74909467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
75009467b48Spatrick }
75109467b48Spatrick
75209467b48Spatrick // ABI_enum_size to indicate enum width
75309467b48Spatrick // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
75409467b48Spatrick // (all enums contain a value needing 32 bits to encode).
75509467b48Spatrick if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
75609467b48Spatrick SourceModule->getModuleFlag("min_enum_size"))) {
75709467b48Spatrick int EnumWidth = EnumWidthValue->getZExtValue();
75809467b48Spatrick assert((EnumWidth == 1 || EnumWidth == 4) &&
75909467b48Spatrick "Minimum enum width must be 1 or 4 bytes");
76009467b48Spatrick int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
76109467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
76209467b48Spatrick }
763*d415bd75Srobert
764*d415bd75Srobert auto *PACValue = mdconst::extract_or_null<ConstantInt>(
765*d415bd75Srobert SourceModule->getModuleFlag("sign-return-address"));
766*d415bd75Srobert if (PACValue && PACValue->getZExtValue() == 1) {
767*d415bd75Srobert // If "+pacbti" is used as an architecture extension,
768*d415bd75Srobert // Tag_PAC_extension is emitted in
769*d415bd75Srobert // ARMTargetStreamer::emitTargetAttributes().
770*d415bd75Srobert if (!STI.hasPACBTI()) {
771*d415bd75Srobert ATS.emitAttribute(ARMBuildAttrs::PAC_extension,
772*d415bd75Srobert ARMBuildAttrs::AllowPACInNOPSpace);
773*d415bd75Srobert }
774*d415bd75Srobert ATS.emitAttribute(ARMBuildAttrs::PACRET_use, ARMBuildAttrs::PACRETUsed);
775*d415bd75Srobert }
776*d415bd75Srobert
777*d415bd75Srobert auto *BTIValue = mdconst::extract_or_null<ConstantInt>(
778*d415bd75Srobert SourceModule->getModuleFlag("branch-target-enforcement"));
779*d415bd75Srobert if (BTIValue && BTIValue->getZExtValue() == 1) {
780*d415bd75Srobert // If "+pacbti" is used as an architecture extension,
781*d415bd75Srobert // Tag_BTI_extension is emitted in
782*d415bd75Srobert // ARMTargetStreamer::emitTargetAttributes().
783*d415bd75Srobert if (!STI.hasPACBTI()) {
784*d415bd75Srobert ATS.emitAttribute(ARMBuildAttrs::BTI_extension,
785*d415bd75Srobert ARMBuildAttrs::AllowBTIInNOPSpace);
786*d415bd75Srobert }
787*d415bd75Srobert ATS.emitAttribute(ARMBuildAttrs::BTI_use, ARMBuildAttrs::BTIUsed);
78809467b48Spatrick }
78909467b48Spatrick }
79009467b48Spatrick
79109467b48Spatrick // We currently do not support using R9 as the TLS pointer.
79209467b48Spatrick if (STI.isRWPI())
79309467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
79409467b48Spatrick ARMBuildAttrs::R9IsSB);
79509467b48Spatrick else if (STI.isR9Reserved())
79609467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
79709467b48Spatrick ARMBuildAttrs::R9Reserved);
79809467b48Spatrick else
79909467b48Spatrick ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
80009467b48Spatrick ARMBuildAttrs::R9IsGPR);
80109467b48Spatrick }
80209467b48Spatrick
80309467b48Spatrick //===----------------------------------------------------------------------===//
80409467b48Spatrick
getBFLabel(StringRef Prefix,unsigned FunctionNumber,unsigned LabelId,MCContext & Ctx)80509467b48Spatrick static MCSymbol *getBFLabel(StringRef Prefix, unsigned FunctionNumber,
80609467b48Spatrick unsigned LabelId, MCContext &Ctx) {
80709467b48Spatrick
80809467b48Spatrick MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
80909467b48Spatrick + "BF" + Twine(FunctionNumber) + "_" + Twine(LabelId));
81009467b48Spatrick return Label;
81109467b48Spatrick }
81209467b48Spatrick
getPICLabel(StringRef Prefix,unsigned FunctionNumber,unsigned LabelId,MCContext & Ctx)81309467b48Spatrick static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
81409467b48Spatrick unsigned LabelId, MCContext &Ctx) {
81509467b48Spatrick
81609467b48Spatrick MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
81709467b48Spatrick + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
81809467b48Spatrick return Label;
81909467b48Spatrick }
82009467b48Spatrick
82109467b48Spatrick static MCSymbolRefExpr::VariantKind
getModifierVariantKind(ARMCP::ARMCPModifier Modifier)82209467b48Spatrick getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
82309467b48Spatrick switch (Modifier) {
82409467b48Spatrick case ARMCP::no_modifier:
82509467b48Spatrick return MCSymbolRefExpr::VK_None;
82609467b48Spatrick case ARMCP::TLSGD:
82709467b48Spatrick return MCSymbolRefExpr::VK_TLSGD;
82809467b48Spatrick case ARMCP::TPOFF:
82909467b48Spatrick return MCSymbolRefExpr::VK_TPOFF;
83009467b48Spatrick case ARMCP::GOTTPOFF:
83109467b48Spatrick return MCSymbolRefExpr::VK_GOTTPOFF;
83209467b48Spatrick case ARMCP::SBREL:
83309467b48Spatrick return MCSymbolRefExpr::VK_ARM_SBREL;
83409467b48Spatrick case ARMCP::GOT_PREL:
83509467b48Spatrick return MCSymbolRefExpr::VK_ARM_GOT_PREL;
83609467b48Spatrick case ARMCP::SECREL:
83709467b48Spatrick return MCSymbolRefExpr::VK_SECREL;
83809467b48Spatrick }
83909467b48Spatrick llvm_unreachable("Invalid ARMCPModifier!");
84009467b48Spatrick }
84109467b48Spatrick
GetARMGVSymbol(const GlobalValue * GV,unsigned char TargetFlags)84209467b48Spatrick MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
84309467b48Spatrick unsigned char TargetFlags) {
84409467b48Spatrick if (Subtarget->isTargetMachO()) {
84509467b48Spatrick bool IsIndirect =
84609467b48Spatrick (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
84709467b48Spatrick
84809467b48Spatrick if (!IsIndirect)
84909467b48Spatrick return getSymbol(GV);
85009467b48Spatrick
85109467b48Spatrick // FIXME: Remove this when Darwin transition to @GOT like syntax.
85209467b48Spatrick MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
85309467b48Spatrick MachineModuleInfoMachO &MMIMachO =
85409467b48Spatrick MMI->getObjFileInfo<MachineModuleInfoMachO>();
85509467b48Spatrick MachineModuleInfoImpl::StubValueTy &StubSym =
85609467b48Spatrick GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
85709467b48Spatrick : MMIMachO.getGVStubEntry(MCSym);
85809467b48Spatrick
85909467b48Spatrick if (!StubSym.getPointer())
86009467b48Spatrick StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
86109467b48Spatrick !GV->hasInternalLinkage());
86209467b48Spatrick return MCSym;
86309467b48Spatrick } else if (Subtarget->isTargetCOFF()) {
86409467b48Spatrick assert(Subtarget->isTargetWindows() &&
86509467b48Spatrick "Windows is the only supported COFF target");
86609467b48Spatrick
86709467b48Spatrick bool IsIndirect =
86809467b48Spatrick (TargetFlags & (ARMII::MO_DLLIMPORT | ARMII::MO_COFFSTUB));
86909467b48Spatrick if (!IsIndirect)
87009467b48Spatrick return getSymbol(GV);
87109467b48Spatrick
87209467b48Spatrick SmallString<128> Name;
87309467b48Spatrick if (TargetFlags & ARMII::MO_DLLIMPORT)
87409467b48Spatrick Name = "__imp_";
87509467b48Spatrick else if (TargetFlags & ARMII::MO_COFFSTUB)
87609467b48Spatrick Name = ".refptr.";
87709467b48Spatrick getNameWithPrefix(Name, GV);
87809467b48Spatrick
87909467b48Spatrick MCSymbol *MCSym = OutContext.getOrCreateSymbol(Name);
88009467b48Spatrick
88109467b48Spatrick if (TargetFlags & ARMII::MO_COFFSTUB) {
88209467b48Spatrick MachineModuleInfoCOFF &MMICOFF =
88309467b48Spatrick MMI->getObjFileInfo<MachineModuleInfoCOFF>();
88409467b48Spatrick MachineModuleInfoImpl::StubValueTy &StubSym =
88509467b48Spatrick MMICOFF.getGVStubEntry(MCSym);
88609467b48Spatrick
88709467b48Spatrick if (!StubSym.getPointer())
88809467b48Spatrick StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), true);
88909467b48Spatrick }
89009467b48Spatrick
89109467b48Spatrick return MCSym;
89209467b48Spatrick } else if (Subtarget->isTargetELF()) {
893*d415bd75Srobert return getSymbolPreferLocal(*GV);
89409467b48Spatrick }
89509467b48Spatrick llvm_unreachable("unexpected target");
89609467b48Spatrick }
89709467b48Spatrick
emitMachineConstantPoolValue(MachineConstantPoolValue * MCPV)898097a140dSpatrick void ARMAsmPrinter::emitMachineConstantPoolValue(
899097a140dSpatrick MachineConstantPoolValue *MCPV) {
90009467b48Spatrick const DataLayout &DL = getDataLayout();
90109467b48Spatrick int Size = DL.getTypeAllocSize(MCPV->getType());
90209467b48Spatrick
90309467b48Spatrick ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
90409467b48Spatrick
90509467b48Spatrick if (ACPV->isPromotedGlobal()) {
90609467b48Spatrick // This constant pool entry is actually a global whose storage has been
90709467b48Spatrick // promoted into the constant pool. This global may be referenced still
90809467b48Spatrick // by debug information, and due to the way AsmPrinter is set up, the debug
90909467b48Spatrick // info is immutable by the time we decide to promote globals to constant
91009467b48Spatrick // pools. Because of this, we need to ensure we emit a symbol for the global
91109467b48Spatrick // with private linkage (the default) so debug info can refer to it.
91209467b48Spatrick //
91309467b48Spatrick // However, if this global is promoted into several functions we must ensure
91409467b48Spatrick // we don't try and emit duplicate symbols!
91509467b48Spatrick auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
91609467b48Spatrick for (const auto *GV : ACPC->promotedGlobals()) {
91709467b48Spatrick if (!EmittedPromotedGlobalLabels.count(GV)) {
91809467b48Spatrick MCSymbol *GVSym = getSymbol(GV);
919097a140dSpatrick OutStreamer->emitLabel(GVSym);
92009467b48Spatrick EmittedPromotedGlobalLabels.insert(GV);
92109467b48Spatrick }
92209467b48Spatrick }
923097a140dSpatrick return emitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
92409467b48Spatrick }
92509467b48Spatrick
92609467b48Spatrick MCSymbol *MCSym;
92709467b48Spatrick if (ACPV->isLSDA()) {
92873471bf0Spatrick MCSym = getMBBExceptionSym(MF->front());
92909467b48Spatrick } else if (ACPV->isBlockAddress()) {
93009467b48Spatrick const BlockAddress *BA =
93109467b48Spatrick cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
93209467b48Spatrick MCSym = GetBlockAddressSymbol(BA);
93309467b48Spatrick } else if (ACPV->isGlobalValue()) {
93409467b48Spatrick const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
93509467b48Spatrick
93609467b48Spatrick // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
93709467b48Spatrick // flag the global as MO_NONLAZY.
93809467b48Spatrick unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
93909467b48Spatrick MCSym = GetARMGVSymbol(GV, TF);
94009467b48Spatrick } else if (ACPV->isMachineBasicBlock()) {
94109467b48Spatrick const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
94209467b48Spatrick MCSym = MBB->getSymbol();
94309467b48Spatrick } else {
94409467b48Spatrick assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
94509467b48Spatrick auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
94609467b48Spatrick MCSym = GetExternalSymbolSymbol(Sym);
94709467b48Spatrick }
94809467b48Spatrick
94909467b48Spatrick // Create an MCSymbol for the reference.
95009467b48Spatrick const MCExpr *Expr =
95109467b48Spatrick MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
95209467b48Spatrick OutContext);
95309467b48Spatrick
95409467b48Spatrick if (ACPV->getPCAdjustment()) {
95509467b48Spatrick MCSymbol *PCLabel =
95609467b48Spatrick getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
95709467b48Spatrick ACPV->getLabelId(), OutContext);
95809467b48Spatrick const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
95909467b48Spatrick PCRelExpr =
96009467b48Spatrick MCBinaryExpr::createAdd(PCRelExpr,
96109467b48Spatrick MCConstantExpr::create(ACPV->getPCAdjustment(),
96209467b48Spatrick OutContext),
96309467b48Spatrick OutContext);
96409467b48Spatrick if (ACPV->mustAddCurrentAddress()) {
96509467b48Spatrick // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
96609467b48Spatrick // label, so just emit a local label end reference that instead.
96709467b48Spatrick MCSymbol *DotSym = OutContext.createTempSymbol();
968097a140dSpatrick OutStreamer->emitLabel(DotSym);
96909467b48Spatrick const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
97009467b48Spatrick PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
97109467b48Spatrick }
97209467b48Spatrick Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
97309467b48Spatrick }
974097a140dSpatrick OutStreamer->emitValue(Expr, Size);
97509467b48Spatrick }
97609467b48Spatrick
emitJumpTableAddrs(const MachineInstr * MI)977097a140dSpatrick void ARMAsmPrinter::emitJumpTableAddrs(const MachineInstr *MI) {
97809467b48Spatrick const MachineOperand &MO1 = MI->getOperand(1);
97909467b48Spatrick unsigned JTI = MO1.getIndex();
98009467b48Spatrick
98109467b48Spatrick // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
98209467b48Spatrick // ARM mode tables.
983097a140dSpatrick emitAlignment(Align(4));
98409467b48Spatrick
98509467b48Spatrick // Emit a label for the jump table.
98609467b48Spatrick MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
987097a140dSpatrick OutStreamer->emitLabel(JTISymbol);
98809467b48Spatrick
98909467b48Spatrick // Mark the jump table as data-in-code.
990097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegionJT32);
99109467b48Spatrick
99209467b48Spatrick // Emit each entry of the table.
99309467b48Spatrick const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
99409467b48Spatrick const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
99509467b48Spatrick const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
99609467b48Spatrick
99709467b48Spatrick for (MachineBasicBlock *MBB : JTBBs) {
99809467b48Spatrick // Construct an MCExpr for the entry. We want a value of the form:
99909467b48Spatrick // (BasicBlockAddr - TableBeginAddr)
100009467b48Spatrick //
100109467b48Spatrick // For example, a table with entries jumping to basic blocks BB0 and BB1
100209467b48Spatrick // would look like:
100309467b48Spatrick // LJTI_0_0:
100409467b48Spatrick // .word (LBB0 - LJTI_0_0)
100509467b48Spatrick // .word (LBB1 - LJTI_0_0)
100609467b48Spatrick const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
100709467b48Spatrick
100809467b48Spatrick if (isPositionIndependent() || Subtarget->isROPI())
100909467b48Spatrick Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
101009467b48Spatrick OutContext),
101109467b48Spatrick OutContext);
101209467b48Spatrick // If we're generating a table of Thumb addresses in static relocation
101309467b48Spatrick // model, we need to add one to keep interworking correctly.
101409467b48Spatrick else if (AFI->isThumbFunction())
101509467b48Spatrick Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
101609467b48Spatrick OutContext);
1017097a140dSpatrick OutStreamer->emitValue(Expr, 4);
101809467b48Spatrick }
101909467b48Spatrick // Mark the end of jump table data-in-code region.
1020097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegionEnd);
102109467b48Spatrick }
102209467b48Spatrick
emitJumpTableInsts(const MachineInstr * MI)1023097a140dSpatrick void ARMAsmPrinter::emitJumpTableInsts(const MachineInstr *MI) {
102409467b48Spatrick const MachineOperand &MO1 = MI->getOperand(1);
102509467b48Spatrick unsigned JTI = MO1.getIndex();
102609467b48Spatrick
102709467b48Spatrick // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
102809467b48Spatrick // ARM mode tables.
1029097a140dSpatrick emitAlignment(Align(4));
103009467b48Spatrick
103109467b48Spatrick // Emit a label for the jump table.
103209467b48Spatrick MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1033097a140dSpatrick OutStreamer->emitLabel(JTISymbol);
103409467b48Spatrick
103509467b48Spatrick // Emit each entry of the table.
103609467b48Spatrick const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
103709467b48Spatrick const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
103809467b48Spatrick const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
103909467b48Spatrick
104009467b48Spatrick for (MachineBasicBlock *MBB : JTBBs) {
104109467b48Spatrick const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
104209467b48Spatrick OutContext);
104309467b48Spatrick // If this isn't a TBB or TBH, the entries are direct branch instructions.
104409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
104509467b48Spatrick .addExpr(MBBSymbolExpr)
104609467b48Spatrick .addImm(ARMCC::AL)
104709467b48Spatrick .addReg(0));
104809467b48Spatrick }
104909467b48Spatrick }
105009467b48Spatrick
emitJumpTableTBInst(const MachineInstr * MI,unsigned OffsetWidth)1051097a140dSpatrick void ARMAsmPrinter::emitJumpTableTBInst(const MachineInstr *MI,
105209467b48Spatrick unsigned OffsetWidth) {
105309467b48Spatrick assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
105409467b48Spatrick const MachineOperand &MO1 = MI->getOperand(1);
105509467b48Spatrick unsigned JTI = MO1.getIndex();
105609467b48Spatrick
105709467b48Spatrick if (Subtarget->isThumb1Only())
1058097a140dSpatrick emitAlignment(Align(4));
105909467b48Spatrick
106009467b48Spatrick MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1061097a140dSpatrick OutStreamer->emitLabel(JTISymbol);
106209467b48Spatrick
106309467b48Spatrick // Emit each entry of the table.
106409467b48Spatrick const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
106509467b48Spatrick const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
106609467b48Spatrick const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
106709467b48Spatrick
106809467b48Spatrick // Mark the jump table as data-in-code.
1069097a140dSpatrick OutStreamer->emitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
107009467b48Spatrick : MCDR_DataRegionJT16);
107109467b48Spatrick
1072*d415bd75Srobert for (auto *MBB : JTBBs) {
107309467b48Spatrick const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
107409467b48Spatrick OutContext);
107509467b48Spatrick // Otherwise it's an offset from the dispatch instruction. Construct an
107609467b48Spatrick // MCExpr for the entry. We want a value of the form:
107709467b48Spatrick // (BasicBlockAddr - TBBInstAddr + 4) / 2
107809467b48Spatrick //
107909467b48Spatrick // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
108009467b48Spatrick // would look like:
108109467b48Spatrick // LJTI_0_0:
108209467b48Spatrick // .byte (LBB0 - (LCPI0_0 + 4)) / 2
108309467b48Spatrick // .byte (LBB1 - (LCPI0_0 + 4)) / 2
108409467b48Spatrick // where LCPI0_0 is a label defined just before the TBB instruction using
108509467b48Spatrick // this table.
108609467b48Spatrick MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
108709467b48Spatrick const MCExpr *Expr = MCBinaryExpr::createAdd(
108809467b48Spatrick MCSymbolRefExpr::create(TBInstPC, OutContext),
108909467b48Spatrick MCConstantExpr::create(4, OutContext), OutContext);
109009467b48Spatrick Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
109109467b48Spatrick Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
109209467b48Spatrick OutContext);
1093097a140dSpatrick OutStreamer->emitValue(Expr, OffsetWidth);
109409467b48Spatrick }
109509467b48Spatrick // Mark the end of jump table data-in-code region. 32-bit offsets use
109609467b48Spatrick // actual branch instructions here, so we don't mark those as a data-region
109709467b48Spatrick // at all.
1098097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegionEnd);
109909467b48Spatrick
110009467b48Spatrick // Make sure the next instruction is 2-byte aligned.
1101097a140dSpatrick emitAlignment(Align(2));
110209467b48Spatrick }
110309467b48Spatrick
EmitUnwindingInstruction(const MachineInstr * MI)110409467b48Spatrick void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
110509467b48Spatrick assert(MI->getFlag(MachineInstr::FrameSetup) &&
110609467b48Spatrick "Only instruction which are involved into frame setup code are allowed");
110709467b48Spatrick
110809467b48Spatrick MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
110909467b48Spatrick ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
111009467b48Spatrick const MachineFunction &MF = *MI->getParent()->getParent();
111109467b48Spatrick const TargetRegisterInfo *TargetRegInfo =
111209467b48Spatrick MF.getSubtarget().getRegisterInfo();
111309467b48Spatrick const MachineRegisterInfo &MachineRegInfo = MF.getRegInfo();
111409467b48Spatrick
111509467b48Spatrick Register FramePtr = TargetRegInfo->getFrameRegister(MF);
111609467b48Spatrick unsigned Opc = MI->getOpcode();
111709467b48Spatrick unsigned SrcReg, DstReg;
111809467b48Spatrick
1119097a140dSpatrick switch (Opc) {
1120097a140dSpatrick case ARM::tPUSH:
1121097a140dSpatrick // special case: tPUSH does not have src/dst regs.
112209467b48Spatrick SrcReg = DstReg = ARM::SP;
1123097a140dSpatrick break;
1124097a140dSpatrick case ARM::tLDRpci:
1125097a140dSpatrick case ARM::t2MOVi16:
1126097a140dSpatrick case ARM::t2MOVTi16:
1127097a140dSpatrick // special cases:
1128097a140dSpatrick // 1) for Thumb1 code we sometimes materialize the constant via constpool
1129097a140dSpatrick // load.
1130097a140dSpatrick // 2) for Thumb2 execute only code we materialize the constant via
1131097a140dSpatrick // immediate constants in 2 separate instructions (MOVW/MOVT).
1132097a140dSpatrick SrcReg = ~0U;
1133097a140dSpatrick DstReg = MI->getOperand(0).getReg();
1134097a140dSpatrick break;
1135097a140dSpatrick default:
113609467b48Spatrick SrcReg = MI->getOperand(1).getReg();
113709467b48Spatrick DstReg = MI->getOperand(0).getReg();
1138097a140dSpatrick break;
113909467b48Spatrick }
114009467b48Spatrick
114109467b48Spatrick // Try to figure out the unwinding opcode out of src / dst regs.
114209467b48Spatrick if (MI->mayStore()) {
114309467b48Spatrick // Register saves.
114409467b48Spatrick assert(DstReg == ARM::SP &&
114509467b48Spatrick "Only stack pointer as a destination reg is supported");
114609467b48Spatrick
114709467b48Spatrick SmallVector<unsigned, 4> RegList;
114809467b48Spatrick // Skip src & dst reg, and pred ops.
114909467b48Spatrick unsigned StartOp = 2 + 2;
115009467b48Spatrick // Use all the operands.
115109467b48Spatrick unsigned NumOffset = 0;
1152*d415bd75Srobert // Amount of SP adjustment folded into a push, before the
1153*d415bd75Srobert // registers are stored (pad at higher addresses).
1154*d415bd75Srobert unsigned PadBefore = 0;
1155*d415bd75Srobert // Amount of SP adjustment folded into a push, after the
1156*d415bd75Srobert // registers are stored (pad at lower addresses).
1157*d415bd75Srobert unsigned PadAfter = 0;
115809467b48Spatrick
115909467b48Spatrick switch (Opc) {
116009467b48Spatrick default:
116109467b48Spatrick MI->print(errs());
116209467b48Spatrick llvm_unreachable("Unsupported opcode for unwinding information");
116309467b48Spatrick case ARM::tPUSH:
116409467b48Spatrick // Special case here: no src & dst reg, but two extra imp ops.
116509467b48Spatrick StartOp = 2; NumOffset = 2;
1166*d415bd75Srobert [[fallthrough]];
116709467b48Spatrick case ARM::STMDB_UPD:
116809467b48Spatrick case ARM::t2STMDB_UPD:
116909467b48Spatrick case ARM::VSTMDDB_UPD:
117009467b48Spatrick assert(SrcReg == ARM::SP &&
117109467b48Spatrick "Only stack pointer as a source reg is supported");
117209467b48Spatrick for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
117309467b48Spatrick i != NumOps; ++i) {
117409467b48Spatrick const MachineOperand &MO = MI->getOperand(i);
117509467b48Spatrick // Actually, there should never be any impdef stuff here. Skip it
117609467b48Spatrick // temporary to workaround PR11902.
117709467b48Spatrick if (MO.isImplicit())
117809467b48Spatrick continue;
117909467b48Spatrick // Registers, pushed as a part of folding an SP update into the
118009467b48Spatrick // push instruction are marked as undef and should not be
118109467b48Spatrick // restored when unwinding, because the function can modify the
118209467b48Spatrick // corresponding stack slots.
118309467b48Spatrick if (MO.isUndef()) {
118409467b48Spatrick assert(RegList.empty() &&
118509467b48Spatrick "Pad registers must come before restored ones");
118609467b48Spatrick unsigned Width =
118709467b48Spatrick TargetRegInfo->getRegSizeInBits(MO.getReg(), MachineRegInfo) / 8;
1188*d415bd75Srobert PadAfter += Width;
118909467b48Spatrick continue;
119009467b48Spatrick }
119109467b48Spatrick // Check for registers that are remapped (for a Thumb1 prologue that
119209467b48Spatrick // saves high registers).
119309467b48Spatrick Register Reg = MO.getReg();
119409467b48Spatrick if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(Reg))
119509467b48Spatrick Reg = RemappedReg;
119609467b48Spatrick RegList.push_back(Reg);
119709467b48Spatrick }
119809467b48Spatrick break;
119909467b48Spatrick case ARM::STR_PRE_IMM:
120009467b48Spatrick case ARM::STR_PRE_REG:
120109467b48Spatrick case ARM::t2STR_PRE:
120209467b48Spatrick assert(MI->getOperand(2).getReg() == ARM::SP &&
120309467b48Spatrick "Only stack pointer as a source reg is supported");
1204*d415bd75Srobert if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg))
1205*d415bd75Srobert SrcReg = RemappedReg;
1206*d415bd75Srobert
120709467b48Spatrick RegList.push_back(SrcReg);
120809467b48Spatrick break;
1209*d415bd75Srobert case ARM::t2STRD_PRE:
1210*d415bd75Srobert assert(MI->getOperand(3).getReg() == ARM::SP &&
1211*d415bd75Srobert "Only stack pointer as a source reg is supported");
1212*d415bd75Srobert SrcReg = MI->getOperand(1).getReg();
1213*d415bd75Srobert if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg))
1214*d415bd75Srobert SrcReg = RemappedReg;
1215*d415bd75Srobert RegList.push_back(SrcReg);
1216*d415bd75Srobert SrcReg = MI->getOperand(2).getReg();
1217*d415bd75Srobert if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg))
1218*d415bd75Srobert SrcReg = RemappedReg;
1219*d415bd75Srobert RegList.push_back(SrcReg);
1220*d415bd75Srobert PadBefore = -MI->getOperand(4).getImm() - 8;
1221*d415bd75Srobert break;
122209467b48Spatrick }
122309467b48Spatrick if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1224*d415bd75Srobert if (PadBefore)
1225*d415bd75Srobert ATS.emitPad(PadBefore);
122609467b48Spatrick ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
122709467b48Spatrick // Account for the SP adjustment, folded into the push.
1228*d415bd75Srobert if (PadAfter)
1229*d415bd75Srobert ATS.emitPad(PadAfter);
123009467b48Spatrick }
123109467b48Spatrick } else {
123209467b48Spatrick // Changes of stack / frame pointer.
123309467b48Spatrick if (SrcReg == ARM::SP) {
123409467b48Spatrick int64_t Offset = 0;
123509467b48Spatrick switch (Opc) {
123609467b48Spatrick default:
123709467b48Spatrick MI->print(errs());
123809467b48Spatrick llvm_unreachable("Unsupported opcode for unwinding information");
123909467b48Spatrick case ARM::MOVr:
124009467b48Spatrick case ARM::tMOVr:
124109467b48Spatrick Offset = 0;
124209467b48Spatrick break;
124309467b48Spatrick case ARM::ADDri:
124409467b48Spatrick case ARM::t2ADDri:
124509467b48Spatrick case ARM::t2ADDri12:
124609467b48Spatrick case ARM::t2ADDspImm:
124709467b48Spatrick case ARM::t2ADDspImm12:
124809467b48Spatrick Offset = -MI->getOperand(2).getImm();
124909467b48Spatrick break;
125009467b48Spatrick case ARM::SUBri:
125109467b48Spatrick case ARM::t2SUBri:
125209467b48Spatrick case ARM::t2SUBri12:
125309467b48Spatrick case ARM::t2SUBspImm:
125409467b48Spatrick case ARM::t2SUBspImm12:
125509467b48Spatrick Offset = MI->getOperand(2).getImm();
125609467b48Spatrick break;
125709467b48Spatrick case ARM::tSUBspi:
125809467b48Spatrick Offset = MI->getOperand(2).getImm()*4;
125909467b48Spatrick break;
126009467b48Spatrick case ARM::tADDspi:
126109467b48Spatrick case ARM::tADDrSPi:
126209467b48Spatrick Offset = -MI->getOperand(2).getImm()*4;
126309467b48Spatrick break;
1264097a140dSpatrick case ARM::tADDhirr:
1265097a140dSpatrick Offset =
1266097a140dSpatrick -AFI->EHPrologueOffsetInRegs.lookup(MI->getOperand(2).getReg());
126709467b48Spatrick break;
126809467b48Spatrick }
126909467b48Spatrick
127009467b48Spatrick if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
127109467b48Spatrick if (DstReg == FramePtr && FramePtr != ARM::SP)
127209467b48Spatrick // Set-up of the frame pointer. Positive values correspond to "add"
127309467b48Spatrick // instruction.
127409467b48Spatrick ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
127509467b48Spatrick else if (DstReg == ARM::SP) {
127609467b48Spatrick // Change of SP by an offset. Positive values correspond to "sub"
127709467b48Spatrick // instruction.
127809467b48Spatrick ATS.emitPad(Offset);
127909467b48Spatrick } else {
128009467b48Spatrick // Move of SP to a register. Positive values correspond to an "add"
128109467b48Spatrick // instruction.
128209467b48Spatrick ATS.emitMovSP(DstReg, -Offset);
128309467b48Spatrick }
128409467b48Spatrick }
128509467b48Spatrick } else if (DstReg == ARM::SP) {
128609467b48Spatrick MI->print(errs());
128709467b48Spatrick llvm_unreachable("Unsupported opcode for unwinding information");
1288097a140dSpatrick } else {
1289097a140dSpatrick int64_t Offset = 0;
1290097a140dSpatrick switch (Opc) {
1291097a140dSpatrick case ARM::tMOVr:
129209467b48Spatrick // If a Thumb1 function spills r8-r11, we copy the values to low
129309467b48Spatrick // registers before pushing them. Record the copy so we can emit the
129409467b48Spatrick // correct ".save" later.
129509467b48Spatrick AFI->EHPrologueRemappedRegs[DstReg] = SrcReg;
1296097a140dSpatrick break;
1297097a140dSpatrick case ARM::tLDRpci: {
1298097a140dSpatrick // Grab the constpool index and check, whether it corresponds to
1299097a140dSpatrick // original or cloned constpool entry.
1300097a140dSpatrick unsigned CPI = MI->getOperand(1).getIndex();
1301097a140dSpatrick const MachineConstantPool *MCP = MF.getConstantPool();
1302097a140dSpatrick if (CPI >= MCP->getConstants().size())
1303097a140dSpatrick CPI = AFI->getOriginalCPIdx(CPI);
1304097a140dSpatrick assert(CPI != -1U && "Invalid constpool index");
1305097a140dSpatrick
1306097a140dSpatrick // Derive the actual offset.
1307097a140dSpatrick const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1308097a140dSpatrick assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1309097a140dSpatrick Offset = cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
1310097a140dSpatrick AFI->EHPrologueOffsetInRegs[DstReg] = Offset;
1311097a140dSpatrick break;
1312097a140dSpatrick }
1313097a140dSpatrick case ARM::t2MOVi16:
1314097a140dSpatrick Offset = MI->getOperand(1).getImm();
1315097a140dSpatrick AFI->EHPrologueOffsetInRegs[DstReg] = Offset;
1316097a140dSpatrick break;
1317097a140dSpatrick case ARM::t2MOVTi16:
1318097a140dSpatrick Offset = MI->getOperand(2).getImm();
1319097a140dSpatrick AFI->EHPrologueOffsetInRegs[DstReg] |= (Offset << 16);
1320097a140dSpatrick break;
1321*d415bd75Srobert case ARM::t2PAC:
1322*d415bd75Srobert case ARM::t2PACBTI:
1323*d415bd75Srobert AFI->EHPrologueRemappedRegs[ARM::R12] = ARM::RA_AUTH_CODE;
1324*d415bd75Srobert break;
1325097a140dSpatrick default:
132609467b48Spatrick MI->print(errs());
132709467b48Spatrick llvm_unreachable("Unsupported opcode for unwinding information");
132809467b48Spatrick }
132909467b48Spatrick }
133009467b48Spatrick }
1331097a140dSpatrick }
133209467b48Spatrick
133309467b48Spatrick // Simple pseudo-instructions have their lowering (with expansion to real
133409467b48Spatrick // instructions) auto-generated.
133509467b48Spatrick #include "ARMGenMCPseudoLowering.inc"
133609467b48Spatrick
emitInstruction(const MachineInstr * MI)1337097a140dSpatrick void ARMAsmPrinter::emitInstruction(const MachineInstr *MI) {
1338*d415bd75Srobert // TODOD FIXME: Enable feature predicate checks once all the test pass.
1339*d415bd75Srobert // ARM_MC::verifyInstructionPredicates(MI->getOpcode(),
1340*d415bd75Srobert // getSubtargetInfo().getFeatureBits());
1341*d415bd75Srobert
134209467b48Spatrick const DataLayout &DL = getDataLayout();
134309467b48Spatrick MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
134409467b48Spatrick ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
134509467b48Spatrick
134609467b48Spatrick // If we just ended a constant pool, mark it as such.
134709467b48Spatrick if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1348097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegionEnd);
134909467b48Spatrick InConstantPool = false;
135009467b48Spatrick }
135109467b48Spatrick
135209467b48Spatrick // Emit unwinding stuff for frame-related instructions
135309467b48Spatrick if (Subtarget->isTargetEHABICompatible() &&
135409467b48Spatrick MI->getFlag(MachineInstr::FrameSetup))
135509467b48Spatrick EmitUnwindingInstruction(MI);
135609467b48Spatrick
135709467b48Spatrick // Do any auto-generated pseudo lowerings.
135809467b48Spatrick if (emitPseudoExpansionLowering(*OutStreamer, MI))
135909467b48Spatrick return;
136009467b48Spatrick
136109467b48Spatrick assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
136209467b48Spatrick "Pseudo flag setting opcode should be expanded early");
136309467b48Spatrick
136409467b48Spatrick // Check for manual lowerings.
136509467b48Spatrick unsigned Opc = MI->getOpcode();
136609467b48Spatrick switch (Opc) {
136709467b48Spatrick case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
136809467b48Spatrick case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
136909467b48Spatrick case ARM::LEApcrel:
137009467b48Spatrick case ARM::tLEApcrel:
137109467b48Spatrick case ARM::t2LEApcrel: {
137209467b48Spatrick // FIXME: Need to also handle globals and externals
137309467b48Spatrick MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
137409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
137509467b48Spatrick ARM::t2LEApcrel ? ARM::t2ADR
137609467b48Spatrick : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
137709467b48Spatrick : ARM::ADR))
137809467b48Spatrick .addReg(MI->getOperand(0).getReg())
137909467b48Spatrick .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
138009467b48Spatrick // Add predicate operands.
138109467b48Spatrick .addImm(MI->getOperand(2).getImm())
138209467b48Spatrick .addReg(MI->getOperand(3).getReg()));
138309467b48Spatrick return;
138409467b48Spatrick }
138509467b48Spatrick case ARM::LEApcrelJT:
138609467b48Spatrick case ARM::tLEApcrelJT:
138709467b48Spatrick case ARM::t2LEApcrelJT: {
138809467b48Spatrick MCSymbol *JTIPICSymbol =
138909467b48Spatrick GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
139009467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
139109467b48Spatrick ARM::t2LEApcrelJT ? ARM::t2ADR
139209467b48Spatrick : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
139309467b48Spatrick : ARM::ADR))
139409467b48Spatrick .addReg(MI->getOperand(0).getReg())
139509467b48Spatrick .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
139609467b48Spatrick // Add predicate operands.
139709467b48Spatrick .addImm(MI->getOperand(2).getImm())
139809467b48Spatrick .addReg(MI->getOperand(3).getReg()));
139909467b48Spatrick return;
140009467b48Spatrick }
140109467b48Spatrick // Darwin call instructions are just normal call instructions with different
140209467b48Spatrick // clobber semantics (they clobber R9).
140309467b48Spatrick case ARM::BX_CALL: {
140409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
140509467b48Spatrick .addReg(ARM::LR)
140609467b48Spatrick .addReg(ARM::PC)
140709467b48Spatrick // Add predicate operands.
140809467b48Spatrick .addImm(ARMCC::AL)
140909467b48Spatrick .addReg(0)
141009467b48Spatrick // Add 's' bit operand (always reg0 for this)
141109467b48Spatrick .addReg(0));
141209467b48Spatrick
141309467b48Spatrick assert(Subtarget->hasV4TOps());
141409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
141509467b48Spatrick .addReg(MI->getOperand(0).getReg()));
141609467b48Spatrick return;
141709467b48Spatrick }
141809467b48Spatrick case ARM::tBX_CALL: {
141909467b48Spatrick if (Subtarget->hasV5TOps())
142009467b48Spatrick llvm_unreachable("Expected BLX to be selected for v5t+");
142109467b48Spatrick
142209467b48Spatrick // On ARM v4t, when doing a call from thumb mode, we need to ensure
142309467b48Spatrick // that the saved lr has its LSB set correctly (the arch doesn't
142409467b48Spatrick // have blx).
142509467b48Spatrick // So here we generate a bl to a small jump pad that does bx rN.
142609467b48Spatrick // The jump pads are emitted after the function body.
142709467b48Spatrick
142809467b48Spatrick Register TReg = MI->getOperand(0).getReg();
142909467b48Spatrick MCSymbol *TRegSym = nullptr;
143009467b48Spatrick for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
143109467b48Spatrick if (TIP.first == TReg) {
143209467b48Spatrick TRegSym = TIP.second;
143309467b48Spatrick break;
143409467b48Spatrick }
143509467b48Spatrick }
143609467b48Spatrick
143709467b48Spatrick if (!TRegSym) {
143809467b48Spatrick TRegSym = OutContext.createTempSymbol();
143909467b48Spatrick ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
144009467b48Spatrick }
144109467b48Spatrick
144209467b48Spatrick // Create a link-saving branch to the Reg Indirect Jump Pad.
144309467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
144409467b48Spatrick // Predicate comes first here.
144509467b48Spatrick .addImm(ARMCC::AL).addReg(0)
144609467b48Spatrick .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
144709467b48Spatrick return;
144809467b48Spatrick }
144909467b48Spatrick case ARM::BMOVPCRX_CALL: {
145009467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
145109467b48Spatrick .addReg(ARM::LR)
145209467b48Spatrick .addReg(ARM::PC)
145309467b48Spatrick // Add predicate operands.
145409467b48Spatrick .addImm(ARMCC::AL)
145509467b48Spatrick .addReg(0)
145609467b48Spatrick // Add 's' bit operand (always reg0 for this)
145709467b48Spatrick .addReg(0));
145809467b48Spatrick
145909467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
146009467b48Spatrick .addReg(ARM::PC)
146109467b48Spatrick .addReg(MI->getOperand(0).getReg())
146209467b48Spatrick // Add predicate operands.
146309467b48Spatrick .addImm(ARMCC::AL)
146409467b48Spatrick .addReg(0)
146509467b48Spatrick // Add 's' bit operand (always reg0 for this)
146609467b48Spatrick .addReg(0));
146709467b48Spatrick return;
146809467b48Spatrick }
146909467b48Spatrick case ARM::BMOVPCB_CALL: {
147009467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
147109467b48Spatrick .addReg(ARM::LR)
147209467b48Spatrick .addReg(ARM::PC)
147309467b48Spatrick // Add predicate operands.
147409467b48Spatrick .addImm(ARMCC::AL)
147509467b48Spatrick .addReg(0)
147609467b48Spatrick // Add 's' bit operand (always reg0 for this)
147709467b48Spatrick .addReg(0));
147809467b48Spatrick
147909467b48Spatrick const MachineOperand &Op = MI->getOperand(0);
148009467b48Spatrick const GlobalValue *GV = Op.getGlobal();
148109467b48Spatrick const unsigned TF = Op.getTargetFlags();
148209467b48Spatrick MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
148309467b48Spatrick const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
148409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
148509467b48Spatrick .addExpr(GVSymExpr)
148609467b48Spatrick // Add predicate operands.
148709467b48Spatrick .addImm(ARMCC::AL)
148809467b48Spatrick .addReg(0));
148909467b48Spatrick return;
149009467b48Spatrick }
149109467b48Spatrick case ARM::MOVi16_ga_pcrel:
149209467b48Spatrick case ARM::t2MOVi16_ga_pcrel: {
149309467b48Spatrick MCInst TmpInst;
149409467b48Spatrick TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
149509467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
149609467b48Spatrick
149709467b48Spatrick unsigned TF = MI->getOperand(1).getTargetFlags();
149809467b48Spatrick const GlobalValue *GV = MI->getOperand(1).getGlobal();
149909467b48Spatrick MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
150009467b48Spatrick const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
150109467b48Spatrick
150209467b48Spatrick MCSymbol *LabelSym =
150309467b48Spatrick getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
150409467b48Spatrick MI->getOperand(2).getImm(), OutContext);
150509467b48Spatrick const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
150609467b48Spatrick unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
150709467b48Spatrick const MCExpr *PCRelExpr =
150809467b48Spatrick ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
150909467b48Spatrick MCBinaryExpr::createAdd(LabelSymExpr,
151009467b48Spatrick MCConstantExpr::create(PCAdj, OutContext),
151109467b48Spatrick OutContext), OutContext), OutContext);
151209467b48Spatrick TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
151309467b48Spatrick
151409467b48Spatrick // Add predicate operands.
151509467b48Spatrick TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
151609467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
151709467b48Spatrick // Add 's' bit operand (always reg0 for this)
151809467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
151909467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
152009467b48Spatrick return;
152109467b48Spatrick }
152209467b48Spatrick case ARM::MOVTi16_ga_pcrel:
152309467b48Spatrick case ARM::t2MOVTi16_ga_pcrel: {
152409467b48Spatrick MCInst TmpInst;
152509467b48Spatrick TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
152609467b48Spatrick ? ARM::MOVTi16 : ARM::t2MOVTi16);
152709467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
152809467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
152909467b48Spatrick
153009467b48Spatrick unsigned TF = MI->getOperand(2).getTargetFlags();
153109467b48Spatrick const GlobalValue *GV = MI->getOperand(2).getGlobal();
153209467b48Spatrick MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
153309467b48Spatrick const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
153409467b48Spatrick
153509467b48Spatrick MCSymbol *LabelSym =
153609467b48Spatrick getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
153709467b48Spatrick MI->getOperand(3).getImm(), OutContext);
153809467b48Spatrick const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
153909467b48Spatrick unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
154009467b48Spatrick const MCExpr *PCRelExpr =
154109467b48Spatrick ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
154209467b48Spatrick MCBinaryExpr::createAdd(LabelSymExpr,
154309467b48Spatrick MCConstantExpr::create(PCAdj, OutContext),
154409467b48Spatrick OutContext), OutContext), OutContext);
154509467b48Spatrick TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
154609467b48Spatrick // Add predicate operands.
154709467b48Spatrick TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
154809467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
154909467b48Spatrick // Add 's' bit operand (always reg0 for this)
155009467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
155109467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
155209467b48Spatrick return;
155309467b48Spatrick }
155409467b48Spatrick case ARM::t2BFi:
155509467b48Spatrick case ARM::t2BFic:
155609467b48Spatrick case ARM::t2BFLi:
155709467b48Spatrick case ARM::t2BFr:
155809467b48Spatrick case ARM::t2BFLr: {
155909467b48Spatrick // This is a Branch Future instruction.
156009467b48Spatrick
156109467b48Spatrick const MCExpr *BranchLabel = MCSymbolRefExpr::create(
156209467b48Spatrick getBFLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
156309467b48Spatrick MI->getOperand(0).getIndex(), OutContext),
156409467b48Spatrick OutContext);
156509467b48Spatrick
156609467b48Spatrick auto MCInst = MCInstBuilder(Opc).addExpr(BranchLabel);
156709467b48Spatrick if (MI->getOperand(1).isReg()) {
156809467b48Spatrick // For BFr/BFLr
156909467b48Spatrick MCInst.addReg(MI->getOperand(1).getReg());
157009467b48Spatrick } else {
157109467b48Spatrick // For BFi/BFLi/BFic
157209467b48Spatrick const MCExpr *BranchTarget;
157309467b48Spatrick if (MI->getOperand(1).isMBB())
157409467b48Spatrick BranchTarget = MCSymbolRefExpr::create(
157509467b48Spatrick MI->getOperand(1).getMBB()->getSymbol(), OutContext);
157609467b48Spatrick else if (MI->getOperand(1).isGlobal()) {
157709467b48Spatrick const GlobalValue *GV = MI->getOperand(1).getGlobal();
157809467b48Spatrick BranchTarget = MCSymbolRefExpr::create(
157909467b48Spatrick GetARMGVSymbol(GV, MI->getOperand(1).getTargetFlags()), OutContext);
158009467b48Spatrick } else if (MI->getOperand(1).isSymbol()) {
158109467b48Spatrick BranchTarget = MCSymbolRefExpr::create(
158209467b48Spatrick GetExternalSymbolSymbol(MI->getOperand(1).getSymbolName()),
158309467b48Spatrick OutContext);
158409467b48Spatrick } else
158509467b48Spatrick llvm_unreachable("Unhandled operand kind in Branch Future instruction");
158609467b48Spatrick
158709467b48Spatrick MCInst.addExpr(BranchTarget);
158809467b48Spatrick }
158909467b48Spatrick
159009467b48Spatrick if (Opc == ARM::t2BFic) {
159109467b48Spatrick const MCExpr *ElseLabel = MCSymbolRefExpr::create(
159209467b48Spatrick getBFLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
159309467b48Spatrick MI->getOperand(2).getIndex(), OutContext),
159409467b48Spatrick OutContext);
159509467b48Spatrick MCInst.addExpr(ElseLabel);
159609467b48Spatrick MCInst.addImm(MI->getOperand(3).getImm());
159709467b48Spatrick } else {
159809467b48Spatrick MCInst.addImm(MI->getOperand(2).getImm())
159909467b48Spatrick .addReg(MI->getOperand(3).getReg());
160009467b48Spatrick }
160109467b48Spatrick
160209467b48Spatrick EmitToStreamer(*OutStreamer, MCInst);
160309467b48Spatrick return;
160409467b48Spatrick }
160509467b48Spatrick case ARM::t2BF_LabelPseudo: {
160609467b48Spatrick // This is a pseudo op for a label used by a branch future instruction
160709467b48Spatrick
160809467b48Spatrick // Emit the label.
1609097a140dSpatrick OutStreamer->emitLabel(getBFLabel(DL.getPrivateGlobalPrefix(),
161009467b48Spatrick getFunctionNumber(),
161109467b48Spatrick MI->getOperand(0).getIndex(), OutContext));
161209467b48Spatrick return;
161309467b48Spatrick }
161409467b48Spatrick case ARM::tPICADD: {
161509467b48Spatrick // This is a pseudo op for a label + instruction sequence, which looks like:
161609467b48Spatrick // LPC0:
161709467b48Spatrick // add r0, pc
161809467b48Spatrick // This adds the address of LPC0 to r0.
161909467b48Spatrick
162009467b48Spatrick // Emit the label.
1621097a140dSpatrick OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
162209467b48Spatrick getFunctionNumber(),
162309467b48Spatrick MI->getOperand(2).getImm(), OutContext));
162409467b48Spatrick
162509467b48Spatrick // Form and emit the add.
162609467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
162709467b48Spatrick .addReg(MI->getOperand(0).getReg())
162809467b48Spatrick .addReg(MI->getOperand(0).getReg())
162909467b48Spatrick .addReg(ARM::PC)
163009467b48Spatrick // Add predicate operands.
163109467b48Spatrick .addImm(ARMCC::AL)
163209467b48Spatrick .addReg(0));
163309467b48Spatrick return;
163409467b48Spatrick }
163509467b48Spatrick case ARM::PICADD: {
163609467b48Spatrick // This is a pseudo op for a label + instruction sequence, which looks like:
163709467b48Spatrick // LPC0:
163809467b48Spatrick // add r0, pc, r0
163909467b48Spatrick // This adds the address of LPC0 to r0.
164009467b48Spatrick
164109467b48Spatrick // Emit the label.
1642097a140dSpatrick OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
164309467b48Spatrick getFunctionNumber(),
164409467b48Spatrick MI->getOperand(2).getImm(), OutContext));
164509467b48Spatrick
164609467b48Spatrick // Form and emit the add.
164709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
164809467b48Spatrick .addReg(MI->getOperand(0).getReg())
164909467b48Spatrick .addReg(ARM::PC)
165009467b48Spatrick .addReg(MI->getOperand(1).getReg())
165109467b48Spatrick // Add predicate operands.
165209467b48Spatrick .addImm(MI->getOperand(3).getImm())
165309467b48Spatrick .addReg(MI->getOperand(4).getReg())
165409467b48Spatrick // Add 's' bit operand (always reg0 for this)
165509467b48Spatrick .addReg(0));
165609467b48Spatrick return;
165709467b48Spatrick }
165809467b48Spatrick case ARM::PICSTR:
165909467b48Spatrick case ARM::PICSTRB:
166009467b48Spatrick case ARM::PICSTRH:
166109467b48Spatrick case ARM::PICLDR:
166209467b48Spatrick case ARM::PICLDRB:
166309467b48Spatrick case ARM::PICLDRH:
166409467b48Spatrick case ARM::PICLDRSB:
166509467b48Spatrick case ARM::PICLDRSH: {
166609467b48Spatrick // This is a pseudo op for a label + instruction sequence, which looks like:
166709467b48Spatrick // LPC0:
166809467b48Spatrick // OP r0, [pc, r0]
166909467b48Spatrick // The LCP0 label is referenced by a constant pool entry in order to get
167009467b48Spatrick // a PC-relative address at the ldr instruction.
167109467b48Spatrick
167209467b48Spatrick // Emit the label.
1673097a140dSpatrick OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
167409467b48Spatrick getFunctionNumber(),
167509467b48Spatrick MI->getOperand(2).getImm(), OutContext));
167609467b48Spatrick
167709467b48Spatrick // Form and emit the load
167809467b48Spatrick unsigned Opcode;
167909467b48Spatrick switch (MI->getOpcode()) {
168009467b48Spatrick default:
168109467b48Spatrick llvm_unreachable("Unexpected opcode!");
168209467b48Spatrick case ARM::PICSTR: Opcode = ARM::STRrs; break;
168309467b48Spatrick case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
168409467b48Spatrick case ARM::PICSTRH: Opcode = ARM::STRH; break;
168509467b48Spatrick case ARM::PICLDR: Opcode = ARM::LDRrs; break;
168609467b48Spatrick case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
168709467b48Spatrick case ARM::PICLDRH: Opcode = ARM::LDRH; break;
168809467b48Spatrick case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
168909467b48Spatrick case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
169009467b48Spatrick }
169109467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
169209467b48Spatrick .addReg(MI->getOperand(0).getReg())
169309467b48Spatrick .addReg(ARM::PC)
169409467b48Spatrick .addReg(MI->getOperand(1).getReg())
169509467b48Spatrick .addImm(0)
169609467b48Spatrick // Add predicate operands.
169709467b48Spatrick .addImm(MI->getOperand(3).getImm())
169809467b48Spatrick .addReg(MI->getOperand(4).getReg()));
169909467b48Spatrick
170009467b48Spatrick return;
170109467b48Spatrick }
170209467b48Spatrick case ARM::CONSTPOOL_ENTRY: {
170309467b48Spatrick if (Subtarget->genExecuteOnly())
170409467b48Spatrick llvm_unreachable("execute-only should not generate constant pools");
170509467b48Spatrick
170609467b48Spatrick /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
170709467b48Spatrick /// in the function. The first operand is the ID# for this instruction, the
170809467b48Spatrick /// second is the index into the MachineConstantPool that this is, the third
170909467b48Spatrick /// is the size in bytes of this constant pool entry.
171009467b48Spatrick /// The required alignment is specified on the basic block holding this MI.
171109467b48Spatrick unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
171209467b48Spatrick unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
171309467b48Spatrick
171409467b48Spatrick // If this is the first entry of the pool, mark it.
171509467b48Spatrick if (!InConstantPool) {
1716097a140dSpatrick OutStreamer->emitDataRegion(MCDR_DataRegion);
171709467b48Spatrick InConstantPool = true;
171809467b48Spatrick }
171909467b48Spatrick
1720097a140dSpatrick OutStreamer->emitLabel(GetCPISymbol(LabelId));
172109467b48Spatrick
172209467b48Spatrick const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
172309467b48Spatrick if (MCPE.isMachineConstantPoolEntry())
1724097a140dSpatrick emitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
172509467b48Spatrick else
1726097a140dSpatrick emitGlobalConstant(DL, MCPE.Val.ConstVal);
172709467b48Spatrick return;
172809467b48Spatrick }
172909467b48Spatrick case ARM::JUMPTABLE_ADDRS:
1730097a140dSpatrick emitJumpTableAddrs(MI);
173109467b48Spatrick return;
173209467b48Spatrick case ARM::JUMPTABLE_INSTS:
1733097a140dSpatrick emitJumpTableInsts(MI);
173409467b48Spatrick return;
173509467b48Spatrick case ARM::JUMPTABLE_TBB:
173609467b48Spatrick case ARM::JUMPTABLE_TBH:
1737097a140dSpatrick emitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
173809467b48Spatrick return;
173909467b48Spatrick case ARM::t2BR_JT: {
174009467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
174109467b48Spatrick .addReg(ARM::PC)
174209467b48Spatrick .addReg(MI->getOperand(0).getReg())
174309467b48Spatrick // Add predicate operands.
174409467b48Spatrick .addImm(ARMCC::AL)
174509467b48Spatrick .addReg(0));
174609467b48Spatrick return;
174709467b48Spatrick }
174809467b48Spatrick case ARM::t2TBB_JT:
174909467b48Spatrick case ARM::t2TBH_JT: {
175009467b48Spatrick unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
175109467b48Spatrick // Lower and emit the PC label, then the instruction itself.
1752097a140dSpatrick OutStreamer->emitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
175309467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
175409467b48Spatrick .addReg(MI->getOperand(0).getReg())
175509467b48Spatrick .addReg(MI->getOperand(1).getReg())
175609467b48Spatrick // Add predicate operands.
175709467b48Spatrick .addImm(ARMCC::AL)
175809467b48Spatrick .addReg(0));
175909467b48Spatrick return;
176009467b48Spatrick }
176109467b48Spatrick case ARM::tTBB_JT:
176209467b48Spatrick case ARM::tTBH_JT: {
176309467b48Spatrick
176409467b48Spatrick bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
176509467b48Spatrick Register Base = MI->getOperand(0).getReg();
176609467b48Spatrick Register Idx = MI->getOperand(1).getReg();
176709467b48Spatrick assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
176809467b48Spatrick
176909467b48Spatrick // Multiply up idx if necessary.
177009467b48Spatrick if (!Is8Bit)
177109467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
177209467b48Spatrick .addReg(Idx)
177309467b48Spatrick .addReg(ARM::CPSR)
177409467b48Spatrick .addReg(Idx)
177509467b48Spatrick .addImm(1)
177609467b48Spatrick // Add predicate operands.
177709467b48Spatrick .addImm(ARMCC::AL)
177809467b48Spatrick .addReg(0));
177909467b48Spatrick
178009467b48Spatrick if (Base == ARM::PC) {
178109467b48Spatrick // TBB [base, idx] =
178209467b48Spatrick // ADDS idx, idx, base
178309467b48Spatrick // LDRB idx, [idx, #4] ; or LDRH if TBH
178409467b48Spatrick // LSLS idx, #1
178509467b48Spatrick // ADDS pc, pc, idx
178609467b48Spatrick
178709467b48Spatrick // When using PC as the base, it's important that there is no padding
178809467b48Spatrick // between the last ADDS and the start of the jump table. The jump table
178909467b48Spatrick // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
179009467b48Spatrick //
179109467b48Spatrick // FIXME: Ideally we could vary the LDRB index based on the padding
179209467b48Spatrick // between the sequence and jump table, however that relies on MCExprs
179309467b48Spatrick // for load indexes which are currently not supported.
1794*d415bd75Srobert OutStreamer->emitCodeAlignment(Align(4), &getSubtargetInfo());
179509467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
179609467b48Spatrick .addReg(Idx)
179709467b48Spatrick .addReg(Idx)
179809467b48Spatrick .addReg(Base)
179909467b48Spatrick // Add predicate operands.
180009467b48Spatrick .addImm(ARMCC::AL)
180109467b48Spatrick .addReg(0));
180209467b48Spatrick
180309467b48Spatrick unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
180409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
180509467b48Spatrick .addReg(Idx)
180609467b48Spatrick .addReg(Idx)
180709467b48Spatrick .addImm(Is8Bit ? 4 : 2)
180809467b48Spatrick // Add predicate operands.
180909467b48Spatrick .addImm(ARMCC::AL)
181009467b48Spatrick .addReg(0));
181109467b48Spatrick } else {
181209467b48Spatrick // TBB [base, idx] =
181309467b48Spatrick // LDRB idx, [base, idx] ; or LDRH if TBH
181409467b48Spatrick // LSLS idx, #1
181509467b48Spatrick // ADDS pc, pc, idx
181609467b48Spatrick
181709467b48Spatrick unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
181809467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
181909467b48Spatrick .addReg(Idx)
182009467b48Spatrick .addReg(Base)
182109467b48Spatrick .addReg(Idx)
182209467b48Spatrick // Add predicate operands.
182309467b48Spatrick .addImm(ARMCC::AL)
182409467b48Spatrick .addReg(0));
182509467b48Spatrick }
182609467b48Spatrick
182709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
182809467b48Spatrick .addReg(Idx)
182909467b48Spatrick .addReg(ARM::CPSR)
183009467b48Spatrick .addReg(Idx)
183109467b48Spatrick .addImm(1)
183209467b48Spatrick // Add predicate operands.
183309467b48Spatrick .addImm(ARMCC::AL)
183409467b48Spatrick .addReg(0));
183509467b48Spatrick
1836097a140dSpatrick OutStreamer->emitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
183709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
183809467b48Spatrick .addReg(ARM::PC)
183909467b48Spatrick .addReg(ARM::PC)
184009467b48Spatrick .addReg(Idx)
184109467b48Spatrick // Add predicate operands.
184209467b48Spatrick .addImm(ARMCC::AL)
184309467b48Spatrick .addReg(0));
184409467b48Spatrick return;
184509467b48Spatrick }
184609467b48Spatrick case ARM::tBR_JTr:
184709467b48Spatrick case ARM::BR_JTr: {
184809467b48Spatrick // mov pc, target
184909467b48Spatrick MCInst TmpInst;
185009467b48Spatrick unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
185109467b48Spatrick ARM::MOVr : ARM::tMOVr;
185209467b48Spatrick TmpInst.setOpcode(Opc);
185309467b48Spatrick TmpInst.addOperand(MCOperand::createReg(ARM::PC));
185409467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
185509467b48Spatrick // Add predicate operands.
185609467b48Spatrick TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
185709467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
185809467b48Spatrick // Add 's' bit operand (always reg0 for this)
185909467b48Spatrick if (Opc == ARM::MOVr)
186009467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
186109467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
186209467b48Spatrick return;
186309467b48Spatrick }
186409467b48Spatrick case ARM::BR_JTm_i12: {
186509467b48Spatrick // ldr pc, target
186609467b48Spatrick MCInst TmpInst;
186709467b48Spatrick TmpInst.setOpcode(ARM::LDRi12);
186809467b48Spatrick TmpInst.addOperand(MCOperand::createReg(ARM::PC));
186909467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
187009467b48Spatrick TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
187109467b48Spatrick // Add predicate operands.
187209467b48Spatrick TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
187309467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
187409467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
187509467b48Spatrick return;
187609467b48Spatrick }
187709467b48Spatrick case ARM::BR_JTm_rs: {
187809467b48Spatrick // ldr pc, target
187909467b48Spatrick MCInst TmpInst;
188009467b48Spatrick TmpInst.setOpcode(ARM::LDRrs);
188109467b48Spatrick TmpInst.addOperand(MCOperand::createReg(ARM::PC));
188209467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
188309467b48Spatrick TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
188409467b48Spatrick TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
188509467b48Spatrick // Add predicate operands.
188609467b48Spatrick TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
188709467b48Spatrick TmpInst.addOperand(MCOperand::createReg(0));
188809467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
188909467b48Spatrick return;
189009467b48Spatrick }
189109467b48Spatrick case ARM::BR_JTadd: {
189209467b48Spatrick // add pc, target, idx
189309467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
189409467b48Spatrick .addReg(ARM::PC)
189509467b48Spatrick .addReg(MI->getOperand(0).getReg())
189609467b48Spatrick .addReg(MI->getOperand(1).getReg())
189709467b48Spatrick // Add predicate operands.
189809467b48Spatrick .addImm(ARMCC::AL)
189909467b48Spatrick .addReg(0)
190009467b48Spatrick // Add 's' bit operand (always reg0 for this)
190109467b48Spatrick .addReg(0));
190209467b48Spatrick return;
190309467b48Spatrick }
190409467b48Spatrick case ARM::SPACE:
1905097a140dSpatrick OutStreamer->emitZeros(MI->getOperand(1).getImm());
190609467b48Spatrick return;
190709467b48Spatrick case ARM::TRAP: {
190809467b48Spatrick // Non-Darwin binutils don't yet support the "trap" mnemonic.
190909467b48Spatrick // FIXME: Remove this special case when they do.
191009467b48Spatrick if (!Subtarget->isTargetMachO()) {
191109467b48Spatrick uint32_t Val = 0xe7ffdefeUL;
191209467b48Spatrick OutStreamer->AddComment("trap");
191309467b48Spatrick ATS.emitInst(Val);
191409467b48Spatrick return;
191509467b48Spatrick }
191609467b48Spatrick break;
191709467b48Spatrick }
191809467b48Spatrick case ARM::TRAPNaCl: {
191909467b48Spatrick uint32_t Val = 0xe7fedef0UL;
192009467b48Spatrick OutStreamer->AddComment("trap");
192109467b48Spatrick ATS.emitInst(Val);
192209467b48Spatrick return;
192309467b48Spatrick }
192409467b48Spatrick case ARM::tTRAP: {
192509467b48Spatrick // Non-Darwin binutils don't yet support the "trap" mnemonic.
192609467b48Spatrick // FIXME: Remove this special case when they do.
192709467b48Spatrick if (!Subtarget->isTargetMachO()) {
192809467b48Spatrick uint16_t Val = 0xdefe;
192909467b48Spatrick OutStreamer->AddComment("trap");
193009467b48Spatrick ATS.emitInst(Val, 'n');
193109467b48Spatrick return;
193209467b48Spatrick }
193309467b48Spatrick break;
193409467b48Spatrick }
193509467b48Spatrick case ARM::t2Int_eh_sjlj_setjmp:
193609467b48Spatrick case ARM::t2Int_eh_sjlj_setjmp_nofp:
193709467b48Spatrick case ARM::tInt_eh_sjlj_setjmp: {
193809467b48Spatrick // Two incoming args: GPR:$src, GPR:$val
193909467b48Spatrick // mov $val, pc
194009467b48Spatrick // adds $val, #7
194109467b48Spatrick // str $val, [$src, #4]
194209467b48Spatrick // movs r0, #0
194309467b48Spatrick // b LSJLJEH
194409467b48Spatrick // movs r0, #1
194509467b48Spatrick // LSJLJEH:
194609467b48Spatrick Register SrcReg = MI->getOperand(0).getReg();
194709467b48Spatrick Register ValReg = MI->getOperand(1).getReg();
194873471bf0Spatrick MCSymbol *Label = OutContext.createTempSymbol("SJLJEH");
194909467b48Spatrick OutStreamer->AddComment("eh_setjmp begin");
195009467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
195109467b48Spatrick .addReg(ValReg)
195209467b48Spatrick .addReg(ARM::PC)
195309467b48Spatrick // Predicate.
195409467b48Spatrick .addImm(ARMCC::AL)
195509467b48Spatrick .addReg(0));
195609467b48Spatrick
195709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
195809467b48Spatrick .addReg(ValReg)
195909467b48Spatrick // 's' bit operand
196009467b48Spatrick .addReg(ARM::CPSR)
196109467b48Spatrick .addReg(ValReg)
196209467b48Spatrick .addImm(7)
196309467b48Spatrick // Predicate.
196409467b48Spatrick .addImm(ARMCC::AL)
196509467b48Spatrick .addReg(0));
196609467b48Spatrick
196709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
196809467b48Spatrick .addReg(ValReg)
196909467b48Spatrick .addReg(SrcReg)
197009467b48Spatrick // The offset immediate is #4. The operand value is scaled by 4 for the
197109467b48Spatrick // tSTR instruction.
197209467b48Spatrick .addImm(1)
197309467b48Spatrick // Predicate.
197409467b48Spatrick .addImm(ARMCC::AL)
197509467b48Spatrick .addReg(0));
197609467b48Spatrick
197709467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
197809467b48Spatrick .addReg(ARM::R0)
197909467b48Spatrick .addReg(ARM::CPSR)
198009467b48Spatrick .addImm(0)
198109467b48Spatrick // Predicate.
198209467b48Spatrick .addImm(ARMCC::AL)
198309467b48Spatrick .addReg(0));
198409467b48Spatrick
198509467b48Spatrick const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
198609467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
198709467b48Spatrick .addExpr(SymbolExpr)
198809467b48Spatrick .addImm(ARMCC::AL)
198909467b48Spatrick .addReg(0));
199009467b48Spatrick
199109467b48Spatrick OutStreamer->AddComment("eh_setjmp end");
199209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
199309467b48Spatrick .addReg(ARM::R0)
199409467b48Spatrick .addReg(ARM::CPSR)
199509467b48Spatrick .addImm(1)
199609467b48Spatrick // Predicate.
199709467b48Spatrick .addImm(ARMCC::AL)
199809467b48Spatrick .addReg(0));
199909467b48Spatrick
2000097a140dSpatrick OutStreamer->emitLabel(Label);
200109467b48Spatrick return;
200209467b48Spatrick }
200309467b48Spatrick
200409467b48Spatrick case ARM::Int_eh_sjlj_setjmp_nofp:
200509467b48Spatrick case ARM::Int_eh_sjlj_setjmp: {
200609467b48Spatrick // Two incoming args: GPR:$src, GPR:$val
200709467b48Spatrick // add $val, pc, #8
200809467b48Spatrick // str $val, [$src, #+4]
200909467b48Spatrick // mov r0, #0
201009467b48Spatrick // add pc, pc, #0
201109467b48Spatrick // mov r0, #1
201209467b48Spatrick Register SrcReg = MI->getOperand(0).getReg();
201309467b48Spatrick Register ValReg = MI->getOperand(1).getReg();
201409467b48Spatrick
201509467b48Spatrick OutStreamer->AddComment("eh_setjmp begin");
201609467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
201709467b48Spatrick .addReg(ValReg)
201809467b48Spatrick .addReg(ARM::PC)
201909467b48Spatrick .addImm(8)
202009467b48Spatrick // Predicate.
202109467b48Spatrick .addImm(ARMCC::AL)
202209467b48Spatrick .addReg(0)
202309467b48Spatrick // 's' bit operand (always reg0 for this).
202409467b48Spatrick .addReg(0));
202509467b48Spatrick
202609467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
202709467b48Spatrick .addReg(ValReg)
202809467b48Spatrick .addReg(SrcReg)
202909467b48Spatrick .addImm(4)
203009467b48Spatrick // Predicate.
203109467b48Spatrick .addImm(ARMCC::AL)
203209467b48Spatrick .addReg(0));
203309467b48Spatrick
203409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
203509467b48Spatrick .addReg(ARM::R0)
203609467b48Spatrick .addImm(0)
203709467b48Spatrick // Predicate.
203809467b48Spatrick .addImm(ARMCC::AL)
203909467b48Spatrick .addReg(0)
204009467b48Spatrick // 's' bit operand (always reg0 for this).
204109467b48Spatrick .addReg(0));
204209467b48Spatrick
204309467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
204409467b48Spatrick .addReg(ARM::PC)
204509467b48Spatrick .addReg(ARM::PC)
204609467b48Spatrick .addImm(0)
204709467b48Spatrick // Predicate.
204809467b48Spatrick .addImm(ARMCC::AL)
204909467b48Spatrick .addReg(0)
205009467b48Spatrick // 's' bit operand (always reg0 for this).
205109467b48Spatrick .addReg(0));
205209467b48Spatrick
205309467b48Spatrick OutStreamer->AddComment("eh_setjmp end");
205409467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
205509467b48Spatrick .addReg(ARM::R0)
205609467b48Spatrick .addImm(1)
205709467b48Spatrick // Predicate.
205809467b48Spatrick .addImm(ARMCC::AL)
205909467b48Spatrick .addReg(0)
206009467b48Spatrick // 's' bit operand (always reg0 for this).
206109467b48Spatrick .addReg(0));
206209467b48Spatrick return;
206309467b48Spatrick }
206409467b48Spatrick case ARM::Int_eh_sjlj_longjmp: {
206509467b48Spatrick // ldr sp, [$src, #8]
206609467b48Spatrick // ldr $scratch, [$src, #4]
206709467b48Spatrick // ldr r7, [$src]
206809467b48Spatrick // bx $scratch
206909467b48Spatrick Register SrcReg = MI->getOperand(0).getReg();
207009467b48Spatrick Register ScratchReg = MI->getOperand(1).getReg();
207109467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
207209467b48Spatrick .addReg(ARM::SP)
207309467b48Spatrick .addReg(SrcReg)
207409467b48Spatrick .addImm(8)
207509467b48Spatrick // Predicate.
207609467b48Spatrick .addImm(ARMCC::AL)
207709467b48Spatrick .addReg(0));
207809467b48Spatrick
207909467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
208009467b48Spatrick .addReg(ScratchReg)
208109467b48Spatrick .addReg(SrcReg)
208209467b48Spatrick .addImm(4)
208309467b48Spatrick // Predicate.
208409467b48Spatrick .addImm(ARMCC::AL)
208509467b48Spatrick .addReg(0));
208609467b48Spatrick
2087*d415bd75Srobert const MachineFunction &MF = *MI->getParent()->getParent();
2088*d415bd75Srobert const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>();
2089*d415bd75Srobert
209009467b48Spatrick if (STI.isTargetDarwin() || STI.isTargetWindows()) {
209109467b48Spatrick // These platforms always use the same frame register
209209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
209373471bf0Spatrick .addReg(STI.getFramePointerReg())
209409467b48Spatrick .addReg(SrcReg)
209509467b48Spatrick .addImm(0)
209609467b48Spatrick // Predicate.
209709467b48Spatrick .addImm(ARMCC::AL)
209809467b48Spatrick .addReg(0));
209909467b48Spatrick } else {
210009467b48Spatrick // If the calling code might use either R7 or R11 as
210109467b48Spatrick // frame pointer register, restore it into both.
210209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
210309467b48Spatrick .addReg(ARM::R7)
210409467b48Spatrick .addReg(SrcReg)
210509467b48Spatrick .addImm(0)
210609467b48Spatrick // Predicate.
210709467b48Spatrick .addImm(ARMCC::AL)
210809467b48Spatrick .addReg(0));
210909467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
211009467b48Spatrick .addReg(ARM::R11)
211109467b48Spatrick .addReg(SrcReg)
211209467b48Spatrick .addImm(0)
211309467b48Spatrick // Predicate.
211409467b48Spatrick .addImm(ARMCC::AL)
211509467b48Spatrick .addReg(0));
211609467b48Spatrick }
211709467b48Spatrick
211809467b48Spatrick assert(Subtarget->hasV4TOps());
211909467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
212009467b48Spatrick .addReg(ScratchReg)
212109467b48Spatrick // Predicate.
212209467b48Spatrick .addImm(ARMCC::AL)
212309467b48Spatrick .addReg(0));
212409467b48Spatrick return;
212509467b48Spatrick }
212609467b48Spatrick case ARM::tInt_eh_sjlj_longjmp: {
212709467b48Spatrick // ldr $scratch, [$src, #8]
212809467b48Spatrick // mov sp, $scratch
212909467b48Spatrick // ldr $scratch, [$src, #4]
213009467b48Spatrick // ldr r7, [$src]
213109467b48Spatrick // bx $scratch
213209467b48Spatrick Register SrcReg = MI->getOperand(0).getReg();
213309467b48Spatrick Register ScratchReg = MI->getOperand(1).getReg();
213409467b48Spatrick
2135*d415bd75Srobert const MachineFunction &MF = *MI->getParent()->getParent();
2136*d415bd75Srobert const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>();
2137*d415bd75Srobert
213809467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
213909467b48Spatrick .addReg(ScratchReg)
214009467b48Spatrick .addReg(SrcReg)
214109467b48Spatrick // The offset immediate is #8. The operand value is scaled by 4 for the
214209467b48Spatrick // tLDR instruction.
214309467b48Spatrick .addImm(2)
214409467b48Spatrick // Predicate.
214509467b48Spatrick .addImm(ARMCC::AL)
214609467b48Spatrick .addReg(0));
214709467b48Spatrick
214809467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
214909467b48Spatrick .addReg(ARM::SP)
215009467b48Spatrick .addReg(ScratchReg)
215109467b48Spatrick // Predicate.
215209467b48Spatrick .addImm(ARMCC::AL)
215309467b48Spatrick .addReg(0));
215409467b48Spatrick
215509467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
215609467b48Spatrick .addReg(ScratchReg)
215709467b48Spatrick .addReg(SrcReg)
215809467b48Spatrick .addImm(1)
215909467b48Spatrick // Predicate.
216009467b48Spatrick .addImm(ARMCC::AL)
216109467b48Spatrick .addReg(0));
216209467b48Spatrick
216309467b48Spatrick if (STI.isTargetDarwin() || STI.isTargetWindows()) {
216409467b48Spatrick // These platforms always use the same frame register
216509467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
216673471bf0Spatrick .addReg(STI.getFramePointerReg())
216709467b48Spatrick .addReg(SrcReg)
216809467b48Spatrick .addImm(0)
216909467b48Spatrick // Predicate.
217009467b48Spatrick .addImm(ARMCC::AL)
217109467b48Spatrick .addReg(0));
217209467b48Spatrick } else {
217309467b48Spatrick // If the calling code might use either R7 or R11 as
217409467b48Spatrick // frame pointer register, restore it into both.
217509467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
217609467b48Spatrick .addReg(ARM::R7)
217709467b48Spatrick .addReg(SrcReg)
217809467b48Spatrick .addImm(0)
217909467b48Spatrick // Predicate.
218009467b48Spatrick .addImm(ARMCC::AL)
218109467b48Spatrick .addReg(0));
218209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
218309467b48Spatrick .addReg(ARM::R11)
218409467b48Spatrick .addReg(SrcReg)
218509467b48Spatrick .addImm(0)
218609467b48Spatrick // Predicate.
218709467b48Spatrick .addImm(ARMCC::AL)
218809467b48Spatrick .addReg(0));
218909467b48Spatrick }
219009467b48Spatrick
219109467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
219209467b48Spatrick .addReg(ScratchReg)
219309467b48Spatrick // Predicate.
219409467b48Spatrick .addImm(ARMCC::AL)
219509467b48Spatrick .addReg(0));
219609467b48Spatrick return;
219709467b48Spatrick }
219809467b48Spatrick case ARM::tInt_WIN_eh_sjlj_longjmp: {
219909467b48Spatrick // ldr.w r11, [$src, #0]
220009467b48Spatrick // ldr.w sp, [$src, #8]
220109467b48Spatrick // ldr.w pc, [$src, #4]
220209467b48Spatrick
220309467b48Spatrick Register SrcReg = MI->getOperand(0).getReg();
220409467b48Spatrick
220509467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
220609467b48Spatrick .addReg(ARM::R11)
220709467b48Spatrick .addReg(SrcReg)
220809467b48Spatrick .addImm(0)
220909467b48Spatrick // Predicate
221009467b48Spatrick .addImm(ARMCC::AL)
221109467b48Spatrick .addReg(0));
221209467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
221309467b48Spatrick .addReg(ARM::SP)
221409467b48Spatrick .addReg(SrcReg)
221509467b48Spatrick .addImm(8)
221609467b48Spatrick // Predicate
221709467b48Spatrick .addImm(ARMCC::AL)
221809467b48Spatrick .addReg(0));
221909467b48Spatrick EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
222009467b48Spatrick .addReg(ARM::PC)
222109467b48Spatrick .addReg(SrcReg)
222209467b48Spatrick .addImm(4)
222309467b48Spatrick // Predicate
222409467b48Spatrick .addImm(ARMCC::AL)
222509467b48Spatrick .addReg(0));
222609467b48Spatrick return;
222709467b48Spatrick }
222809467b48Spatrick case ARM::PATCHABLE_FUNCTION_ENTER:
222909467b48Spatrick LowerPATCHABLE_FUNCTION_ENTER(*MI);
223009467b48Spatrick return;
223109467b48Spatrick case ARM::PATCHABLE_FUNCTION_EXIT:
223209467b48Spatrick LowerPATCHABLE_FUNCTION_EXIT(*MI);
223309467b48Spatrick return;
223409467b48Spatrick case ARM::PATCHABLE_TAIL_CALL:
223509467b48Spatrick LowerPATCHABLE_TAIL_CALL(*MI);
223609467b48Spatrick return;
223773471bf0Spatrick case ARM::SpeculationBarrierISBDSBEndBB: {
223873471bf0Spatrick // Print DSB SYS + ISB
223973471bf0Spatrick MCInst TmpInstDSB;
224073471bf0Spatrick TmpInstDSB.setOpcode(ARM::DSB);
224173471bf0Spatrick TmpInstDSB.addOperand(MCOperand::createImm(0xf));
224273471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstDSB);
224373471bf0Spatrick MCInst TmpInstISB;
224473471bf0Spatrick TmpInstISB.setOpcode(ARM::ISB);
224573471bf0Spatrick TmpInstISB.addOperand(MCOperand::createImm(0xf));
224673471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstISB);
224773471bf0Spatrick return;
224873471bf0Spatrick }
224973471bf0Spatrick case ARM::t2SpeculationBarrierISBDSBEndBB: {
225073471bf0Spatrick // Print DSB SYS + ISB
225173471bf0Spatrick MCInst TmpInstDSB;
225273471bf0Spatrick TmpInstDSB.setOpcode(ARM::t2DSB);
225373471bf0Spatrick TmpInstDSB.addOperand(MCOperand::createImm(0xf));
225473471bf0Spatrick TmpInstDSB.addOperand(MCOperand::createImm(ARMCC::AL));
225573471bf0Spatrick TmpInstDSB.addOperand(MCOperand::createReg(0));
225673471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstDSB);
225773471bf0Spatrick MCInst TmpInstISB;
225873471bf0Spatrick TmpInstISB.setOpcode(ARM::t2ISB);
225973471bf0Spatrick TmpInstISB.addOperand(MCOperand::createImm(0xf));
226073471bf0Spatrick TmpInstISB.addOperand(MCOperand::createImm(ARMCC::AL));
226173471bf0Spatrick TmpInstISB.addOperand(MCOperand::createReg(0));
226273471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstISB);
226373471bf0Spatrick return;
226473471bf0Spatrick }
226573471bf0Spatrick case ARM::SpeculationBarrierSBEndBB: {
226673471bf0Spatrick // Print SB
226773471bf0Spatrick MCInst TmpInstSB;
226873471bf0Spatrick TmpInstSB.setOpcode(ARM::SB);
226973471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstSB);
227073471bf0Spatrick return;
227173471bf0Spatrick }
227273471bf0Spatrick case ARM::t2SpeculationBarrierSBEndBB: {
227373471bf0Spatrick // Print SB
227473471bf0Spatrick MCInst TmpInstSB;
227573471bf0Spatrick TmpInstSB.setOpcode(ARM::t2SB);
227673471bf0Spatrick EmitToStreamer(*OutStreamer, TmpInstSB);
227773471bf0Spatrick return;
227873471bf0Spatrick }
2279*d415bd75Srobert
2280*d415bd75Srobert case ARM::SEH_StackAlloc:
2281*d415bd75Srobert ATS.emitARMWinCFIAllocStack(MI->getOperand(0).getImm(),
2282*d415bd75Srobert MI->getOperand(1).getImm());
2283*d415bd75Srobert return;
2284*d415bd75Srobert
2285*d415bd75Srobert case ARM::SEH_SaveRegs:
2286*d415bd75Srobert case ARM::SEH_SaveRegs_Ret:
2287*d415bd75Srobert ATS.emitARMWinCFISaveRegMask(MI->getOperand(0).getImm(),
2288*d415bd75Srobert MI->getOperand(1).getImm());
2289*d415bd75Srobert return;
2290*d415bd75Srobert
2291*d415bd75Srobert case ARM::SEH_SaveSP:
2292*d415bd75Srobert ATS.emitARMWinCFISaveSP(MI->getOperand(0).getImm());
2293*d415bd75Srobert return;
2294*d415bd75Srobert
2295*d415bd75Srobert case ARM::SEH_SaveFRegs:
2296*d415bd75Srobert ATS.emitARMWinCFISaveFRegs(MI->getOperand(0).getImm(),
2297*d415bd75Srobert MI->getOperand(1).getImm());
2298*d415bd75Srobert return;
2299*d415bd75Srobert
2300*d415bd75Srobert case ARM::SEH_SaveLR:
2301*d415bd75Srobert ATS.emitARMWinCFISaveLR(MI->getOperand(0).getImm());
2302*d415bd75Srobert return;
2303*d415bd75Srobert
2304*d415bd75Srobert case ARM::SEH_Nop:
2305*d415bd75Srobert case ARM::SEH_Nop_Ret:
2306*d415bd75Srobert ATS.emitARMWinCFINop(MI->getOperand(0).getImm());
2307*d415bd75Srobert return;
2308*d415bd75Srobert
2309*d415bd75Srobert case ARM::SEH_PrologEnd:
2310*d415bd75Srobert ATS.emitARMWinCFIPrologEnd(/*Fragment=*/false);
2311*d415bd75Srobert return;
2312*d415bd75Srobert
2313*d415bd75Srobert case ARM::SEH_EpilogStart:
2314*d415bd75Srobert ATS.emitARMWinCFIEpilogStart(ARMCC::AL);
2315*d415bd75Srobert return;
2316*d415bd75Srobert
2317*d415bd75Srobert case ARM::SEH_EpilogEnd:
2318*d415bd75Srobert ATS.emitARMWinCFIEpilogEnd();
2319*d415bd75Srobert return;
232009467b48Spatrick }
232109467b48Spatrick
232209467b48Spatrick MCInst TmpInst;
232309467b48Spatrick LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
232409467b48Spatrick
232509467b48Spatrick EmitToStreamer(*OutStreamer, TmpInst);
232609467b48Spatrick }
232709467b48Spatrick
232809467b48Spatrick //===----------------------------------------------------------------------===//
232909467b48Spatrick // Target Registry Stuff
233009467b48Spatrick //===----------------------------------------------------------------------===//
233109467b48Spatrick
233209467b48Spatrick // Force static initialization.
LLVMInitializeARMAsmPrinter()233309467b48Spatrick extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMAsmPrinter() {
233409467b48Spatrick RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
233509467b48Spatrick RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
233609467b48Spatrick RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
233709467b48Spatrick RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
233809467b48Spatrick }
2339