xref: /onnv-gate/usr/src/uts/intel/io/drm/radeon_irq.c (revision 8959:9ec78c79b26c)
16393Scg149915 
26393Scg149915 /*
3*8959SMiao.Chen@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
46393Scg149915  * Use is subject to license terms.
56393Scg149915  */
66393Scg149915 /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
76393Scg149915 /*
86393Scg149915  * Copyright (C) The Weather Channel, Inc.  2002.  All Rights Reserved.
96393Scg149915  *
106393Scg149915  * The Weather Channel (TM) funded Tungsten Graphics to develop the
116393Scg149915  * initial release of the Radeon 8500 driver under the XFree86 license.
126393Scg149915  * This notice must be preserved.
136393Scg149915  *
146393Scg149915  * Permission is hereby granted, free of charge, to any person obtaining a
156393Scg149915  * copy of this software and associated documentation files (the "Software"),
166393Scg149915  * to deal in the Software without restriction, including without limitation
176393Scg149915  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
186393Scg149915  * and/or sell copies of the Software, and to permit persons to whom the
196393Scg149915  * Software is furnished to do so, subject to the following conditions:
206393Scg149915  *
216393Scg149915  * The above copyright notice and this permission notice (including the next
226393Scg149915  * paragraph) shall be included in all copies or substantial portions of the
236393Scg149915  * Software.
246393Scg149915  *
256393Scg149915  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
266393Scg149915  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
276393Scg149915  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
286393Scg149915  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
296393Scg149915  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
306393Scg149915  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
316393Scg149915  * DEALINGS IN THE SOFTWARE.
326393Scg149915  *
336393Scg149915  * Authors:
346393Scg149915  *    Keith Whitwell <keith@tungstengraphics.com>
356393Scg149915  *    Michel D�zer <michel@daenzer.net>
366393Scg149915  */
376393Scg149915 
386393Scg149915 #include "drmP.h"
396393Scg149915 #include "radeon_drm.h"
406393Scg149915 #include "radeon_drv.h"
416393Scg149915 #include "radeon_io32.h"
426393Scg149915 
436393Scg149915 static inline u32
radeon_acknowledge_irqs(drm_radeon_private_t * dev_priv,u32 mask)446393Scg149915 radeon_acknowledge_irqs(drm_radeon_private_t *dev_priv, u32 mask)
456393Scg149915 {
466393Scg149915 	uint32_t irqs = RADEON_READ(RADEON_GEN_INT_STATUS) & mask;
476393Scg149915 	if (irqs)
486393Scg149915 		RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
496393Scg149915 	return (irqs);
506393Scg149915 }
516393Scg149915 
526393Scg149915 /*
536393Scg149915  * Interrupts - Used for device synchronization and flushing in the
546393Scg149915  * following circumstances:
556393Scg149915  *
566393Scg149915  * - Exclusive FB access with hw idle:
576393Scg149915  *    - Wait for GUI Idle (?) interrupt, then do normal flush.
586393Scg149915  *
596393Scg149915  * - Frame throttling, NV_fence:
606393Scg149915  *    - Drop marker irq's into command stream ahead of time.
616393Scg149915  *    - Wait on irq's with lock *not held*
626393Scg149915  *    - Check each for termination condition
636393Scg149915  *
646393Scg149915  * - Internally in cp_getbuffer, etc:
656393Scg149915  *    - as above, but wait with lock held???
666393Scg149915  *
676393Scg149915  * NOTE: These functions are misleadingly named -- the irq's aren't
686393Scg149915  * tied to dma at all, this is just a hangover from dri prehistory.
696393Scg149915  */
706393Scg149915 
716393Scg149915 irqreturn_t
radeon_driver_irq_handler(DRM_IRQ_ARGS)726393Scg149915 radeon_driver_irq_handler(DRM_IRQ_ARGS)
736393Scg149915 {
746393Scg149915 	drm_device_t *dev = (drm_device_t *)(uintptr_t)arg;
756393Scg149915 	drm_radeon_private_t *dev_priv =
766393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
776393Scg149915 	u32 stat;
786393Scg149915 
796393Scg149915 	/*
806393Scg149915 	 * Only consider the bits we're interested in - others could be used
816393Scg149915 	 * outside the DRM
826393Scg149915 	 */
836393Scg149915 	stat = radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
846393Scg149915 	    RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT));
856393Scg149915 	if (!stat)
866393Scg149915 		return (IRQ_NONE);
876393Scg149915 
886393Scg149915 	stat &= dev_priv->irq_enable_reg;
896393Scg149915 
906393Scg149915 	/* SW interrupt */
916393Scg149915 	if (stat & RADEON_SW_INT_TEST) {
926393Scg149915 		DRM_WAKEUP(&dev_priv->swi_queue);
936393Scg149915 	}
946393Scg149915 
956393Scg149915 	/* VBLANK interrupt */
966393Scg149915 	if (stat & (RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT)) {
976393Scg149915 		int vblank_crtc = dev_priv->vblank_crtc;
986393Scg149915 
996393Scg149915 		if ((vblank_crtc &
1006393Scg149915 		    (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) ==
1016393Scg149915 		    (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
1026393Scg149915 			if (stat & RADEON_CRTC_VBLANK_STAT)
1036393Scg149915 				atomic_inc(&dev->vbl_received);
1046393Scg149915 			if (stat & RADEON_CRTC2_VBLANK_STAT)
1056393Scg149915 				atomic_inc(&dev->vbl_received2);
1066393Scg149915 		} else if (((stat & RADEON_CRTC_VBLANK_STAT) &&
1076393Scg149915 		    (vblank_crtc & DRM_RADEON_VBLANK_CRTC1)) ||
1086393Scg149915 		    ((stat & RADEON_CRTC2_VBLANK_STAT) &&
1096393Scg149915 		    (vblank_crtc & DRM_RADEON_VBLANK_CRTC2)))
1106393Scg149915 			atomic_inc(&dev->vbl_received);
1116393Scg149915 
1126393Scg149915 		DRM_WAKEUP(&dev->vbl_queue);
1136393Scg149915 		drm_vbl_send_signals(dev);
1146393Scg149915 	}
1156393Scg149915 
1166393Scg149915 	return (IRQ_HANDLED);
1176393Scg149915 }
1186393Scg149915 
radeon_emit_irq(drm_device_t * dev)1196393Scg149915 static int radeon_emit_irq(drm_device_t *dev)
1206393Scg149915 {
1216393Scg149915 	drm_radeon_private_t *dev_priv = dev->dev_private;
1226393Scg149915 	unsigned int ret;
1236393Scg149915 	RING_LOCALS;
1246393Scg149915 
1256393Scg149915 	atomic_inc(&dev_priv->swi_emitted);
1266393Scg149915 	ret = atomic_read(&dev_priv->swi_emitted);
1276393Scg149915 
1286393Scg149915 	BEGIN_RING(4);
1296393Scg149915 	OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
1306393Scg149915 	OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
1316393Scg149915 	ADVANCE_RING();
1326393Scg149915 	COMMIT_RING();
1336393Scg149915 
1346393Scg149915 	return (ret);
1356393Scg149915 }
1366393Scg149915 
radeon_wait_irq(drm_device_t * dev,int swi_nr)1376393Scg149915 static int radeon_wait_irq(drm_device_t *dev, int swi_nr)
1386393Scg149915 {
1396393Scg149915 	drm_radeon_private_t *dev_priv =
1406393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
1416393Scg149915 	int ret = 0;
1426393Scg149915 
1436393Scg149915 	if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
1446393Scg149915 		return (0);
1456393Scg149915 
1466393Scg149915 	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1476393Scg149915 
1486393Scg149915 	DRM_WAIT_ON(ret, &dev_priv->swi_queue, 3 * DRM_HZ,
1496393Scg149915 	    RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
1506393Scg149915 
1516393Scg149915 	return (ret);
1526393Scg149915 }
1536393Scg149915 
radeon_driver_vblank_do_wait(struct drm_device * dev,unsigned int * sequence,int crtc)1546393Scg149915 static int radeon_driver_vblank_do_wait(struct drm_device *dev,
1556393Scg149915 					unsigned int *sequence, int crtc)
1566393Scg149915 {
1576393Scg149915 	drm_radeon_private_t *dev_priv =
1586393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
1596393Scg149915 	unsigned int cur_vblank;
1606393Scg149915 	int ret = 0;
1616393Scg149915 	atomic_t *counter;
1626393Scg149915 	if (!dev_priv) {
1636393Scg149915 		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
1646393Scg149915 		return (EINVAL);
1656393Scg149915 	}
1666393Scg149915 
1676393Scg149915 	/*
1686393Scg149915 	 * I don't know why reset Intr Status Register here,
1696393Scg149915 	 * it might miss intr. So, I remove the code which
1706393Scg149915 	 * exists in open source, and changes as follows:
1716393Scg149915 	 */
1726393Scg149915 
1736393Scg149915 	if (crtc == DRM_RADEON_VBLANK_CRTC1) {
1746393Scg149915 		counter = &dev->vbl_received;
1756393Scg149915 	} else if (crtc == DRM_RADEON_VBLANK_CRTC2) {
1766393Scg149915 		counter = &dev->vbl_received2;
1776393Scg149915 	} else
1786393Scg149915 		return (EINVAL);
1796393Scg149915 
1806393Scg149915 	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1816393Scg149915 
1826393Scg149915 	/*
1836393Scg149915 	 * Assume that the user has missed the current sequence number
1846393Scg149915 	 * by about a day rather than she wants to wait for years
1856393Scg149915 	 * using vertical blanks...
1866393Scg149915 	 */
1876393Scg149915 	DRM_WAIT_ON(ret, &dev->vbl_queue, 3 * DRM_HZ,
1886393Scg149915 	    (((cur_vblank = atomic_read(counter)) - *sequence) <= (1 << 23)));
1896393Scg149915 
1906393Scg149915 	*sequence = cur_vblank;
1916393Scg149915 
1926393Scg149915 	return (ret);
1936393Scg149915 }
1946393Scg149915 
1956393Scg149915 int
radeon_driver_vblank_wait(struct drm_device * dev,unsigned int * sequence)1966393Scg149915 radeon_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence)
1976393Scg149915 {
1986393Scg149915 	return (radeon_driver_vblank_do_wait(dev, sequence,
1996393Scg149915 	    DRM_RADEON_VBLANK_CRTC1));
2006393Scg149915 }
2016393Scg149915 
2026393Scg149915 int
radeon_driver_vblank_wait2(struct drm_device * dev,unsigned int * sequence)2036393Scg149915 radeon_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence)
2046393Scg149915 {
2056393Scg149915 	return (radeon_driver_vblank_do_wait(dev, sequence,
2066393Scg149915 	    DRM_RADEON_VBLANK_CRTC2));
2076393Scg149915 }
2086393Scg149915 
2096393Scg149915 /*
2106393Scg149915  * Needs the lock as it touches the ring.
2116393Scg149915  */
2126393Scg149915 /*ARGSUSED*/
2136393Scg149915 int
radeon_irq_emit(DRM_IOCTL_ARGS)2146393Scg149915 radeon_irq_emit(DRM_IOCTL_ARGS)
2156393Scg149915 {
2166393Scg149915 	DRM_DEVICE;
2176393Scg149915 	drm_radeon_private_t *dev_priv = dev->dev_private;
2186393Scg149915 	drm_radeon_irq_emit_t emit;
2196393Scg149915 	int result;
2206393Scg149915 
2216393Scg149915 	LOCK_TEST_WITH_RETURN(dev, fpriv);
2226393Scg149915 
2236393Scg149915 	if (!dev_priv) {
2246393Scg149915 		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
2256393Scg149915 		return (EINVAL);
2266393Scg149915 	}
2276393Scg149915 
2286393Scg149915 #ifdef _MULTI_DATAMODEL
2296393Scg149915 	if (ddi_model_convert_from(mode & FMODELS) == DDI_MODEL_ILP32) {
2306393Scg149915 		drm_radeon_irq_emit_32_t emit32;
2316393Scg149915 
2326393Scg149915 		DRM_COPYFROM_WITH_RETURN(&emit32, (void *) data,
2336393Scg149915 		    sizeof (emit32));
2346393Scg149915 		emit.irq_seq = (void *)(uintptr_t)(emit32.irq_seq);
2356393Scg149915 	} else {
2366393Scg149915 #endif
2376393Scg149915 
2386393Scg149915 		DRM_COPYFROM_WITH_RETURN(&emit, (void *) data, sizeof (emit));
2396393Scg149915 #ifdef _MULTI_DATAMODEL
2406393Scg149915 }
2416393Scg149915 #endif
2426393Scg149915 
2436393Scg149915 	result = radeon_emit_irq(dev);
2446393Scg149915 
2456393Scg149915 	if (DRM_COPY_TO_USER(emit.irq_seq, &result, sizeof (int))) {
2466393Scg149915 		DRM_ERROR("copy_to_user\n");
2476393Scg149915 		return (EFAULT);
2486393Scg149915 	}
2496393Scg149915 
2506393Scg149915 	return (0);
2516393Scg149915 }
2526393Scg149915 
2536393Scg149915 /*
2546393Scg149915  * Doesn't need the hardware lock.
2556393Scg149915  */
2566393Scg149915 /*ARGSUSED*/
2576393Scg149915 int
radeon_irq_wait(DRM_IOCTL_ARGS)2586393Scg149915 radeon_irq_wait(DRM_IOCTL_ARGS)
2596393Scg149915 {
2606393Scg149915 	DRM_DEVICE;
2616393Scg149915 	drm_radeon_private_t *dev_priv = dev->dev_private;
2626393Scg149915 	drm_radeon_irq_wait_t irqwait;
2636393Scg149915 
2646393Scg149915 	if (!dev_priv) {
2656393Scg149915 		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
2666393Scg149915 		return (EINVAL);
2676393Scg149915 	}
2686393Scg149915 
2696393Scg149915 	DRM_COPYFROM_WITH_RETURN(&irqwait, (void *) data, sizeof (irqwait));
2706393Scg149915 
2716393Scg149915 	return (radeon_wait_irq(dev, irqwait.irq_seq));
2726393Scg149915 }
2736393Scg149915 
radeon_enable_interrupt(struct drm_device * dev)2746393Scg149915 static void radeon_enable_interrupt(struct drm_device *dev)
2756393Scg149915 {
2766393Scg149915 	drm_radeon_private_t *dev_priv;
2776393Scg149915 
2786393Scg149915 	dev_priv = (drm_radeon_private_t *)dev->dev_private;
2796393Scg149915 	dev_priv->irq_enable_reg = RADEON_SW_INT_ENABLE;
2806393Scg149915 
2816393Scg149915 	if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC1) {
2826393Scg149915 		dev_priv->irq_enable_reg |= RADEON_CRTC_VBLANK_MASK;
2836393Scg149915 	}
2846393Scg149915 
2856393Scg149915 	if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC2) {
2866393Scg149915 		dev_priv->irq_enable_reg |= RADEON_CRTC2_VBLANK_MASK;
2876393Scg149915 	}
2886393Scg149915 
2896393Scg149915 	RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
2906393Scg149915 	dev_priv->irq_enabled = 1;
2916393Scg149915 }
2926393Scg149915 
2936393Scg149915 
2946393Scg149915 /*
2956393Scg149915  * drm_dma.h hooks
2966393Scg149915  */
297*8959SMiao.Chen@Sun.COM int
radeon_driver_irq_preinstall(drm_device_t * dev)2986393Scg149915 radeon_driver_irq_preinstall(drm_device_t *dev)
2996393Scg149915 {
3006393Scg149915 	drm_radeon_private_t *dev_priv =
3016393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
3026393Scg149915 
303*8959SMiao.Chen@Sun.COM 	if (!dev_priv->mmio)
304*8959SMiao.Chen@Sun.COM 		return (EINVAL);
305*8959SMiao.Chen@Sun.COM 
3066393Scg149915 	/* Disable *all* interrupts */
3076393Scg149915 	RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
3086393Scg149915 
3096393Scg149915 	/* Clear bits if they're already high */
3106393Scg149915 	(void) radeon_acknowledge_irqs(dev_priv,
3116393Scg149915 	    (RADEON_SW_INT_TEST_ACK | RADEON_CRTC_VBLANK_STAT |
3126393Scg149915 	    RADEON_CRTC2_VBLANK_STAT));
313*8959SMiao.Chen@Sun.COM 
314*8959SMiao.Chen@Sun.COM 	return (0);
3156393Scg149915 }
3166393Scg149915 
3176393Scg149915 void
radeon_driver_irq_postinstall(drm_device_t * dev)3186393Scg149915 radeon_driver_irq_postinstall(drm_device_t *dev)
3196393Scg149915 {
3206393Scg149915 	drm_radeon_private_t *dev_priv =
3216393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
3226393Scg149915 
3236393Scg149915 	atomic_set(&dev_priv->swi_emitted, 0);
3246393Scg149915 	DRM_INIT_WAITQUEUE(&dev_priv->swi_queue, DRM_INTR_PRI(dev));
3256393Scg149915 
3266393Scg149915 	radeon_enable_interrupt(dev);
3276393Scg149915 }
3286393Scg149915 
3296393Scg149915 void
radeon_driver_irq_uninstall(drm_device_t * dev)3306393Scg149915 radeon_driver_irq_uninstall(drm_device_t *dev)
3316393Scg149915 {
3326393Scg149915 	drm_radeon_private_t *dev_priv =
3336393Scg149915 	    (drm_radeon_private_t *)dev->dev_private;
3346393Scg149915 	if (!dev_priv)
3356393Scg149915 		return;
3366393Scg149915 
3376393Scg149915 	/* Disable *all* interrupts */
3386393Scg149915 	RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
3396393Scg149915 	DRM_FINI_WAITQUEUE(&dev_priv->swi_queue);
3406393Scg149915 }
3416393Scg149915 
3426393Scg149915 int
radeon_vblank_crtc_get(drm_device_t * dev)3436393Scg149915 radeon_vblank_crtc_get(drm_device_t *dev)
3446393Scg149915 {
3456393Scg149915 	drm_radeon_private_t *dev_priv;
3466393Scg149915 	u32 flag;
3476393Scg149915 	u32 value;
3486393Scg149915 
3496393Scg149915 	dev_priv = (drm_radeon_private_t *)dev->dev_private;
3506393Scg149915 	flag = RADEON_READ(RADEON_GEN_INT_CNTL);
3516393Scg149915 	value = 0;
3526393Scg149915 
3536393Scg149915 	if (flag & RADEON_CRTC_VBLANK_MASK)
3546393Scg149915 		value |= DRM_RADEON_VBLANK_CRTC1;
3556393Scg149915 
3566393Scg149915 	if (flag & RADEON_CRTC2_VBLANK_MASK)
3576393Scg149915 		value |= DRM_RADEON_VBLANK_CRTC2;
3586393Scg149915 	return (value);
3596393Scg149915 }
3606393Scg149915 
3616393Scg149915 int
radeon_vblank_crtc_set(drm_device_t * dev,int64_t value)3626393Scg149915 radeon_vblank_crtc_set(drm_device_t *dev, int64_t value)
3636393Scg149915 {
3646393Scg149915 	drm_radeon_private_t *dev_priv;
3656393Scg149915 
3666393Scg149915 	dev_priv = (drm_radeon_private_t *)dev->dev_private;
3676393Scg149915 	if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
3686393Scg149915 		DRM_ERROR("called with invalid crtc 0x%x\n",
3696393Scg149915 		    (unsigned int)value);
3706393Scg149915 		return (EINVAL);
3716393Scg149915 	}
3726393Scg149915 	dev_priv->vblank_crtc = (unsigned int)value;
3736393Scg149915 	radeon_enable_interrupt(dev);
3746393Scg149915 	return (0);
3756393Scg149915 }
376