1*4effb9b1Sskrll /* $NetBSD: ast2600-clock.h,v 1.1.1.1 2020/01/03 14:33:05 skrll Exp $ */ 2*4effb9b1Sskrll 3*4effb9b1Sskrll /* SPDX-License-Identifier: GPL-2.0-or-later OR MIT */ 4*4effb9b1Sskrll #ifndef DT_BINDINGS_AST2600_CLOCK_H 5*4effb9b1Sskrll #define DT_BINDINGS_AST2600_CLOCK_H 6*4effb9b1Sskrll 7*4effb9b1Sskrll #define ASPEED_CLK_GATE_ECLK 0 8*4effb9b1Sskrll #define ASPEED_CLK_GATE_GCLK 1 9*4effb9b1Sskrll 10*4effb9b1Sskrll #define ASPEED_CLK_GATE_MCLK 2 11*4effb9b1Sskrll 12*4effb9b1Sskrll #define ASPEED_CLK_GATE_VCLK 3 13*4effb9b1Sskrll #define ASPEED_CLK_GATE_BCLK 4 14*4effb9b1Sskrll #define ASPEED_CLK_GATE_DCLK 5 15*4effb9b1Sskrll 16*4effb9b1Sskrll #define ASPEED_CLK_GATE_LCLK 6 17*4effb9b1Sskrll #define ASPEED_CLK_GATE_LHCCLK 7 18*4effb9b1Sskrll 19*4effb9b1Sskrll #define ASPEED_CLK_GATE_D1CLK 8 20*4effb9b1Sskrll #define ASPEED_CLK_GATE_YCLK 9 21*4effb9b1Sskrll 22*4effb9b1Sskrll #define ASPEED_CLK_GATE_REF0CLK 10 23*4effb9b1Sskrll #define ASPEED_CLK_GATE_REF1CLK 11 24*4effb9b1Sskrll 25*4effb9b1Sskrll #define ASPEED_CLK_GATE_ESPICLK 12 26*4effb9b1Sskrll 27*4effb9b1Sskrll #define ASPEED_CLK_GATE_USBUHCICLK 13 28*4effb9b1Sskrll #define ASPEED_CLK_GATE_USBPORT1CLK 14 29*4effb9b1Sskrll #define ASPEED_CLK_GATE_USBPORT2CLK 15 30*4effb9b1Sskrll 31*4effb9b1Sskrll #define ASPEED_CLK_GATE_RSACLK 16 32*4effb9b1Sskrll #define ASPEED_CLK_GATE_RVASCLK 17 33*4effb9b1Sskrll 34*4effb9b1Sskrll #define ASPEED_CLK_GATE_MAC1CLK 18 35*4effb9b1Sskrll #define ASPEED_CLK_GATE_MAC2CLK 19 36*4effb9b1Sskrll #define ASPEED_CLK_GATE_MAC3CLK 20 37*4effb9b1Sskrll #define ASPEED_CLK_GATE_MAC4CLK 21 38*4effb9b1Sskrll 39*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART1CLK 22 40*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART2CLK 23 41*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART3CLK 24 42*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART4CLK 25 43*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART5CLK 26 44*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART6CLK 27 45*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART7CLK 28 46*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART8CLK 29 47*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART9CLK 30 48*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART10CLK 31 49*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART11CLK 32 50*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART12CLK 33 51*4effb9b1Sskrll #define ASPEED_CLK_GATE_UART13CLK 34 52*4effb9b1Sskrll 53*4effb9b1Sskrll #define ASPEED_CLK_GATE_SDCLK 35 54*4effb9b1Sskrll #define ASPEED_CLK_GATE_EMMCCLK 36 55*4effb9b1Sskrll 56*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C0CLK 37 57*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C1CLK 38 58*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C2CLK 39 59*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C3CLK 40 60*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C4CLK 41 61*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C5CLK 42 62*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C6CLK 43 63*4effb9b1Sskrll #define ASPEED_CLK_GATE_I3C7CLK 44 64*4effb9b1Sskrll 65*4effb9b1Sskrll #define ASPEED_CLK_GATE_FSICLK 45 66*4effb9b1Sskrll 67*4effb9b1Sskrll #define ASPEED_CLK_HPLL 46 68*4effb9b1Sskrll #define ASPEED_CLK_MPLL 47 69*4effb9b1Sskrll #define ASPEED_CLK_DPLL 48 70*4effb9b1Sskrll #define ASPEED_CLK_EPLL 49 71*4effb9b1Sskrll #define ASPEED_CLK_APLL 50 72*4effb9b1Sskrll #define ASPEED_CLK_AHB 51 73*4effb9b1Sskrll #define ASPEED_CLK_APB1 52 74*4effb9b1Sskrll #define ASPEED_CLK_APB2 53 75*4effb9b1Sskrll #define ASPEED_CLK_BCLK 54 76*4effb9b1Sskrll #define ASPEED_CLK_D1CLK 55 77*4effb9b1Sskrll #define ASPEED_CLK_VCLK 56 78*4effb9b1Sskrll #define ASPEED_CLK_LHCLK 57 79*4effb9b1Sskrll #define ASPEED_CLK_UART 58 80*4effb9b1Sskrll #define ASPEED_CLK_UARTX 59 81*4effb9b1Sskrll #define ASPEED_CLK_SDIO 60 82*4effb9b1Sskrll #define ASPEED_CLK_EMMC 61 83*4effb9b1Sskrll #define ASPEED_CLK_ECLK 62 84*4effb9b1Sskrll #define ASPEED_CLK_ECLK_MUX 63 85*4effb9b1Sskrll #define ASPEED_CLK_MAC12 64 86*4effb9b1Sskrll #define ASPEED_CLK_MAC34 65 87*4effb9b1Sskrll #define ASPEED_CLK_USBPHY_40M 66 88*4effb9b1Sskrll #define ASPEED_CLK_MAC1RCLK 67 89*4effb9b1Sskrll #define ASPEED_CLK_MAC2RCLK 68 90*4effb9b1Sskrll #define ASPEED_CLK_MAC3RCLK 69 91*4effb9b1Sskrll #define ASPEED_CLK_MAC4RCLK 70 92*4effb9b1Sskrll 93*4effb9b1Sskrll /* Only list resets here that are not part of a gate */ 94*4effb9b1Sskrll #define ASPEED_RESET_ADC 55 95*4effb9b1Sskrll #define ASPEED_RESET_JTAG_MASTER2 54 96*4effb9b1Sskrll #define ASPEED_RESET_I3C_DMA 39 97*4effb9b1Sskrll #define ASPEED_RESET_PWM 37 98*4effb9b1Sskrll #define ASPEED_RESET_PECI 36 99*4effb9b1Sskrll #define ASPEED_RESET_MII 35 100*4effb9b1Sskrll #define ASPEED_RESET_I2C 34 101*4effb9b1Sskrll #define ASPEED_RESET_H2X 31 102*4effb9b1Sskrll #define ASPEED_RESET_GP_MCU 30 103*4effb9b1Sskrll #define ASPEED_RESET_DP_MCU 29 104*4effb9b1Sskrll #define ASPEED_RESET_DP 28 105*4effb9b1Sskrll #define ASPEED_RESET_RC_XDMA 27 106*4effb9b1Sskrll #define ASPEED_RESET_GRAPHICS 26 107*4effb9b1Sskrll #define ASPEED_RESET_DEV_XDMA 25 108*4effb9b1Sskrll #define ASPEED_RESET_DEV_MCTP 24 109*4effb9b1Sskrll #define ASPEED_RESET_RC_MCTP 23 110*4effb9b1Sskrll #define ASPEED_RESET_JTAG_MASTER 22 111*4effb9b1Sskrll #define ASPEED_RESET_PCIE_DEV_O 21 112*4effb9b1Sskrll #define ASPEED_RESET_PCIE_DEV_OEN 20 113*4effb9b1Sskrll #define ASPEED_RESET_PCIE_RC_O 19 114*4effb9b1Sskrll #define ASPEED_RESET_PCIE_RC_OEN 18 115*4effb9b1Sskrll #define ASPEED_RESET_PCI_DP 5 116*4effb9b1Sskrll #define ASPEED_RESET_AHB 1 117*4effb9b1Sskrll #define ASPEED_RESET_SDRAM 0 118*4effb9b1Sskrll 119*4effb9b1Sskrll #endif 120