1*c1853074Sriastradh /* $NetBSD: via_irq.c,v 1.9 2021/12/19 12:30:23 riastradh Exp $ */
2d01ac146Sriastradh
3fcd0cb28Sriastradh /* via_irq.c
4fcd0cb28Sriastradh *
5fcd0cb28Sriastradh * Copyright 2004 BEAM Ltd.
6fcd0cb28Sriastradh * Copyright 2002 Tungsten Graphics, Inc.
7fcd0cb28Sriastradh * Copyright 2005 Thomas Hellstrom.
8fcd0cb28Sriastradh * All Rights Reserved.
9fcd0cb28Sriastradh *
10fcd0cb28Sriastradh * Permission is hereby granted, free of charge, to any person obtaining a
11fcd0cb28Sriastradh * copy of this software and associated documentation files (the "Software"),
12fcd0cb28Sriastradh * to deal in the Software without restriction, including without limitation
13fcd0cb28Sriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
14fcd0cb28Sriastradh * and/or sell copies of the Software, and to permit persons to whom the
15fcd0cb28Sriastradh * Software is furnished to do so, subject to the following conditions:
16fcd0cb28Sriastradh *
17fcd0cb28Sriastradh * The above copyright notice and this permission notice (including the next
18fcd0cb28Sriastradh * paragraph) shall be included in all copies or substantial portions of the
19fcd0cb28Sriastradh * Software.
20fcd0cb28Sriastradh *
21fcd0cb28Sriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22fcd0cb28Sriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23fcd0cb28Sriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
24fcd0cb28Sriastradh * BEAM LTD, TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
25fcd0cb28Sriastradh * DAMAGES OR
26fcd0cb28Sriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
27fcd0cb28Sriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28fcd0cb28Sriastradh * DEALINGS IN THE SOFTWARE.
29fcd0cb28Sriastradh *
30fcd0cb28Sriastradh * Authors:
31fcd0cb28Sriastradh * Terry Barnaby <terry1@beam.ltd.uk>
32fcd0cb28Sriastradh * Keith Whitwell <keith@tungstengraphics.com>
33fcd0cb28Sriastradh * Thomas Hellstrom <unichrome@shipmail.org>
34fcd0cb28Sriastradh *
35fcd0cb28Sriastradh * This code provides standard DRM access to the Via Unichrome / Pro Vertical blank
36fcd0cb28Sriastradh * interrupt, as well as an infrastructure to handle other interrupts of the chip.
37fcd0cb28Sriastradh * The refresh rate is also calculated for video playback sync purposes.
38fcd0cb28Sriastradh */
39fcd0cb28Sriastradh
40d01ac146Sriastradh #include <sys/cdefs.h>
41*c1853074Sriastradh __KERNEL_RCSID(0, "$NetBSD: via_irq.c,v 1.9 2021/12/19 12:30:23 riastradh Exp $");
42d01ac146Sriastradh
4341ec0267Sriastradh #include <drm/drm_device.h>
4441ec0267Sriastradh #include <drm/drm_vblank.h>
45fcd0cb28Sriastradh #include <drm/via_drm.h>
4641ec0267Sriastradh
47fcd0cb28Sriastradh #include "via_drv.h"
48fcd0cb28Sriastradh
49fcd0cb28Sriastradh #define VIA_REG_INTERRUPT 0x200
50fcd0cb28Sriastradh
51fcd0cb28Sriastradh /* VIA_REG_INTERRUPT */
52fcd0cb28Sriastradh #define VIA_IRQ_GLOBAL (1 << 31)
53fcd0cb28Sriastradh #define VIA_IRQ_VBLANK_ENABLE (1 << 19)
54fcd0cb28Sriastradh #define VIA_IRQ_VBLANK_PENDING (1 << 3)
55fcd0cb28Sriastradh #define VIA_IRQ_HQV0_ENABLE (1 << 11)
56fcd0cb28Sriastradh #define VIA_IRQ_HQV1_ENABLE (1 << 25)
57fcd0cb28Sriastradh #define VIA_IRQ_HQV0_PENDING (1 << 9)
58fcd0cb28Sriastradh #define VIA_IRQ_HQV1_PENDING (1 << 10)
59fcd0cb28Sriastradh #define VIA_IRQ_DMA0_DD_ENABLE (1 << 20)
60fcd0cb28Sriastradh #define VIA_IRQ_DMA0_TD_ENABLE (1 << 21)
61fcd0cb28Sriastradh #define VIA_IRQ_DMA1_DD_ENABLE (1 << 22)
62fcd0cb28Sriastradh #define VIA_IRQ_DMA1_TD_ENABLE (1 << 23)
63fcd0cb28Sriastradh #define VIA_IRQ_DMA0_DD_PENDING (1 << 4)
64fcd0cb28Sriastradh #define VIA_IRQ_DMA0_TD_PENDING (1 << 5)
65fcd0cb28Sriastradh #define VIA_IRQ_DMA1_DD_PENDING (1 << 6)
66fcd0cb28Sriastradh #define VIA_IRQ_DMA1_TD_PENDING (1 << 7)
67fcd0cb28Sriastradh
68fcd0cb28Sriastradh
69fcd0cb28Sriastradh /*
70fcd0cb28Sriastradh * Device-specific IRQs go here. This type might need to be extended with
71fcd0cb28Sriastradh * the register if there are multiple IRQ control registers.
72fcd0cb28Sriastradh * Currently we activate the HQV interrupts of Unichrome Pro group A.
73fcd0cb28Sriastradh */
74fcd0cb28Sriastradh
75fcd0cb28Sriastradh static maskarray_t via_pro_group_a_irqs[] = {
76fcd0cb28Sriastradh {VIA_IRQ_HQV0_ENABLE, VIA_IRQ_HQV0_PENDING, 0x000003D0, 0x00008010,
77fcd0cb28Sriastradh 0x00000000 },
78fcd0cb28Sriastradh {VIA_IRQ_HQV1_ENABLE, VIA_IRQ_HQV1_PENDING, 0x000013D0, 0x00008010,
79fcd0cb28Sriastradh 0x00000000 },
80fcd0cb28Sriastradh {VIA_IRQ_DMA0_TD_ENABLE, VIA_IRQ_DMA0_TD_PENDING, VIA_PCI_DMA_CSR0,
81fcd0cb28Sriastradh VIA_DMA_CSR_TA | VIA_DMA_CSR_TD, 0x00000008},
82fcd0cb28Sriastradh {VIA_IRQ_DMA1_TD_ENABLE, VIA_IRQ_DMA1_TD_PENDING, VIA_PCI_DMA_CSR1,
83fcd0cb28Sriastradh VIA_DMA_CSR_TA | VIA_DMA_CSR_TD, 0x00000008},
84fcd0cb28Sriastradh };
85fcd0cb28Sriastradh static int via_num_pro_group_a = ARRAY_SIZE(via_pro_group_a_irqs);
86fcd0cb28Sriastradh static int via_irqmap_pro_group_a[] = {0, 1, -1, 2, -1, 3};
87fcd0cb28Sriastradh
88fcd0cb28Sriastradh static maskarray_t via_unichrome_irqs[] = {
89fcd0cb28Sriastradh {VIA_IRQ_DMA0_TD_ENABLE, VIA_IRQ_DMA0_TD_PENDING, VIA_PCI_DMA_CSR0,
90fcd0cb28Sriastradh VIA_DMA_CSR_TA | VIA_DMA_CSR_TD, 0x00000008},
91fcd0cb28Sriastradh {VIA_IRQ_DMA1_TD_ENABLE, VIA_IRQ_DMA1_TD_PENDING, VIA_PCI_DMA_CSR1,
92fcd0cb28Sriastradh VIA_DMA_CSR_TA | VIA_DMA_CSR_TD, 0x00000008}
93fcd0cb28Sriastradh };
94fcd0cb28Sriastradh static int via_num_unichrome = ARRAY_SIZE(via_unichrome_irqs);
95fcd0cb28Sriastradh static int via_irqmap_unichrome[] = {-1, -1, -1, 0, -1, 1};
96fcd0cb28Sriastradh
97fcd0cb28Sriastradh
via_get_vblank_counter(struct drm_device * dev,unsigned int pipe)98d01ac146Sriastradh u32 via_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
99fcd0cb28Sriastradh {
100fcd0cb28Sriastradh drm_via_private_t *dev_priv = dev->dev_private;
101d01ac146Sriastradh
102d01ac146Sriastradh if (pipe != 0)
103fcd0cb28Sriastradh return 0;
104fcd0cb28Sriastradh
105fcd0cb28Sriastradh return atomic_read(&dev_priv->vbl_received);
106fcd0cb28Sriastradh }
107fcd0cb28Sriastradh
via_driver_irq_handler(DRM_IRQ_ARGS)10842bda9b4Sriastradh irqreturn_t via_driver_irq_handler(DRM_IRQ_ARGS)
109fcd0cb28Sriastradh {
110fcd0cb28Sriastradh struct drm_device *dev = (struct drm_device *) arg;
111fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
112fcd0cb28Sriastradh u32 status;
113fcd0cb28Sriastradh int handled = 0;
11441ec0267Sriastradh ktime_t cur_vblank;
115fcd0cb28Sriastradh drm_via_irq_t *cur_irq = dev_priv->via_irqs;
116fcd0cb28Sriastradh int i;
117fcd0cb28Sriastradh
11841ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
119fcd0cb28Sriastradh if (status & VIA_IRQ_VBLANK_PENDING) {
120fcd0cb28Sriastradh atomic_inc(&dev_priv->vbl_received);
121fcd0cb28Sriastradh if (!(atomic_read(&dev_priv->vbl_received) & 0x0F)) {
12241ec0267Sriastradh cur_vblank = ktime_get();
123fcd0cb28Sriastradh if (dev_priv->last_vblank_valid) {
12441ec0267Sriastradh dev_priv->nsec_per_vblank =
12541ec0267Sriastradh ktime_sub(cur_vblank,
12641ec0267Sriastradh dev_priv->last_vblank) >> 4;
127fcd0cb28Sriastradh }
128fcd0cb28Sriastradh dev_priv->last_vblank = cur_vblank;
129fcd0cb28Sriastradh dev_priv->last_vblank_valid = 1;
130fcd0cb28Sriastradh }
131fcd0cb28Sriastradh if (!(atomic_read(&dev_priv->vbl_received) & 0xFF)) {
132*c1853074Sriastradh DRM_DEBUG("nsec per vblank is: %"PRIu64"\n",
13341ec0267Sriastradh ktime_to_ns(dev_priv->nsec_per_vblank));
134fcd0cb28Sriastradh }
135fcd0cb28Sriastradh drm_handle_vblank(dev, 0);
136fcd0cb28Sriastradh handled = 1;
137fcd0cb28Sriastradh }
138fcd0cb28Sriastradh
139fcd0cb28Sriastradh for (i = 0; i < dev_priv->num_irqs; ++i) {
140fcd0cb28Sriastradh if (status & cur_irq->pending_mask) {
14189b4554fSriastradh #ifdef __NetBSD__
14289b4554fSriastradh spin_lock(&cur_irq->irq_lock);
14389b4554fSriastradh cur_irq->irq_received++;
14489b4554fSriastradh DRM_SPIN_WAKEUP_ONE(&cur_irq->irq_queue,
14589b4554fSriastradh &cur_irq->irq_lock);
14689b4554fSriastradh spin_unlock(&cur_irq->irq_lock);
14789b4554fSriastradh #else
148fcd0cb28Sriastradh atomic_inc(&cur_irq->irq_received);
1499d20d926Sriastradh wake_up(&cur_irq->irq_queue);
15089b4554fSriastradh #endif
151fcd0cb28Sriastradh handled = 1;
152fcd0cb28Sriastradh if (dev_priv->irq_map[drm_via_irq_dma0_td] == i)
153fcd0cb28Sriastradh via_dmablit_handler(dev, 0, 1);
154fcd0cb28Sriastradh else if (dev_priv->irq_map[drm_via_irq_dma1_td] == i)
155fcd0cb28Sriastradh via_dmablit_handler(dev, 1, 1);
156fcd0cb28Sriastradh }
157fcd0cb28Sriastradh cur_irq++;
158fcd0cb28Sriastradh }
159fcd0cb28Sriastradh
160fcd0cb28Sriastradh /* Acknowledge interrupts */
16141ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status);
162fcd0cb28Sriastradh
163fcd0cb28Sriastradh
164fcd0cb28Sriastradh if (handled)
165fcd0cb28Sriastradh return IRQ_HANDLED;
166fcd0cb28Sriastradh else
167fcd0cb28Sriastradh return IRQ_NONE;
168fcd0cb28Sriastradh }
169fcd0cb28Sriastradh
viadrv_acknowledge_irqs(drm_via_private_t * dev_priv)170fcd0cb28Sriastradh static __inline__ void viadrv_acknowledge_irqs(drm_via_private_t *dev_priv)
171fcd0cb28Sriastradh {
172fcd0cb28Sriastradh u32 status;
173fcd0cb28Sriastradh
174fcd0cb28Sriastradh if (dev_priv) {
175fcd0cb28Sriastradh /* Acknowledge interrupts */
17641ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
17741ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status |
178fcd0cb28Sriastradh dev_priv->irq_pending_mask);
179fcd0cb28Sriastradh }
180fcd0cb28Sriastradh }
181fcd0cb28Sriastradh
via_enable_vblank(struct drm_device * dev,unsigned int pipe)182d01ac146Sriastradh int via_enable_vblank(struct drm_device *dev, unsigned int pipe)
183fcd0cb28Sriastradh {
184fcd0cb28Sriastradh drm_via_private_t *dev_priv = dev->dev_private;
185fcd0cb28Sriastradh u32 status;
186fcd0cb28Sriastradh
187d01ac146Sriastradh if (pipe != 0) {
188d01ac146Sriastradh DRM_ERROR("%s: bad crtc %u\n", __func__, pipe);
189fcd0cb28Sriastradh return -EINVAL;
190fcd0cb28Sriastradh }
191fcd0cb28Sriastradh
19241ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
19341ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status | VIA_IRQ_VBLANK_ENABLE);
194fcd0cb28Sriastradh
19541ec0267Sriastradh via_write8(dev_priv, 0x83d4, 0x11);
19641ec0267Sriastradh via_write8_mask(dev_priv, 0x83d5, 0x30, 0x30);
197fcd0cb28Sriastradh
198fcd0cb28Sriastradh return 0;
199fcd0cb28Sriastradh }
200fcd0cb28Sriastradh
via_disable_vblank(struct drm_device * dev,unsigned int pipe)201d01ac146Sriastradh void via_disable_vblank(struct drm_device *dev, unsigned int pipe)
202fcd0cb28Sriastradh {
203fcd0cb28Sriastradh drm_via_private_t *dev_priv = dev->dev_private;
204fcd0cb28Sriastradh u32 status;
205fcd0cb28Sriastradh
20641ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
20741ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status & ~VIA_IRQ_VBLANK_ENABLE);
208fcd0cb28Sriastradh
20941ec0267Sriastradh via_write8(dev_priv, 0x83d4, 0x11);
21041ec0267Sriastradh via_write8_mask(dev_priv, 0x83d5, 0x30, 0);
211fcd0cb28Sriastradh
212d01ac146Sriastradh if (pipe != 0)
213d01ac146Sriastradh DRM_ERROR("%s: bad crtc %u\n", __func__, pipe);
214fcd0cb28Sriastradh }
215fcd0cb28Sriastradh
216fcd0cb28Sriastradh static int
via_driver_irq_wait(struct drm_device * dev,unsigned int irq,int force_sequence,unsigned int * sequence)217fcd0cb28Sriastradh via_driver_irq_wait(struct drm_device *dev, unsigned int irq, int force_sequence,
218fcd0cb28Sriastradh unsigned int *sequence)
219fcd0cb28Sriastradh {
220fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
221fcd0cb28Sriastradh unsigned int cur_irq_sequence;
222fcd0cb28Sriastradh drm_via_irq_t *cur_irq;
223fcd0cb28Sriastradh int ret = 0;
224fcd0cb28Sriastradh maskarray_t *masks;
225fcd0cb28Sriastradh int real_irq;
226fcd0cb28Sriastradh
227fcd0cb28Sriastradh DRM_DEBUG("\n");
228fcd0cb28Sriastradh
229fcd0cb28Sriastradh if (!dev_priv) {
230fcd0cb28Sriastradh DRM_ERROR("called with no initialization\n");
231fcd0cb28Sriastradh return -EINVAL;
232fcd0cb28Sriastradh }
233fcd0cb28Sriastradh
234fcd0cb28Sriastradh if (irq >= drm_via_irq_num) {
235fcd0cb28Sriastradh DRM_ERROR("Trying to wait on unknown irq %d\n", irq);
236fcd0cb28Sriastradh return -EINVAL;
237fcd0cb28Sriastradh }
238fcd0cb28Sriastradh
239fcd0cb28Sriastradh real_irq = dev_priv->irq_map[irq];
240fcd0cb28Sriastradh
241fcd0cb28Sriastradh if (real_irq < 0) {
242fcd0cb28Sriastradh DRM_ERROR("Video IRQ %d not available on this hardware.\n",
243fcd0cb28Sriastradh irq);
244fcd0cb28Sriastradh return -EINVAL;
245fcd0cb28Sriastradh }
246fcd0cb28Sriastradh
247fcd0cb28Sriastradh masks = dev_priv->irq_masks;
248fcd0cb28Sriastradh cur_irq = dev_priv->via_irqs + real_irq;
249fcd0cb28Sriastradh
25089b4554fSriastradh #ifdef __NetBSD__
25189b4554fSriastradh spin_lock(&cur_irq->irq_lock);
25289b4554fSriastradh if (masks[real_irq][2] && !force_sequence) {
253a52fa629Sriastradh DRM_SPIN_WAIT_ON(ret, &cur_irq->irq_queue, &cur_irq->irq_lock,
254162adb80Sriastradh 3 * HZ,
255*c1853074Sriastradh ((via_read(dev_priv, masks[irq][2]) & masks[irq][3]) ==
25689b4554fSriastradh masks[irq][4]));
25789b4554fSriastradh cur_irq_sequence = cur_irq->irq_received;
25889b4554fSriastradh } else {
259a52fa629Sriastradh DRM_SPIN_WAIT_ON(ret, &cur_irq->irq_queue, &cur_irq->irq_lock,
260162adb80Sriastradh 3 * HZ,
26189b4554fSriastradh (((cur_irq_sequence = cur_irq->irq_received) -
26289b4554fSriastradh *sequence) <= (1 << 23)));
26389b4554fSriastradh }
26489b4554fSriastradh spin_unlock(&cur_irq->irq_lock);
26589b4554fSriastradh #else
266fcd0cb28Sriastradh if (masks[real_irq][2] && !force_sequence) {
26741ec0267Sriastradh VIA_WAIT_ON(ret, cur_irq->irq_queue, 3 * HZ,
26841ec0267Sriastradh ((via_read(dev_priv, masks[irq][2]) & masks[irq][3]) ==
269fcd0cb28Sriastradh masks[irq][4]));
270fcd0cb28Sriastradh cur_irq_sequence = atomic_read(&cur_irq->irq_received);
271fcd0cb28Sriastradh } else {
27241ec0267Sriastradh VIA_WAIT_ON(ret, cur_irq->irq_queue, 3 * HZ,
273fcd0cb28Sriastradh (((cur_irq_sequence =
274fcd0cb28Sriastradh atomic_read(&cur_irq->irq_received)) -
275fcd0cb28Sriastradh *sequence) <= (1 << 23)));
276fcd0cb28Sriastradh }
27789b4554fSriastradh #endif
278fcd0cb28Sriastradh *sequence = cur_irq_sequence;
279fcd0cb28Sriastradh return ret;
280fcd0cb28Sriastradh }
281fcd0cb28Sriastradh
282fcd0cb28Sriastradh
283fcd0cb28Sriastradh /*
284fcd0cb28Sriastradh * drm_dma.h hooks
285fcd0cb28Sriastradh */
286fcd0cb28Sriastradh
via_driver_irq_preinstall(struct drm_device * dev)287fcd0cb28Sriastradh void via_driver_irq_preinstall(struct drm_device *dev)
288fcd0cb28Sriastradh {
289fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
290fcd0cb28Sriastradh u32 status;
291fcd0cb28Sriastradh drm_via_irq_t *cur_irq;
292fcd0cb28Sriastradh int i;
293fcd0cb28Sriastradh
294fcd0cb28Sriastradh DRM_DEBUG("dev_priv: %p\n", dev_priv);
295fcd0cb28Sriastradh if (dev_priv) {
296fcd0cb28Sriastradh cur_irq = dev_priv->via_irqs;
297fcd0cb28Sriastradh
298fcd0cb28Sriastradh dev_priv->irq_enable_mask = VIA_IRQ_VBLANK_ENABLE;
299fcd0cb28Sriastradh dev_priv->irq_pending_mask = VIA_IRQ_VBLANK_PENDING;
300fcd0cb28Sriastradh
301fcd0cb28Sriastradh if (dev_priv->chipset == VIA_PRO_GROUP_A ||
302fcd0cb28Sriastradh dev_priv->chipset == VIA_DX9_0) {
303fcd0cb28Sriastradh dev_priv->irq_masks = via_pro_group_a_irqs;
304fcd0cb28Sriastradh dev_priv->num_irqs = via_num_pro_group_a;
305fcd0cb28Sriastradh dev_priv->irq_map = via_irqmap_pro_group_a;
306fcd0cb28Sriastradh } else {
307fcd0cb28Sriastradh dev_priv->irq_masks = via_unichrome_irqs;
308fcd0cb28Sriastradh dev_priv->num_irqs = via_num_unichrome;
309fcd0cb28Sriastradh dev_priv->irq_map = via_irqmap_unichrome;
310fcd0cb28Sriastradh }
311fcd0cb28Sriastradh
312fcd0cb28Sriastradh for (i = 0; i < dev_priv->num_irqs; ++i) {
31389b4554fSriastradh #ifdef __NetBSD__
31489b4554fSriastradh spin_lock_init(&cur_irq->irq_lock);
31589b4554fSriastradh cur_irq->irq_received = 0;
31689b4554fSriastradh #else
317fcd0cb28Sriastradh atomic_set(&cur_irq->irq_received, 0);
31889b4554fSriastradh #endif
319fcd0cb28Sriastradh cur_irq->enable_mask = dev_priv->irq_masks[i][0];
320fcd0cb28Sriastradh cur_irq->pending_mask = dev_priv->irq_masks[i][1];
32189b4554fSriastradh #ifdef __NetBSD__
32289b4554fSriastradh DRM_INIT_WAITQUEUE(&cur_irq->irq_queue, "viairq");
32389b4554fSriastradh #else
3249d20d926Sriastradh init_waitqueue_head(&cur_irq->irq_queue);
32589b4554fSriastradh #endif
326fcd0cb28Sriastradh dev_priv->irq_enable_mask |= cur_irq->enable_mask;
327fcd0cb28Sriastradh dev_priv->irq_pending_mask |= cur_irq->pending_mask;
328fcd0cb28Sriastradh cur_irq++;
329fcd0cb28Sriastradh
330fcd0cb28Sriastradh DRM_DEBUG("Initializing IRQ %d\n", i);
331fcd0cb28Sriastradh }
332fcd0cb28Sriastradh
333fcd0cb28Sriastradh dev_priv->last_vblank_valid = 0;
334fcd0cb28Sriastradh
335fcd0cb28Sriastradh /* Clear VSync interrupt regs */
33641ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
33741ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status &
338fcd0cb28Sriastradh ~(dev_priv->irq_enable_mask));
339fcd0cb28Sriastradh
340fcd0cb28Sriastradh /* Clear bits if they're already high */
341fcd0cb28Sriastradh viadrv_acknowledge_irqs(dev_priv);
342fcd0cb28Sriastradh }
343fcd0cb28Sriastradh }
344fcd0cb28Sriastradh
via_driver_irq_postinstall(struct drm_device * dev)345fcd0cb28Sriastradh int via_driver_irq_postinstall(struct drm_device *dev)
346fcd0cb28Sriastradh {
347fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
348fcd0cb28Sriastradh u32 status;
349fcd0cb28Sriastradh
350fcd0cb28Sriastradh DRM_DEBUG("via_driver_irq_postinstall\n");
351fcd0cb28Sriastradh if (!dev_priv)
352fcd0cb28Sriastradh return -EINVAL;
353fcd0cb28Sriastradh
35441ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
35541ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status | VIA_IRQ_GLOBAL
356fcd0cb28Sriastradh | dev_priv->irq_enable_mask);
357fcd0cb28Sriastradh
358fcd0cb28Sriastradh /* Some magic, oh for some data sheets ! */
35941ec0267Sriastradh via_write8(dev_priv, 0x83d4, 0x11);
36041ec0267Sriastradh via_write8_mask(dev_priv, 0x83d5, 0x30, 0x30);
361fcd0cb28Sriastradh
362fcd0cb28Sriastradh return 0;
363fcd0cb28Sriastradh }
364fcd0cb28Sriastradh
via_driver_irq_uninstall(struct drm_device * dev)365fcd0cb28Sriastradh void via_driver_irq_uninstall(struct drm_device *dev)
366fcd0cb28Sriastradh {
367fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
368fcd0cb28Sriastradh u32 status;
369fcd0cb28Sriastradh
370fcd0cb28Sriastradh DRM_DEBUG("\n");
371fcd0cb28Sriastradh if (dev_priv) {
372fcd0cb28Sriastradh
373fcd0cb28Sriastradh /* Some more magic, oh for some data sheets ! */
374fcd0cb28Sriastradh
37541ec0267Sriastradh via_write8(dev_priv, 0x83d4, 0x11);
37641ec0267Sriastradh via_write8_mask(dev_priv, 0x83d5, 0x30, 0);
377fcd0cb28Sriastradh
37841ec0267Sriastradh status = via_read(dev_priv, VIA_REG_INTERRUPT);
37941ec0267Sriastradh via_write(dev_priv, VIA_REG_INTERRUPT, status &
380fcd0cb28Sriastradh ~(VIA_IRQ_VBLANK_ENABLE | dev_priv->irq_enable_mask));
38189b4554fSriastradh
38289b4554fSriastradh #ifdef __NetBSD__
38389b4554fSriastradh {
38489b4554fSriastradh int i;
38589b4554fSriastradh
38689b4554fSriastradh for (i = 0; i < dev_priv->num_irqs; i++) {
38789b4554fSriastradh DRM_DESTROY_WAITQUEUE(&dev_priv->via_irqs[i].irq_queue);
38889b4554fSriastradh spin_lock_destroy(&dev_priv->via_irqs[i].irq_lock);
38989b4554fSriastradh }
39089b4554fSriastradh }
39189b4554fSriastradh #endif
392fcd0cb28Sriastradh }
393fcd0cb28Sriastradh }
394fcd0cb28Sriastradh
via_wait_irq(struct drm_device * dev,void * data,struct drm_file * file_priv)395fcd0cb28Sriastradh int via_wait_irq(struct drm_device *dev, void *data, struct drm_file *file_priv)
396fcd0cb28Sriastradh {
397fcd0cb28Sriastradh drm_via_irqwait_t *irqwait = data;
39841ec0267Sriastradh struct timespec64 now;
399fcd0cb28Sriastradh int ret = 0;
400fcd0cb28Sriastradh drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
401fcd0cb28Sriastradh drm_via_irq_t *cur_irq = dev_priv->via_irqs;
402fcd0cb28Sriastradh int force_sequence;
403fcd0cb28Sriastradh
404fcd0cb28Sriastradh if (irqwait->request.irq >= dev_priv->num_irqs) {
405fcd0cb28Sriastradh DRM_ERROR("Trying to wait on unknown irq %d\n",
406fcd0cb28Sriastradh irqwait->request.irq);
407fcd0cb28Sriastradh return -EINVAL;
408fcd0cb28Sriastradh }
409fcd0cb28Sriastradh
410fcd0cb28Sriastradh cur_irq += irqwait->request.irq;
411fcd0cb28Sriastradh
412fcd0cb28Sriastradh switch (irqwait->request.type & ~VIA_IRQ_FLAGS_MASK) {
413fcd0cb28Sriastradh case VIA_IRQ_RELATIVE:
41489b4554fSriastradh #ifdef __NetBSD__
41589b4554fSriastradh irqwait->request.sequence += cur_irq->irq_received;
41689b4554fSriastradh #else
417fcd0cb28Sriastradh irqwait->request.sequence +=
418fcd0cb28Sriastradh atomic_read(&cur_irq->irq_received);
41989b4554fSriastradh #endif
420fcd0cb28Sriastradh irqwait->request.type &= ~_DRM_VBLANK_RELATIVE;
421fcd0cb28Sriastradh case VIA_IRQ_ABSOLUTE:
422fcd0cb28Sriastradh break;
423fcd0cb28Sriastradh default:
424fcd0cb28Sriastradh return -EINVAL;
425fcd0cb28Sriastradh }
426fcd0cb28Sriastradh
427fcd0cb28Sriastradh if (irqwait->request.type & VIA_IRQ_SIGNAL) {
428fcd0cb28Sriastradh DRM_ERROR("Signals on Via IRQs not implemented yet.\n");
429fcd0cb28Sriastradh return -EINVAL;
430fcd0cb28Sriastradh }
431fcd0cb28Sriastradh
432fcd0cb28Sriastradh force_sequence = (irqwait->request.type & VIA_IRQ_FORCE_SEQUENCE);
433fcd0cb28Sriastradh
434fcd0cb28Sriastradh ret = via_driver_irq_wait(dev, irqwait->request.irq, force_sequence,
435fcd0cb28Sriastradh &irqwait->request.sequence);
43641ec0267Sriastradh ktime_get_ts64(&now);
437fcd0cb28Sriastradh irqwait->reply.tval_sec = now.tv_sec;
43841ec0267Sriastradh irqwait->reply.tval_usec = now.tv_nsec / NSEC_PER_USEC;
439fcd0cb28Sriastradh
440fcd0cb28Sriastradh return ret;
441fcd0cb28Sriastradh }
442