1*41ec0267Sriastradh /* $NetBSD: radeon_rs400.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $ */
2eb1c030bSriastradh
3eb1c030bSriastradh /*
4eb1c030bSriastradh * Copyright 2008 Advanced Micro Devices, Inc.
5eb1c030bSriastradh * Copyright 2008 Red Hat Inc.
6eb1c030bSriastradh * Copyright 2009 Jerome Glisse.
7eb1c030bSriastradh *
8eb1c030bSriastradh * Permission is hereby granted, free of charge, to any person obtaining a
9eb1c030bSriastradh * copy of this software and associated documentation files (the "Software"),
10eb1c030bSriastradh * to deal in the Software without restriction, including without limitation
11eb1c030bSriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12eb1c030bSriastradh * and/or sell copies of the Software, and to permit persons to whom the
13eb1c030bSriastradh * Software is furnished to do so, subject to the following conditions:
14eb1c030bSriastradh *
15eb1c030bSriastradh * The above copyright notice and this permission notice shall be included in
16eb1c030bSriastradh * all copies or substantial portions of the Software.
17eb1c030bSriastradh *
18eb1c030bSriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19eb1c030bSriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20eb1c030bSriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21eb1c030bSriastradh * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22eb1c030bSriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23eb1c030bSriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24eb1c030bSriastradh * OTHER DEALINGS IN THE SOFTWARE.
25eb1c030bSriastradh *
26eb1c030bSriastradh * Authors: Dave Airlie
27eb1c030bSriastradh * Alex Deucher
28eb1c030bSriastradh * Jerome Glisse
29eb1c030bSriastradh */
304e390cabSriastradh
31eb1c030bSriastradh #include <sys/cdefs.h>
32*41ec0267Sriastradh __KERNEL_RCSID(0, "$NetBSD: radeon_rs400.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $");
33eb1c030bSriastradh
34eb1c030bSriastradh #include <linux/seq_file.h>
35eb1c030bSriastradh #include <linux/slab.h>
364e390cabSriastradh
374e390cabSriastradh #include <drm/drm_debugfs.h>
384e390cabSriastradh #include <drm/drm_device.h>
394e390cabSriastradh #include <drm/drm_file.h>
404e390cabSriastradh
41eb1c030bSriastradh #include "radeon.h"
42eb1c030bSriastradh #include "radeon_asic.h"
43eb1c030bSriastradh #include "rs400d.h"
44eb1c030bSriastradh
45eb1c030bSriastradh /* This files gather functions specifics to : rs400,rs480 */
46eb1c030bSriastradh static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
47eb1c030bSriastradh
rs400_gart_adjust_size(struct radeon_device * rdev)48eb1c030bSriastradh void rs400_gart_adjust_size(struct radeon_device *rdev)
49eb1c030bSriastradh {
50eb1c030bSriastradh /* Check gart size */
51eb1c030bSriastradh switch (rdev->mc.gtt_size/(1024*1024)) {
52eb1c030bSriastradh case 32:
53eb1c030bSriastradh case 64:
54eb1c030bSriastradh case 128:
55eb1c030bSriastradh case 256:
56eb1c030bSriastradh case 512:
57eb1c030bSriastradh case 1024:
58eb1c030bSriastradh case 2048:
59eb1c030bSriastradh break;
60eb1c030bSriastradh default:
61eb1c030bSriastradh DRM_ERROR("Unable to use IGP GART size %uM\n",
62eb1c030bSriastradh (unsigned)(rdev->mc.gtt_size >> 20));
63eb1c030bSriastradh DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
64eb1c030bSriastradh DRM_ERROR("Forcing to 32M GART size\n");
65eb1c030bSriastradh rdev->mc.gtt_size = 32 * 1024 * 1024;
66eb1c030bSriastradh return;
67eb1c030bSriastradh }
68eb1c030bSriastradh }
69eb1c030bSriastradh
rs400_gart_tlb_flush(struct radeon_device * rdev)70eb1c030bSriastradh void rs400_gart_tlb_flush(struct radeon_device *rdev)
71eb1c030bSriastradh {
72eb1c030bSriastradh uint32_t tmp;
73eb1c030bSriastradh unsigned int timeout = rdev->usec_timeout;
74eb1c030bSriastradh
75eb1c030bSriastradh WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
76eb1c030bSriastradh do {
77eb1c030bSriastradh tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
78eb1c030bSriastradh if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
79eb1c030bSriastradh break;
804e390cabSriastradh udelay(1);
81eb1c030bSriastradh timeout--;
82eb1c030bSriastradh } while (timeout > 0);
83eb1c030bSriastradh WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
84eb1c030bSriastradh }
85eb1c030bSriastradh
rs400_gart_init(struct radeon_device * rdev)86eb1c030bSriastradh int rs400_gart_init(struct radeon_device *rdev)
87eb1c030bSriastradh {
88eb1c030bSriastradh int r;
89eb1c030bSriastradh
90eb1c030bSriastradh if (rdev->gart.ptr) {
91eb1c030bSriastradh WARN(1, "RS400 GART already initialized\n");
92eb1c030bSriastradh return 0;
93eb1c030bSriastradh }
94eb1c030bSriastradh /* Check gart size */
95eb1c030bSriastradh switch(rdev->mc.gtt_size / (1024 * 1024)) {
96eb1c030bSriastradh case 32:
97eb1c030bSriastradh case 64:
98eb1c030bSriastradh case 128:
99eb1c030bSriastradh case 256:
100eb1c030bSriastradh case 512:
101eb1c030bSriastradh case 1024:
102eb1c030bSriastradh case 2048:
103eb1c030bSriastradh break;
104eb1c030bSriastradh default:
105eb1c030bSriastradh return -EINVAL;
106eb1c030bSriastradh }
107eb1c030bSriastradh /* Initialize common gart structure */
108eb1c030bSriastradh r = radeon_gart_init(rdev);
109eb1c030bSriastradh if (r)
110eb1c030bSriastradh return r;
111eb1c030bSriastradh if (rs400_debugfs_pcie_gart_info_init(rdev))
112eb1c030bSriastradh DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
113eb1c030bSriastradh rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
114eb1c030bSriastradh return radeon_gart_table_ram_alloc(rdev);
115eb1c030bSriastradh }
116eb1c030bSriastradh
rs400_gart_enable(struct radeon_device * rdev)117eb1c030bSriastradh int rs400_gart_enable(struct radeon_device *rdev)
118eb1c030bSriastradh {
119eb1c030bSriastradh uint32_t size_reg;
120eb1c030bSriastradh uint32_t tmp;
121eb1c030bSriastradh
122eb1c030bSriastradh tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
123eb1c030bSriastradh tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
124eb1c030bSriastradh WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
125eb1c030bSriastradh /* Check gart size */
126eb1c030bSriastradh switch(rdev->mc.gtt_size / (1024 * 1024)) {
127eb1c030bSriastradh case 32:
128eb1c030bSriastradh size_reg = RS480_VA_SIZE_32MB;
129eb1c030bSriastradh break;
130eb1c030bSriastradh case 64:
131eb1c030bSriastradh size_reg = RS480_VA_SIZE_64MB;
132eb1c030bSriastradh break;
133eb1c030bSriastradh case 128:
134eb1c030bSriastradh size_reg = RS480_VA_SIZE_128MB;
135eb1c030bSriastradh break;
136eb1c030bSriastradh case 256:
137eb1c030bSriastradh size_reg = RS480_VA_SIZE_256MB;
138eb1c030bSriastradh break;
139eb1c030bSriastradh case 512:
140eb1c030bSriastradh size_reg = RS480_VA_SIZE_512MB;
141eb1c030bSriastradh break;
142eb1c030bSriastradh case 1024:
143eb1c030bSriastradh size_reg = RS480_VA_SIZE_1GB;
144eb1c030bSriastradh break;
145eb1c030bSriastradh case 2048:
146eb1c030bSriastradh size_reg = RS480_VA_SIZE_2GB;
147eb1c030bSriastradh break;
148eb1c030bSriastradh default:
149eb1c030bSriastradh return -EINVAL;
150eb1c030bSriastradh }
151eb1c030bSriastradh /* It should be fine to program it to max value */
152eb1c030bSriastradh if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
153eb1c030bSriastradh WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
154eb1c030bSriastradh WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
155eb1c030bSriastradh } else {
156eb1c030bSriastradh WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
157eb1c030bSriastradh WREG32(RS480_AGP_BASE_2, 0);
158eb1c030bSriastradh }
159eb1c030bSriastradh tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
160eb1c030bSriastradh tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
161eb1c030bSriastradh if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
162eb1c030bSriastradh WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
163eb1c030bSriastradh tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
164eb1c030bSriastradh WREG32(RADEON_BUS_CNTL, tmp);
165eb1c030bSriastradh } else {
166eb1c030bSriastradh WREG32(RADEON_MC_AGP_LOCATION, tmp);
167eb1c030bSriastradh tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
168eb1c030bSriastradh WREG32(RADEON_BUS_CNTL, tmp);
169eb1c030bSriastradh }
170eb1c030bSriastradh /* Table should be in 32bits address space so ignore bits above. */
171eb1c030bSriastradh tmp = (u32)rdev->gart.table_addr & 0xfffff000;
172eb1c030bSriastradh tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
173eb1c030bSriastradh
174eb1c030bSriastradh WREG32_MC(RS480_GART_BASE, tmp);
175eb1c030bSriastradh /* TODO: more tweaking here */
176eb1c030bSriastradh WREG32_MC(RS480_GART_FEATURE_ID,
177eb1c030bSriastradh (RS480_TLB_ENABLE |
178eb1c030bSriastradh RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
179eb1c030bSriastradh /* Disable snooping */
180eb1c030bSriastradh WREG32_MC(RS480_AGP_MODE_CNTL,
181eb1c030bSriastradh (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
182eb1c030bSriastradh /* Disable AGP mode */
183eb1c030bSriastradh /* FIXME: according to doc we should set HIDE_MMCFG_BAR=0,
184eb1c030bSriastradh * AGPMODE30=0 & AGP30ENHANCED=0 in NB_CNTL */
185eb1c030bSriastradh if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
186eb1c030bSriastradh tmp = RREG32_MC(RS480_MC_MISC_CNTL);
187eb1c030bSriastradh tmp |= RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN;
188eb1c030bSriastradh WREG32_MC(RS480_MC_MISC_CNTL, tmp);
189eb1c030bSriastradh } else {
190eb1c030bSriastradh tmp = RREG32_MC(RS480_MC_MISC_CNTL);
191eb1c030bSriastradh tmp |= RS480_GART_INDEX_REG_EN;
192eb1c030bSriastradh WREG32_MC(RS480_MC_MISC_CNTL, tmp);
193eb1c030bSriastradh }
194eb1c030bSriastradh /* Enable gart */
195eb1c030bSriastradh WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
196eb1c030bSriastradh rs400_gart_tlb_flush(rdev);
197eb1c030bSriastradh DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
198eb1c030bSriastradh (unsigned)(rdev->mc.gtt_size >> 20),
199eb1c030bSriastradh (unsigned long long)rdev->gart.table_addr);
200eb1c030bSriastradh rdev->gart.ready = true;
201eb1c030bSriastradh return 0;
202eb1c030bSriastradh }
203eb1c030bSriastradh
rs400_gart_disable(struct radeon_device * rdev)204eb1c030bSriastradh void rs400_gart_disable(struct radeon_device *rdev)
205eb1c030bSriastradh {
206eb1c030bSriastradh uint32_t tmp;
207eb1c030bSriastradh
208eb1c030bSriastradh tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
209eb1c030bSriastradh tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
210eb1c030bSriastradh WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
211eb1c030bSriastradh WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
212eb1c030bSriastradh }
213eb1c030bSriastradh
rs400_gart_fini(struct radeon_device * rdev)214eb1c030bSriastradh void rs400_gart_fini(struct radeon_device *rdev)
215eb1c030bSriastradh {
216eb1c030bSriastradh radeon_gart_fini(rdev);
217eb1c030bSriastradh rs400_gart_disable(rdev);
218eb1c030bSriastradh radeon_gart_table_ram_free(rdev);
219eb1c030bSriastradh }
220eb1c030bSriastradh
221eb1c030bSriastradh #define RS400_PTE_UNSNOOPED (1 << 0)
222eb1c030bSriastradh #define RS400_PTE_WRITEABLE (1 << 2)
223eb1c030bSriastradh #define RS400_PTE_READABLE (1 << 3)
224eb1c030bSriastradh
rs400_gart_get_page_entry(uint64_t addr,uint32_t flags)225eb1c030bSriastradh uint64_t rs400_gart_get_page_entry(uint64_t addr, uint32_t flags)
226eb1c030bSriastradh {
227eb1c030bSriastradh uint32_t entry;
228eb1c030bSriastradh
229eb1c030bSriastradh entry = (lower_32_bits(addr) & PAGE_MASK) |
230eb1c030bSriastradh ((upper_32_bits(addr) & 0xff) << 4);
231eb1c030bSriastradh if (flags & RADEON_GART_PAGE_READ)
232eb1c030bSriastradh entry |= RS400_PTE_READABLE;
233eb1c030bSriastradh if (flags & RADEON_GART_PAGE_WRITE)
234eb1c030bSriastradh entry |= RS400_PTE_WRITEABLE;
235eb1c030bSriastradh if (!(flags & RADEON_GART_PAGE_SNOOP))
236eb1c030bSriastradh entry |= RS400_PTE_UNSNOOPED;
237eb1c030bSriastradh return entry;
238eb1c030bSriastradh }
239eb1c030bSriastradh
rs400_gart_set_page(struct radeon_device * rdev,unsigned i,uint64_t entry)240eb1c030bSriastradh void rs400_gart_set_page(struct radeon_device *rdev, unsigned i,
241eb1c030bSriastradh uint64_t entry)
242eb1c030bSriastradh {
243eb1c030bSriastradh u32 *gtt = rdev->gart.ptr;
244eb1c030bSriastradh gtt[i] = cpu_to_le32(lower_32_bits(entry));
245eb1c030bSriastradh }
246eb1c030bSriastradh
rs400_mc_wait_for_idle(struct radeon_device * rdev)247eb1c030bSriastradh int rs400_mc_wait_for_idle(struct radeon_device *rdev)
248eb1c030bSriastradh {
249eb1c030bSriastradh unsigned i;
250eb1c030bSriastradh uint32_t tmp;
251eb1c030bSriastradh
252eb1c030bSriastradh for (i = 0; i < rdev->usec_timeout; i++) {
253eb1c030bSriastradh /* read MC_STATUS */
254eb1c030bSriastradh tmp = RREG32(RADEON_MC_STATUS);
255eb1c030bSriastradh if (tmp & RADEON_MC_IDLE) {
256eb1c030bSriastradh return 0;
257eb1c030bSriastradh }
2584e390cabSriastradh udelay(1);
259eb1c030bSriastradh }
260eb1c030bSriastradh return -1;
261eb1c030bSriastradh }
262eb1c030bSriastradh
rs400_gpu_init(struct radeon_device * rdev)263eb1c030bSriastradh static void rs400_gpu_init(struct radeon_device *rdev)
264eb1c030bSriastradh {
265eb1c030bSriastradh /* FIXME: is this correct ? */
266eb1c030bSriastradh r420_pipes_init(rdev);
267eb1c030bSriastradh if (rs400_mc_wait_for_idle(rdev)) {
2684e390cabSriastradh pr_warn("rs400: Failed to wait MC idle while programming pipes. Bad things might happen. %08x\n",
2694e390cabSriastradh RREG32(RADEON_MC_STATUS));
270eb1c030bSriastradh }
271eb1c030bSriastradh }
272eb1c030bSriastradh
rs400_mc_init(struct radeon_device * rdev)273eb1c030bSriastradh static void rs400_mc_init(struct radeon_device *rdev)
274eb1c030bSriastradh {
275eb1c030bSriastradh u64 base;
276eb1c030bSriastradh
277eb1c030bSriastradh rs400_gart_adjust_size(rdev);
278eb1c030bSriastradh rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
279eb1c030bSriastradh /* DDR for all card after R300 & IGP */
280eb1c030bSriastradh rdev->mc.vram_is_ddr = true;
281eb1c030bSriastradh rdev->mc.vram_width = 128;
282eb1c030bSriastradh r100_vram_init_sizes(rdev);
283eb1c030bSriastradh base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
284eb1c030bSriastradh radeon_vram_location(rdev, &rdev->mc, base);
285eb1c030bSriastradh rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
286eb1c030bSriastradh radeon_gtt_location(rdev, &rdev->mc);
287eb1c030bSriastradh radeon_update_bandwidth_info(rdev);
288eb1c030bSriastradh }
289eb1c030bSriastradh
rs400_mc_rreg(struct radeon_device * rdev,uint32_t reg)290eb1c030bSriastradh uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
291eb1c030bSriastradh {
292eb1c030bSriastradh unsigned long flags;
293eb1c030bSriastradh uint32_t r;
294eb1c030bSriastradh
295eb1c030bSriastradh spin_lock_irqsave(&rdev->mc_idx_lock, flags);
296eb1c030bSriastradh WREG32(RS480_NB_MC_INDEX, reg & 0xff);
297eb1c030bSriastradh r = RREG32(RS480_NB_MC_DATA);
298eb1c030bSriastradh WREG32(RS480_NB_MC_INDEX, 0xff);
299eb1c030bSriastradh spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
300eb1c030bSriastradh return r;
301eb1c030bSriastradh }
302eb1c030bSriastradh
rs400_mc_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v)303eb1c030bSriastradh void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
304eb1c030bSriastradh {
305eb1c030bSriastradh unsigned long flags;
306eb1c030bSriastradh
307eb1c030bSriastradh spin_lock_irqsave(&rdev->mc_idx_lock, flags);
308eb1c030bSriastradh WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
309eb1c030bSriastradh WREG32(RS480_NB_MC_DATA, (v));
310eb1c030bSriastradh WREG32(RS480_NB_MC_INDEX, 0xff);
311eb1c030bSriastradh spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
312eb1c030bSriastradh }
313eb1c030bSriastradh
314eb1c030bSriastradh #if defined(CONFIG_DEBUG_FS)
rs400_debugfs_gart_info(struct seq_file * m,void * data)315eb1c030bSriastradh static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
316eb1c030bSriastradh {
317eb1c030bSriastradh struct drm_info_node *node = (struct drm_info_node *) m->private;
318eb1c030bSriastradh struct drm_device *dev = node->minor->dev;
319eb1c030bSriastradh struct radeon_device *rdev = dev->dev_private;
320eb1c030bSriastradh uint32_t tmp;
321eb1c030bSriastradh
322eb1c030bSriastradh tmp = RREG32(RADEON_HOST_PATH_CNTL);
323eb1c030bSriastradh seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
324eb1c030bSriastradh tmp = RREG32(RADEON_BUS_CNTL);
325eb1c030bSriastradh seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
326eb1c030bSriastradh tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
327eb1c030bSriastradh seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
328eb1c030bSriastradh if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
329eb1c030bSriastradh tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
330eb1c030bSriastradh seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
331eb1c030bSriastradh tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
332eb1c030bSriastradh seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
333eb1c030bSriastradh tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
334eb1c030bSriastradh seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
335eb1c030bSriastradh tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
336eb1c030bSriastradh seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
337eb1c030bSriastradh tmp = RREG32(RS690_HDP_FB_LOCATION);
338eb1c030bSriastradh seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
339eb1c030bSriastradh } else {
340eb1c030bSriastradh tmp = RREG32(RADEON_AGP_BASE);
341eb1c030bSriastradh seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
342eb1c030bSriastradh tmp = RREG32(RS480_AGP_BASE_2);
343eb1c030bSriastradh seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
344eb1c030bSriastradh tmp = RREG32(RADEON_MC_AGP_LOCATION);
345eb1c030bSriastradh seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
346eb1c030bSriastradh }
347eb1c030bSriastradh tmp = RREG32_MC(RS480_GART_BASE);
348eb1c030bSriastradh seq_printf(m, "GART_BASE 0x%08x\n", tmp);
349eb1c030bSriastradh tmp = RREG32_MC(RS480_GART_FEATURE_ID);
350eb1c030bSriastradh seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
351eb1c030bSriastradh tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
352eb1c030bSriastradh seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
353eb1c030bSriastradh tmp = RREG32_MC(RS480_MC_MISC_CNTL);
354eb1c030bSriastradh seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
355eb1c030bSriastradh tmp = RREG32_MC(0x5F);
356eb1c030bSriastradh seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
357eb1c030bSriastradh tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
358eb1c030bSriastradh seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
359eb1c030bSriastradh tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
360eb1c030bSriastradh seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
361eb1c030bSriastradh tmp = RREG32_MC(0x3B);
362eb1c030bSriastradh seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
363eb1c030bSriastradh tmp = RREG32_MC(0x3C);
364eb1c030bSriastradh seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
365eb1c030bSriastradh tmp = RREG32_MC(0x30);
366eb1c030bSriastradh seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
367eb1c030bSriastradh tmp = RREG32_MC(0x31);
368eb1c030bSriastradh seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
369eb1c030bSriastradh tmp = RREG32_MC(0x32);
370eb1c030bSriastradh seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
371eb1c030bSriastradh tmp = RREG32_MC(0x33);
372eb1c030bSriastradh seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
373eb1c030bSriastradh tmp = RREG32_MC(0x34);
374eb1c030bSriastradh seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
375eb1c030bSriastradh tmp = RREG32_MC(0x35);
376eb1c030bSriastradh seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
377eb1c030bSriastradh tmp = RREG32_MC(0x36);
378eb1c030bSriastradh seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
379eb1c030bSriastradh tmp = RREG32_MC(0x37);
380eb1c030bSriastradh seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
381eb1c030bSriastradh return 0;
382eb1c030bSriastradh }
383eb1c030bSriastradh
384eb1c030bSriastradh static struct drm_info_list rs400_gart_info_list[] = {
385eb1c030bSriastradh {"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
386eb1c030bSriastradh };
387eb1c030bSriastradh #endif
388eb1c030bSriastradh
rs400_debugfs_pcie_gart_info_init(struct radeon_device * rdev)389eb1c030bSriastradh static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
390eb1c030bSriastradh {
391eb1c030bSriastradh #if defined(CONFIG_DEBUG_FS)
392eb1c030bSriastradh return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
393eb1c030bSriastradh #else
394eb1c030bSriastradh return 0;
395eb1c030bSriastradh #endif
396eb1c030bSriastradh }
397eb1c030bSriastradh
rs400_mc_program(struct radeon_device * rdev)398eb1c030bSriastradh static void rs400_mc_program(struct radeon_device *rdev)
399eb1c030bSriastradh {
400eb1c030bSriastradh struct r100_mc_save save;
401eb1c030bSriastradh
402eb1c030bSriastradh /* Stops all mc clients */
403eb1c030bSriastradh r100_mc_stop(rdev, &save);
404eb1c030bSriastradh
405eb1c030bSriastradh /* Wait for mc idle */
406eb1c030bSriastradh if (rs400_mc_wait_for_idle(rdev))
407eb1c030bSriastradh dev_warn(rdev->dev, "rs400: Wait MC idle timeout before updating MC.\n");
408eb1c030bSriastradh WREG32(R_000148_MC_FB_LOCATION,
409eb1c030bSriastradh S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
410eb1c030bSriastradh S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
411eb1c030bSriastradh
412eb1c030bSriastradh r100_mc_resume(rdev, &save);
413eb1c030bSriastradh }
414eb1c030bSriastradh
rs400_startup(struct radeon_device * rdev)415eb1c030bSriastradh static int rs400_startup(struct radeon_device *rdev)
416eb1c030bSriastradh {
417eb1c030bSriastradh int r;
418eb1c030bSriastradh
419eb1c030bSriastradh r100_set_common_regs(rdev);
420eb1c030bSriastradh
421eb1c030bSriastradh rs400_mc_program(rdev);
422eb1c030bSriastradh /* Resume clock */
423eb1c030bSriastradh r300_clock_startup(rdev);
424eb1c030bSriastradh /* Initialize GPU configuration (# pipes, ...) */
425eb1c030bSriastradh rs400_gpu_init(rdev);
426eb1c030bSriastradh r100_enable_bm(rdev);
427eb1c030bSriastradh /* Initialize GART (initialize after TTM so we can allocate
428eb1c030bSriastradh * memory through TTM but finalize after TTM) */
429eb1c030bSriastradh r = rs400_gart_enable(rdev);
430eb1c030bSriastradh if (r)
431eb1c030bSriastradh return r;
432eb1c030bSriastradh
433eb1c030bSriastradh /* allocate wb buffer */
434eb1c030bSriastradh r = radeon_wb_init(rdev);
435eb1c030bSriastradh if (r)
436eb1c030bSriastradh return r;
437eb1c030bSriastradh
438eb1c030bSriastradh r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
439eb1c030bSriastradh if (r) {
440eb1c030bSriastradh dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
441eb1c030bSriastradh return r;
442eb1c030bSriastradh }
443eb1c030bSriastradh
444eb1c030bSriastradh /* Enable IRQ */
445eb1c030bSriastradh if (!rdev->irq.installed) {
446eb1c030bSriastradh r = radeon_irq_kms_init(rdev);
447eb1c030bSriastradh if (r)
448eb1c030bSriastradh return r;
449eb1c030bSriastradh }
450eb1c030bSriastradh
451eb1c030bSriastradh r100_irq_set(rdev);
452eb1c030bSriastradh rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
453eb1c030bSriastradh /* 1M ring buffer */
454eb1c030bSriastradh r = r100_cp_init(rdev, 1024 * 1024);
455eb1c030bSriastradh if (r) {
456eb1c030bSriastradh dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
457eb1c030bSriastradh return r;
458eb1c030bSriastradh }
459eb1c030bSriastradh
460eb1c030bSriastradh r = radeon_ib_pool_init(rdev);
461eb1c030bSriastradh if (r) {
462eb1c030bSriastradh dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
463eb1c030bSriastradh return r;
464eb1c030bSriastradh }
465eb1c030bSriastradh
466eb1c030bSriastradh return 0;
467eb1c030bSriastradh }
468eb1c030bSriastradh
rs400_resume(struct radeon_device * rdev)469eb1c030bSriastradh int rs400_resume(struct radeon_device *rdev)
470eb1c030bSriastradh {
471eb1c030bSriastradh int r;
472eb1c030bSriastradh
473eb1c030bSriastradh /* Make sur GART are not working */
474eb1c030bSriastradh rs400_gart_disable(rdev);
475eb1c030bSriastradh /* Resume clock before doing reset */
476eb1c030bSriastradh r300_clock_startup(rdev);
477eb1c030bSriastradh /* setup MC before calling post tables */
478eb1c030bSriastradh rs400_mc_program(rdev);
479eb1c030bSriastradh /* Reset gpu before posting otherwise ATOM will enter infinite loop */
480eb1c030bSriastradh if (radeon_asic_reset(rdev)) {
481eb1c030bSriastradh dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
482eb1c030bSriastradh RREG32(R_000E40_RBBM_STATUS),
483eb1c030bSriastradh RREG32(R_0007C0_CP_STAT));
484eb1c030bSriastradh }
485eb1c030bSriastradh /* post */
486eb1c030bSriastradh radeon_combios_asic_init(rdev->ddev);
487eb1c030bSriastradh /* Resume clock after posting */
488eb1c030bSriastradh r300_clock_startup(rdev);
489eb1c030bSriastradh /* Initialize surface registers */
490eb1c030bSriastradh radeon_surface_init(rdev);
491eb1c030bSriastradh
492eb1c030bSriastradh rdev->accel_working = true;
493eb1c030bSriastradh r = rs400_startup(rdev);
494eb1c030bSriastradh if (r) {
495eb1c030bSriastradh rdev->accel_working = false;
496eb1c030bSriastradh }
497eb1c030bSriastradh return r;
498eb1c030bSriastradh }
499eb1c030bSriastradh
rs400_suspend(struct radeon_device * rdev)500eb1c030bSriastradh int rs400_suspend(struct radeon_device *rdev)
501eb1c030bSriastradh {
502eb1c030bSriastradh radeon_pm_suspend(rdev);
503eb1c030bSriastradh r100_cp_disable(rdev);
504eb1c030bSriastradh radeon_wb_disable(rdev);
505eb1c030bSriastradh r100_irq_disable(rdev);
506eb1c030bSriastradh rs400_gart_disable(rdev);
507eb1c030bSriastradh return 0;
508eb1c030bSriastradh }
509eb1c030bSriastradh
rs400_fini(struct radeon_device * rdev)510eb1c030bSriastradh void rs400_fini(struct radeon_device *rdev)
511eb1c030bSriastradh {
512eb1c030bSriastradh radeon_pm_fini(rdev);
513eb1c030bSriastradh r100_cp_fini(rdev);
514eb1c030bSriastradh radeon_wb_fini(rdev);
515eb1c030bSriastradh radeon_ib_pool_fini(rdev);
516eb1c030bSriastradh radeon_gem_fini(rdev);
517eb1c030bSriastradh rs400_gart_fini(rdev);
518eb1c030bSriastradh radeon_irq_kms_fini(rdev);
519eb1c030bSriastradh radeon_fence_driver_fini(rdev);
520eb1c030bSriastradh radeon_bo_fini(rdev);
521eb1c030bSriastradh radeon_atombios_fini(rdev);
522eb1c030bSriastradh kfree(rdev->bios);
523eb1c030bSriastradh rdev->bios = NULL;
524eb1c030bSriastradh }
525eb1c030bSriastradh
rs400_init(struct radeon_device * rdev)526eb1c030bSriastradh int rs400_init(struct radeon_device *rdev)
527eb1c030bSriastradh {
528eb1c030bSriastradh int r;
529eb1c030bSriastradh
530eb1c030bSriastradh /* Disable VGA */
531eb1c030bSriastradh r100_vga_render_disable(rdev);
532eb1c030bSriastradh /* Initialize scratch registers */
533eb1c030bSriastradh radeon_scratch_init(rdev);
534eb1c030bSriastradh /* Initialize surface registers */
535eb1c030bSriastradh radeon_surface_init(rdev);
536eb1c030bSriastradh /* TODO: disable VGA need to use VGA request */
537eb1c030bSriastradh /* restore some register to sane defaults */
538eb1c030bSriastradh r100_restore_sanity(rdev);
539eb1c030bSriastradh /* BIOS*/
540eb1c030bSriastradh if (!radeon_get_bios(rdev)) {
541eb1c030bSriastradh if (ASIC_IS_AVIVO(rdev))
542eb1c030bSriastradh return -EINVAL;
543eb1c030bSriastradh }
544eb1c030bSriastradh if (rdev->is_atom_bios) {
545eb1c030bSriastradh dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
546eb1c030bSriastradh return -EINVAL;
547eb1c030bSriastradh } else {
548eb1c030bSriastradh r = radeon_combios_init(rdev);
549eb1c030bSriastradh if (r)
550eb1c030bSriastradh return r;
551eb1c030bSriastradh }
552eb1c030bSriastradh /* Reset gpu before posting otherwise ATOM will enter infinite loop */
553eb1c030bSriastradh if (radeon_asic_reset(rdev)) {
554eb1c030bSriastradh dev_warn(rdev->dev,
555eb1c030bSriastradh "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
556eb1c030bSriastradh RREG32(R_000E40_RBBM_STATUS),
557eb1c030bSriastradh RREG32(R_0007C0_CP_STAT));
558eb1c030bSriastradh }
559eb1c030bSriastradh /* check if cards are posted or not */
560eb1c030bSriastradh if (radeon_boot_test_post_card(rdev) == false)
561eb1c030bSriastradh return -EINVAL;
562eb1c030bSriastradh
563eb1c030bSriastradh /* Initialize clocks */
564eb1c030bSriastradh radeon_get_clock_info(rdev->ddev);
565eb1c030bSriastradh /* initialize memory controller */
566eb1c030bSriastradh rs400_mc_init(rdev);
567eb1c030bSriastradh /* Fence driver */
568eb1c030bSriastradh r = radeon_fence_driver_init(rdev);
569eb1c030bSriastradh if (r)
570eb1c030bSriastradh return r;
571eb1c030bSriastradh /* Memory manager */
572eb1c030bSriastradh r = radeon_bo_init(rdev);
573eb1c030bSriastradh if (r)
574eb1c030bSriastradh return r;
575eb1c030bSriastradh r = rs400_gart_init(rdev);
576eb1c030bSriastradh if (r)
577eb1c030bSriastradh return r;
578eb1c030bSriastradh r300_set_reg_safe(rdev);
579eb1c030bSriastradh
580eb1c030bSriastradh /* Initialize power management */
581eb1c030bSriastradh radeon_pm_init(rdev);
582eb1c030bSriastradh
583eb1c030bSriastradh rdev->accel_working = true;
584eb1c030bSriastradh r = rs400_startup(rdev);
585eb1c030bSriastradh if (r) {
586eb1c030bSriastradh /* Somethings want wront with the accel init stop accel */
587eb1c030bSriastradh dev_err(rdev->dev, "Disabling GPU acceleration\n");
588eb1c030bSriastradh r100_cp_fini(rdev);
589eb1c030bSriastradh radeon_wb_fini(rdev);
590eb1c030bSriastradh radeon_ib_pool_fini(rdev);
591eb1c030bSriastradh rs400_gart_fini(rdev);
592eb1c030bSriastradh radeon_irq_kms_fini(rdev);
593eb1c030bSriastradh rdev->accel_working = false;
594eb1c030bSriastradh }
595eb1c030bSriastradh return 0;
596eb1c030bSriastradh }
597