1*41ec0267Sriastradh /* $NetBSD: qxl_kms.c,v 1.3 2021/12/18 23:45:42 riastradh Exp $ */
2efa246c0Sriastradh
39d20d926Sriastradh /*
49d20d926Sriastradh * Copyright 2013 Red Hat Inc.
59d20d926Sriastradh *
69d20d926Sriastradh * Permission is hereby granted, free of charge, to any person obtaining a
79d20d926Sriastradh * copy of this software and associated documentation files (the "Software"),
89d20d926Sriastradh * to deal in the Software without restriction, including without limitation
99d20d926Sriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
109d20d926Sriastradh * and/or sell copies of the Software, and to permit persons to whom the
119d20d926Sriastradh * Software is furnished to do so, subject to the following conditions:
129d20d926Sriastradh *
139d20d926Sriastradh * The above copyright notice and this permission notice shall be included in
149d20d926Sriastradh * all copies or substantial portions of the Software.
159d20d926Sriastradh *
169d20d926Sriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
179d20d926Sriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
189d20d926Sriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
199d20d926Sriastradh * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
209d20d926Sriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
219d20d926Sriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
229d20d926Sriastradh * OTHER DEALINGS IN THE SOFTWARE.
239d20d926Sriastradh *
249d20d926Sriastradh * Authors: Dave Airlie
259d20d926Sriastradh * Alon Levy
269d20d926Sriastradh */
279d20d926Sriastradh
28efa246c0Sriastradh #include <sys/cdefs.h>
29*41ec0267Sriastradh __KERNEL_RCSID(0, "$NetBSD: qxl_kms.c,v 1.3 2021/12/18 23:45:42 riastradh Exp $");
30*41ec0267Sriastradh
31*41ec0267Sriastradh #include <linux/io-mapping.h>
32*41ec0267Sriastradh #include <linux/pci.h>
33*41ec0267Sriastradh
34*41ec0267Sriastradh #include <drm/drm_drv.h>
35*41ec0267Sriastradh #include <drm/drm_probe_helper.h>
36efa246c0Sriastradh
379d20d926Sriastradh #include "qxl_drv.h"
389d20d926Sriastradh #include "qxl_object.h"
399d20d926Sriastradh
409d20d926Sriastradh int qxl_log_level;
419d20d926Sriastradh
qxl_check_device(struct qxl_device * qdev)429d20d926Sriastradh static bool qxl_check_device(struct qxl_device *qdev)
439d20d926Sriastradh {
449d20d926Sriastradh struct qxl_rom *rom = qdev->rom;
459d20d926Sriastradh
469d20d926Sriastradh if (rom->magic != 0x4f525851) {
479d20d926Sriastradh DRM_ERROR("bad rom signature %x\n", rom->magic);
489d20d926Sriastradh return false;
499d20d926Sriastradh }
509d20d926Sriastradh
519d20d926Sriastradh DRM_INFO("Device Version %d.%d\n", rom->id, rom->update_id);
529d20d926Sriastradh DRM_INFO("Compression level %d log level %d\n", rom->compression_level,
539d20d926Sriastradh rom->log_level);
549d20d926Sriastradh DRM_INFO("%d io pages at offset 0x%x\n",
559d20d926Sriastradh rom->num_io_pages, rom->pages_offset);
569d20d926Sriastradh DRM_INFO("%d byte draw area at offset 0x%x\n",
579d20d926Sriastradh rom->surface0_area_size, rom->draw_area_offset);
589d20d926Sriastradh
599d20d926Sriastradh qdev->vram_size = rom->surface0_area_size;
609d20d926Sriastradh DRM_INFO("RAM header offset: 0x%x\n", rom->ram_header_offset);
619d20d926Sriastradh return true;
629d20d926Sriastradh }
639d20d926Sriastradh
setup_hw_slot(struct qxl_device * qdev,struct qxl_memslot * slot)64*41ec0267Sriastradh static void setup_hw_slot(struct qxl_device *qdev, struct qxl_memslot *slot)
659d20d926Sriastradh {
669d20d926Sriastradh qdev->ram_header->mem_slot.mem_start = slot->start_phys_addr;
67*41ec0267Sriastradh qdev->ram_header->mem_slot.mem_end = slot->start_phys_addr + slot->size;
68*41ec0267Sriastradh qxl_io_memslot_add(qdev, qdev->rom->slots_start + slot->index);
699d20d926Sriastradh }
709d20d926Sriastradh
setup_slot(struct qxl_device * qdev,struct qxl_memslot * slot,unsigned int slot_index,const char * slot_name,unsigned long start_phys_addr,unsigned long size)71*41ec0267Sriastradh static void setup_slot(struct qxl_device *qdev,
72*41ec0267Sriastradh struct qxl_memslot *slot,
73*41ec0267Sriastradh unsigned int slot_index,
74*41ec0267Sriastradh const char *slot_name,
75*41ec0267Sriastradh unsigned long start_phys_addr,
76*41ec0267Sriastradh unsigned long size)
779d20d926Sriastradh {
789d20d926Sriastradh uint64_t high_bits;
799d20d926Sriastradh
80*41ec0267Sriastradh slot->index = slot_index;
81*41ec0267Sriastradh slot->name = slot_name;
829d20d926Sriastradh slot->start_phys_addr = start_phys_addr;
83*41ec0267Sriastradh slot->size = size;
849d20d926Sriastradh
85*41ec0267Sriastradh setup_hw_slot(qdev, slot);
869d20d926Sriastradh
879d20d926Sriastradh slot->generation = qdev->rom->slot_generation;
88*41ec0267Sriastradh high_bits = (qdev->rom->slots_start + slot->index)
89*41ec0267Sriastradh << qdev->rom->slot_gen_bits;
909d20d926Sriastradh high_bits |= slot->generation;
91*41ec0267Sriastradh high_bits <<= (64 - (qdev->rom->slot_gen_bits + qdev->rom->slot_id_bits));
929d20d926Sriastradh slot->high_bits = high_bits;
93*41ec0267Sriastradh
94*41ec0267Sriastradh DRM_INFO("slot %d (%s): base 0x%08lx, size 0x%08lx, gpu_offset 0x%lx\n",
95*41ec0267Sriastradh slot->index, slot->name,
96*41ec0267Sriastradh (unsigned long)slot->start_phys_addr,
97*41ec0267Sriastradh (unsigned long)slot->size,
98*41ec0267Sriastradh (unsigned long)slot->gpu_offset);
999d20d926Sriastradh }
1009d20d926Sriastradh
qxl_reinit_memslots(struct qxl_device * qdev)1019d20d926Sriastradh void qxl_reinit_memslots(struct qxl_device *qdev)
1029d20d926Sriastradh {
103*41ec0267Sriastradh setup_hw_slot(qdev, &qdev->main_slot);
104*41ec0267Sriastradh setup_hw_slot(qdev, &qdev->surfaces_slot);
1059d20d926Sriastradh }
1069d20d926Sriastradh
qxl_gc_work(struct work_struct * work)1079d20d926Sriastradh static void qxl_gc_work(struct work_struct *work)
1089d20d926Sriastradh {
1099d20d926Sriastradh struct qxl_device *qdev = container_of(work, struct qxl_device, gc_work);
110*41ec0267Sriastradh
1119d20d926Sriastradh qxl_garbage_collect(qdev);
1129d20d926Sriastradh }
1139d20d926Sriastradh
qxl_device_init(struct qxl_device * qdev,struct drm_driver * drv,struct pci_dev * pdev)114*41ec0267Sriastradh int qxl_device_init(struct qxl_device *qdev,
115*41ec0267Sriastradh struct drm_driver *drv,
116*41ec0267Sriastradh struct pci_dev *pdev)
1179d20d926Sriastradh {
1189d20d926Sriastradh int r, sb;
1199d20d926Sriastradh
120*41ec0267Sriastradh r = drm_dev_init(&qdev->ddev, drv, &pdev->dev);
121*41ec0267Sriastradh if (r) {
122*41ec0267Sriastradh pr_err("Unable to init drm dev");
123*41ec0267Sriastradh goto error;
124*41ec0267Sriastradh }
125*41ec0267Sriastradh
126*41ec0267Sriastradh qdev->ddev.pdev = pdev;
127*41ec0267Sriastradh pci_set_drvdata(pdev, &qdev->ddev);
128*41ec0267Sriastradh qdev->ddev.dev_private = qdev;
1299d20d926Sriastradh
1309d20d926Sriastradh mutex_init(&qdev->gem.mutex);
1319d20d926Sriastradh mutex_init(&qdev->update_area_mutex);
1329d20d926Sriastradh mutex_init(&qdev->release_mutex);
1339d20d926Sriastradh mutex_init(&qdev->surf_evict_mutex);
134*41ec0267Sriastradh qxl_gem_init(qdev);
1359d20d926Sriastradh
1369d20d926Sriastradh qdev->rom_base = pci_resource_start(pdev, 2);
1379d20d926Sriastradh qdev->rom_size = pci_resource_len(pdev, 2);
1389d20d926Sriastradh qdev->vram_base = pci_resource_start(pdev, 0);
1399d20d926Sriastradh qdev->io_base = pci_resource_start(pdev, 3);
1409d20d926Sriastradh
1419d20d926Sriastradh qdev->vram_mapping = io_mapping_create_wc(qdev->vram_base, pci_resource_len(pdev, 0));
142*41ec0267Sriastradh if (!qdev->vram_mapping) {
143*41ec0267Sriastradh pr_err("Unable to create vram_mapping");
144*41ec0267Sriastradh r = -ENOMEM;
145*41ec0267Sriastradh goto error;
146*41ec0267Sriastradh }
1479d20d926Sriastradh
1489d20d926Sriastradh if (pci_resource_len(pdev, 4) > 0) {
1499d20d926Sriastradh /* 64bit surface bar present */
1509d20d926Sriastradh sb = 4;
1519d20d926Sriastradh qdev->surfaceram_base = pci_resource_start(pdev, sb);
1529d20d926Sriastradh qdev->surfaceram_size = pci_resource_len(pdev, sb);
1539d20d926Sriastradh qdev->surface_mapping =
1549d20d926Sriastradh io_mapping_create_wc(qdev->surfaceram_base,
1559d20d926Sriastradh qdev->surfaceram_size);
1569d20d926Sriastradh }
1579d20d926Sriastradh if (qdev->surface_mapping == NULL) {
1589d20d926Sriastradh /* 64bit surface bar not present (or mapping failed) */
1599d20d926Sriastradh sb = 1;
1609d20d926Sriastradh qdev->surfaceram_base = pci_resource_start(pdev, sb);
1619d20d926Sriastradh qdev->surfaceram_size = pci_resource_len(pdev, sb);
1629d20d926Sriastradh qdev->surface_mapping =
1639d20d926Sriastradh io_mapping_create_wc(qdev->surfaceram_base,
1649d20d926Sriastradh qdev->surfaceram_size);
165*41ec0267Sriastradh if (!qdev->surface_mapping) {
166*41ec0267Sriastradh pr_err("Unable to create surface_mapping");
167*41ec0267Sriastradh r = -ENOMEM;
168*41ec0267Sriastradh goto vram_mapping_free;
169*41ec0267Sriastradh }
1709d20d926Sriastradh }
1719d20d926Sriastradh
1729d20d926Sriastradh DRM_DEBUG_KMS("qxl: vram %llx-%llx(%dM %dk), surface %llx-%llx(%dM %dk, %s)\n",
1739d20d926Sriastradh (unsigned long long)qdev->vram_base,
1749d20d926Sriastradh (unsigned long long)pci_resource_end(pdev, 0),
1759d20d926Sriastradh (int)pci_resource_len(pdev, 0) / 1024 / 1024,
1769d20d926Sriastradh (int)pci_resource_len(pdev, 0) / 1024,
1779d20d926Sriastradh (unsigned long long)qdev->surfaceram_base,
1789d20d926Sriastradh (unsigned long long)pci_resource_end(pdev, sb),
1799d20d926Sriastradh (int)qdev->surfaceram_size / 1024 / 1024,
1809d20d926Sriastradh (int)qdev->surfaceram_size / 1024,
1819d20d926Sriastradh (sb == 4) ? "64bit" : "32bit");
1829d20d926Sriastradh
1839d20d926Sriastradh qdev->rom = ioremap(qdev->rom_base, qdev->rom_size);
1849d20d926Sriastradh if (!qdev->rom) {
1859d20d926Sriastradh pr_err("Unable to ioremap ROM\n");
186*41ec0267Sriastradh r = -ENOMEM;
187*41ec0267Sriastradh goto surface_mapping_free;
1889d20d926Sriastradh }
1899d20d926Sriastradh
190*41ec0267Sriastradh if (!qxl_check_device(qdev)) {
191*41ec0267Sriastradh r = -ENODEV;
192*41ec0267Sriastradh goto rom_unmap;
193*41ec0267Sriastradh }
1949d20d926Sriastradh
1959d20d926Sriastradh r = qxl_bo_init(qdev);
1969d20d926Sriastradh if (r) {
1979d20d926Sriastradh DRM_ERROR("bo init failed %d\n", r);
198*41ec0267Sriastradh goto rom_unmap;
1999d20d926Sriastradh }
2009d20d926Sriastradh
2019d20d926Sriastradh qdev->ram_header = ioremap(qdev->vram_base +
2029d20d926Sriastradh qdev->rom->ram_header_offset,
2039d20d926Sriastradh sizeof(*qdev->ram_header));
204*41ec0267Sriastradh if (!qdev->ram_header) {
205*41ec0267Sriastradh DRM_ERROR("Unable to ioremap RAM header\n");
206*41ec0267Sriastradh r = -ENOMEM;
207*41ec0267Sriastradh goto bo_fini;
208*41ec0267Sriastradh }
2099d20d926Sriastradh
2109d20d926Sriastradh qdev->command_ring = qxl_ring_create(&(qdev->ram_header->cmd_ring_hdr),
2119d20d926Sriastradh sizeof(struct qxl_command),
2129d20d926Sriastradh QXL_COMMAND_RING_SIZE,
2139d20d926Sriastradh qdev->io_base + QXL_IO_NOTIFY_CMD,
2149d20d926Sriastradh false,
2159d20d926Sriastradh &qdev->display_event);
216*41ec0267Sriastradh if (!qdev->command_ring) {
217*41ec0267Sriastradh DRM_ERROR("Unable to create command ring\n");
218*41ec0267Sriastradh r = -ENOMEM;
219*41ec0267Sriastradh goto ram_header_unmap;
220*41ec0267Sriastradh }
2219d20d926Sriastradh
2229d20d926Sriastradh qdev->cursor_ring = qxl_ring_create(
2239d20d926Sriastradh &(qdev->ram_header->cursor_ring_hdr),
2249d20d926Sriastradh sizeof(struct qxl_command),
2259d20d926Sriastradh QXL_CURSOR_RING_SIZE,
2269d20d926Sriastradh qdev->io_base + QXL_IO_NOTIFY_CMD,
2279d20d926Sriastradh false,
2289d20d926Sriastradh &qdev->cursor_event);
2299d20d926Sriastradh
230*41ec0267Sriastradh if (!qdev->cursor_ring) {
231*41ec0267Sriastradh DRM_ERROR("Unable to create cursor ring\n");
232*41ec0267Sriastradh r = -ENOMEM;
233*41ec0267Sriastradh goto command_ring_free;
234*41ec0267Sriastradh }
235*41ec0267Sriastradh
2369d20d926Sriastradh qdev->release_ring = qxl_ring_create(
2379d20d926Sriastradh &(qdev->ram_header->release_ring_hdr),
2389d20d926Sriastradh sizeof(uint64_t),
2399d20d926Sriastradh QXL_RELEASE_RING_SIZE, 0, true,
2409d20d926Sriastradh NULL);
2419d20d926Sriastradh
242*41ec0267Sriastradh if (!qdev->release_ring) {
243*41ec0267Sriastradh DRM_ERROR("Unable to create release ring\n");
244*41ec0267Sriastradh r = -ENOMEM;
245*41ec0267Sriastradh goto cursor_ring_free;
246*41ec0267Sriastradh }
2479d20d926Sriastradh
2489d20d926Sriastradh idr_init(&qdev->release_idr);
2499d20d926Sriastradh spin_lock_init(&qdev->release_idr_lock);
250efa246c0Sriastradh spin_lock_init(&qdev->release_lock);
2519d20d926Sriastradh
2529d20d926Sriastradh idr_init(&qdev->surf_id_idr);
2539d20d926Sriastradh spin_lock_init(&qdev->surf_id_idr_lock);
2549d20d926Sriastradh
2559d20d926Sriastradh mutex_init(&qdev->async_io_mutex);
2569d20d926Sriastradh
2579d20d926Sriastradh /* reset the device into a known state - no memslots, no primary
2589d20d926Sriastradh * created, no surfaces. */
2599d20d926Sriastradh qxl_io_reset(qdev);
2609d20d926Sriastradh
2619d20d926Sriastradh /* must initialize irq before first async io - slot creation */
2629d20d926Sriastradh r = qxl_irq_init(qdev);
263*41ec0267Sriastradh if (r) {
264*41ec0267Sriastradh DRM_ERROR("Unable to init qxl irq\n");
265*41ec0267Sriastradh goto release_ring_free;
266*41ec0267Sriastradh }
2679d20d926Sriastradh
2689d20d926Sriastradh /*
2699d20d926Sriastradh * Note that virtual is surface0. We rely on the single ioremap done
2709d20d926Sriastradh * before.
2719d20d926Sriastradh */
272*41ec0267Sriastradh setup_slot(qdev, &qdev->main_slot, 0, "main",
2739d20d926Sriastradh (unsigned long)qdev->vram_base,
274*41ec0267Sriastradh (unsigned long)qdev->rom->ram_header_offset);
275*41ec0267Sriastradh setup_slot(qdev, &qdev->surfaces_slot, 1, "surfaces",
2769d20d926Sriastradh (unsigned long)qdev->surfaceram_base,
2779d20d926Sriastradh (unsigned long)qdev->surfaceram_size);
2789d20d926Sriastradh
2799d20d926Sriastradh INIT_WORK(&qdev->gc_work, qxl_gc_work);
2809d20d926Sriastradh
2819d20d926Sriastradh return 0;
282*41ec0267Sriastradh
283*41ec0267Sriastradh release_ring_free:
284*41ec0267Sriastradh qxl_ring_free(qdev->release_ring);
285*41ec0267Sriastradh cursor_ring_free:
286*41ec0267Sriastradh qxl_ring_free(qdev->cursor_ring);
287*41ec0267Sriastradh command_ring_free:
288*41ec0267Sriastradh qxl_ring_free(qdev->command_ring);
289*41ec0267Sriastradh ram_header_unmap:
290*41ec0267Sriastradh iounmap(qdev->ram_header);
291*41ec0267Sriastradh bo_fini:
292*41ec0267Sriastradh qxl_bo_fini(qdev);
293*41ec0267Sriastradh rom_unmap:
294*41ec0267Sriastradh iounmap(qdev->rom);
295*41ec0267Sriastradh surface_mapping_free:
296*41ec0267Sriastradh io_mapping_free(qdev->surface_mapping);
297*41ec0267Sriastradh vram_mapping_free:
298*41ec0267Sriastradh io_mapping_free(qdev->vram_mapping);
299*41ec0267Sriastradh error:
300*41ec0267Sriastradh return r;
3019d20d926Sriastradh }
3029d20d926Sriastradh
qxl_device_fini(struct qxl_device * qdev)303*41ec0267Sriastradh void qxl_device_fini(struct qxl_device *qdev)
3049d20d926Sriastradh {
3059d20d926Sriastradh qxl_bo_unref(&qdev->current_release_bo[0]);
3069d20d926Sriastradh qxl_bo_unref(&qdev->current_release_bo[1]);
307*41ec0267Sriastradh flush_work(&qdev->gc_work);
3089d20d926Sriastradh qxl_ring_free(qdev->command_ring);
3099d20d926Sriastradh qxl_ring_free(qdev->cursor_ring);
3109d20d926Sriastradh qxl_ring_free(qdev->release_ring);
311*41ec0267Sriastradh qxl_gem_fini(qdev);
3129d20d926Sriastradh qxl_bo_fini(qdev);
3139d20d926Sriastradh io_mapping_free(qdev->surface_mapping);
3149d20d926Sriastradh io_mapping_free(qdev->vram_mapping);
3159d20d926Sriastradh iounmap(qdev->ram_header);
3169d20d926Sriastradh iounmap(qdev->rom);
3179d20d926Sriastradh qdev->rom = NULL;
3189d20d926Sriastradh }
319