xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/ast/ast_main.c (revision 41ec02673d281bbb3d38e6c78504ce6e30c228c1)
1*41ec0267Sriastradh /*	$NetBSD: ast_main.c,v 1.3 2021/12/18 23:45:27 riastradh Exp $	*/
2efa246c0Sriastradh 
3fcd0cb28Sriastradh /*
4fcd0cb28Sriastradh  * Copyright 2012 Red Hat Inc.
5fcd0cb28Sriastradh  *
6fcd0cb28Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
7fcd0cb28Sriastradh  * copy of this software and associated documentation files (the
8fcd0cb28Sriastradh  * "Software"), to deal in the Software without restriction, including
9fcd0cb28Sriastradh  * without limitation the rights to use, copy, modify, merge, publish,
10fcd0cb28Sriastradh  * distribute, sub license, and/or sell copies of the Software, and to
11fcd0cb28Sriastradh  * permit persons to whom the Software is furnished to do so, subject to
12fcd0cb28Sriastradh  * the following conditions:
13fcd0cb28Sriastradh  *
14fcd0cb28Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fcd0cb28Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fcd0cb28Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17fcd0cb28Sriastradh  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18fcd0cb28Sriastradh  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19fcd0cb28Sriastradh  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20fcd0cb28Sriastradh  * USE OR OTHER DEALINGS IN THE SOFTWARE.
21fcd0cb28Sriastradh  *
22fcd0cb28Sriastradh  * The above copyright notice and this permission notice (including the
23fcd0cb28Sriastradh  * next paragraph) shall be included in all copies or substantial portions
24fcd0cb28Sriastradh  * of the Software.
25fcd0cb28Sriastradh  *
26fcd0cb28Sriastradh  */
27fcd0cb28Sriastradh /*
28fcd0cb28Sriastradh  * Authors: Dave Airlie <airlied@redhat.com>
29fcd0cb28Sriastradh  */
30*41ec0267Sriastradh 
31efa246c0Sriastradh #include <sys/cdefs.h>
32*41ec0267Sriastradh __KERNEL_RCSID(0, "$NetBSD: ast_main.c,v 1.3 2021/12/18 23:45:27 riastradh Exp $");
33efa246c0Sriastradh 
34*41ec0267Sriastradh #include <linux/pci.h>
35fcd0cb28Sriastradh 
36*41ec0267Sriastradh #include <drm/drm_atomic_helper.h>
37fcd0cb28Sriastradh #include <drm/drm_crtc_helper.h>
38*41ec0267Sriastradh #include <drm/drm_fb_helper.h>
39*41ec0267Sriastradh #include <drm/drm_gem.h>
40*41ec0267Sriastradh #include <drm/drm_gem_framebuffer_helper.h>
41*41ec0267Sriastradh #include <drm/drm_gem_vram_helper.h>
42fcd0cb28Sriastradh 
43*41ec0267Sriastradh #include "ast_drv.h"
44fcd0cb28Sriastradh 
ast_set_index_reg_mask(struct ast_private * ast,uint32_t base,uint8_t index,uint8_t mask,uint8_t val)45fcd0cb28Sriastradh void ast_set_index_reg_mask(struct ast_private *ast,
46fcd0cb28Sriastradh 			    uint32_t base, uint8_t index,
47fcd0cb28Sriastradh 			    uint8_t mask, uint8_t val)
48fcd0cb28Sriastradh {
49fcd0cb28Sriastradh 	u8 tmp;
50fcd0cb28Sriastradh 	ast_io_write8(ast, base, index);
51fcd0cb28Sriastradh 	tmp = (ast_io_read8(ast, base + 1) & mask) | val;
52fcd0cb28Sriastradh 	ast_set_index_reg(ast, base, index, tmp);
53fcd0cb28Sriastradh }
54fcd0cb28Sriastradh 
ast_get_index_reg(struct ast_private * ast,uint32_t base,uint8_t index)55fcd0cb28Sriastradh uint8_t ast_get_index_reg(struct ast_private *ast,
56fcd0cb28Sriastradh 			  uint32_t base, uint8_t index)
57fcd0cb28Sriastradh {
58fcd0cb28Sriastradh 	uint8_t ret;
59fcd0cb28Sriastradh 	ast_io_write8(ast, base, index);
60fcd0cb28Sriastradh 	ret = ast_io_read8(ast, base + 1);
61fcd0cb28Sriastradh 	return ret;
62fcd0cb28Sriastradh }
63fcd0cb28Sriastradh 
ast_get_index_reg_mask(struct ast_private * ast,uint32_t base,uint8_t index,uint8_t mask)64fcd0cb28Sriastradh uint8_t ast_get_index_reg_mask(struct ast_private *ast,
65fcd0cb28Sriastradh 			       uint32_t base, uint8_t index, uint8_t mask)
66fcd0cb28Sriastradh {
67fcd0cb28Sriastradh 	uint8_t ret;
68fcd0cb28Sriastradh 	ast_io_write8(ast, base, index);
69fcd0cb28Sriastradh 	ret = ast_io_read8(ast, base + 1) & mask;
70fcd0cb28Sriastradh 	return ret;
71fcd0cb28Sriastradh }
72fcd0cb28Sriastradh 
ast_detect_config_mode(struct drm_device * dev,u32 * scu_rev)73efa246c0Sriastradh static void ast_detect_config_mode(struct drm_device *dev, u32 *scu_rev)
74efa246c0Sriastradh {
75efa246c0Sriastradh 	struct device_node *np = dev->pdev->dev.of_node;
76efa246c0Sriastradh 	struct ast_private *ast = dev->dev_private;
77efa246c0Sriastradh 	uint32_t data, jregd0, jregd1;
78fcd0cb28Sriastradh 
79efa246c0Sriastradh 	/* Defaults */
80efa246c0Sriastradh 	ast->config_mode = ast_use_defaults;
81efa246c0Sriastradh 	*scu_rev = 0xffffffff;
82efa246c0Sriastradh 
83efa246c0Sriastradh 	/* Check if we have device-tree properties */
84efa246c0Sriastradh 	if (np && !of_property_read_u32(np, "aspeed,scu-revision-id",
85efa246c0Sriastradh 					scu_rev)) {
86efa246c0Sriastradh 		/* We do, disable P2A access */
87efa246c0Sriastradh 		ast->config_mode = ast_use_dt;
88efa246c0Sriastradh 		DRM_INFO("Using device-tree for configuration\n");
89efa246c0Sriastradh 		return;
90efa246c0Sriastradh 	}
91efa246c0Sriastradh 
92efa246c0Sriastradh 	/* Not all families have a P2A bridge */
93efa246c0Sriastradh 	if (dev->pdev->device != PCI_CHIP_AST2000)
94efa246c0Sriastradh 		return;
95efa246c0Sriastradh 
96efa246c0Sriastradh 	/*
97efa246c0Sriastradh 	 * The BMC will set SCU 0x40 D[12] to 1 if the P2 bridge
98efa246c0Sriastradh 	 * is disabled. We force using P2A if VGA only mode bit
99efa246c0Sriastradh 	 * is set D[7]
100efa246c0Sriastradh 	 */
101efa246c0Sriastradh 	jregd0 = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff);
102efa246c0Sriastradh 	jregd1 = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
103efa246c0Sriastradh 	if (!(jregd0 & 0x80) || !(jregd1 & 0x10)) {
104efa246c0Sriastradh 		/* Double check it's actually working */
105efa246c0Sriastradh 		data = ast_read32(ast, 0xf004);
106efa246c0Sriastradh 		if (data != 0xFFFFFFFF) {
107efa246c0Sriastradh 			/* P2A works, grab silicon revision */
108efa246c0Sriastradh 			ast->config_mode = ast_use_p2a;
109efa246c0Sriastradh 
110efa246c0Sriastradh 			DRM_INFO("Using P2A bridge for configuration\n");
111efa246c0Sriastradh 
112efa246c0Sriastradh 			/* Read SCU7c (silicon revision register) */
113efa246c0Sriastradh 			ast_write32(ast, 0xf004, 0x1e6e0000);
114efa246c0Sriastradh 			ast_write32(ast, 0xf000, 0x1);
115efa246c0Sriastradh 			*scu_rev = ast_read32(ast, 0x1207c);
116efa246c0Sriastradh 			return;
117efa246c0Sriastradh 		}
118efa246c0Sriastradh 	}
119efa246c0Sriastradh 
120efa246c0Sriastradh 	/* We have a P2A bridge but it's disabled */
121efa246c0Sriastradh 	DRM_INFO("P2A bridge disabled, using default configuration\n");
122efa246c0Sriastradh }
123efa246c0Sriastradh 
ast_detect_chip(struct drm_device * dev,bool * need_post)124efa246c0Sriastradh static int ast_detect_chip(struct drm_device *dev, bool *need_post)
125fcd0cb28Sriastradh {
126fcd0cb28Sriastradh 	struct ast_private *ast = dev->dev_private;
127efa246c0Sriastradh 	uint32_t jreg, scu_rev;
128fcd0cb28Sriastradh 
129efa246c0Sriastradh 	/*
130efa246c0Sriastradh 	 * If VGA isn't enabled, we need to enable now or subsequent
131efa246c0Sriastradh 	 * access to the scratch registers will fail. We also inform
132efa246c0Sriastradh 	 * our caller that it needs to POST the chip
133efa246c0Sriastradh 	 * (Assumption: VGA not enabled -> need to POST)
134efa246c0Sriastradh 	 */
135efa246c0Sriastradh 	if (!ast_is_vga_enabled(dev)) {
136efa246c0Sriastradh 		ast_enable_vga(dev);
137efa246c0Sriastradh 		DRM_INFO("VGA not enabled on entry, requesting chip POST\n");
138efa246c0Sriastradh 		*need_post = true;
139efa246c0Sriastradh 	} else
140efa246c0Sriastradh 		*need_post = false;
141efa246c0Sriastradh 
142efa246c0Sriastradh 
143efa246c0Sriastradh 	/* Enable extended register access */
144efa246c0Sriastradh 	ast_open_key(ast);
145*41ec0267Sriastradh 	ast_enable_mmio(dev);
146efa246c0Sriastradh 
147efa246c0Sriastradh 	/* Find out whether P2A works or whether to use device-tree */
148efa246c0Sriastradh 	ast_detect_config_mode(dev, &scu_rev);
149efa246c0Sriastradh 
150efa246c0Sriastradh 	/* Identify chipset */
151fcd0cb28Sriastradh 	if (dev->pdev->device == PCI_CHIP_AST1180) {
152fcd0cb28Sriastradh 		ast->chip = AST1100;
153fcd0cb28Sriastradh 		DRM_INFO("AST 1180 detected\n");
154fcd0cb28Sriastradh 	} else {
155*41ec0267Sriastradh 		if (dev->pdev->revision >= 0x40) {
156*41ec0267Sriastradh 			ast->chip = AST2500;
157*41ec0267Sriastradh 			DRM_INFO("AST 2500 detected\n");
158*41ec0267Sriastradh 		} else if (dev->pdev->revision >= 0x30) {
159efa246c0Sriastradh 			ast->chip = AST2400;
160efa246c0Sriastradh 			DRM_INFO("AST 2400 detected\n");
161efa246c0Sriastradh 		} else if (dev->pdev->revision >= 0x20) {
162fcd0cb28Sriastradh 			ast->chip = AST2300;
163fcd0cb28Sriastradh 			DRM_INFO("AST 2300 detected\n");
164fcd0cb28Sriastradh 		} else if (dev->pdev->revision >= 0x10) {
165efa246c0Sriastradh 			switch (scu_rev & 0x0300) {
166fcd0cb28Sriastradh 			case 0x0200:
167fcd0cb28Sriastradh 				ast->chip = AST1100;
168fcd0cb28Sriastradh 				DRM_INFO("AST 1100 detected\n");
169fcd0cb28Sriastradh 				break;
170fcd0cb28Sriastradh 			case 0x0100:
171fcd0cb28Sriastradh 				ast->chip = AST2200;
172fcd0cb28Sriastradh 				DRM_INFO("AST 2200 detected\n");
173fcd0cb28Sriastradh 				break;
174fcd0cb28Sriastradh 			case 0x0000:
175fcd0cb28Sriastradh 				ast->chip = AST2150;
176fcd0cb28Sriastradh 				DRM_INFO("AST 2150 detected\n");
177fcd0cb28Sriastradh 				break;
178fcd0cb28Sriastradh 			default:
179fcd0cb28Sriastradh 				ast->chip = AST2100;
180fcd0cb28Sriastradh 				DRM_INFO("AST 2100 detected\n");
181fcd0cb28Sriastradh 				break;
182fcd0cb28Sriastradh 			}
183fcd0cb28Sriastradh 			ast->vga2_clone = false;
184fcd0cb28Sriastradh 		} else {
185efa246c0Sriastradh 			ast->chip = AST2000;
186fcd0cb28Sriastradh 			DRM_INFO("AST 2000 detected\n");
187fcd0cb28Sriastradh 		}
188fcd0cb28Sriastradh 	}
189efa246c0Sriastradh 
190efa246c0Sriastradh 	/* Check if we support wide screen */
191efa246c0Sriastradh 	switch (ast->chip) {
192efa246c0Sriastradh 	case AST1180:
193efa246c0Sriastradh 		ast->support_wide_screen = true;
194efa246c0Sriastradh 		break;
195efa246c0Sriastradh 	case AST2000:
196efa246c0Sriastradh 		ast->support_wide_screen = false;
197efa246c0Sriastradh 		break;
198efa246c0Sriastradh 	default:
199efa246c0Sriastradh 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff);
200efa246c0Sriastradh 		if (!(jreg & 0x80))
201efa246c0Sriastradh 			ast->support_wide_screen = true;
202efa246c0Sriastradh 		else if (jreg & 0x01)
203efa246c0Sriastradh 			ast->support_wide_screen = true;
204efa246c0Sriastradh 		else {
205efa246c0Sriastradh 			ast->support_wide_screen = false;
206efa246c0Sriastradh 			if (ast->chip == AST2300 &&
207efa246c0Sriastradh 			    (scu_rev & 0x300) == 0x0) /* ast1300 */
208efa246c0Sriastradh 				ast->support_wide_screen = true;
209efa246c0Sriastradh 			if (ast->chip == AST2400 &&
210efa246c0Sriastradh 			    (scu_rev & 0x300) == 0x100) /* ast1400 */
211efa246c0Sriastradh 				ast->support_wide_screen = true;
212*41ec0267Sriastradh 			if (ast->chip == AST2500 &&
213*41ec0267Sriastradh 			    scu_rev == 0x100)           /* ast2510 */
214*41ec0267Sriastradh 				ast->support_wide_screen = true;
215efa246c0Sriastradh 		}
216efa246c0Sriastradh 		break;
217efa246c0Sriastradh 	}
218efa246c0Sriastradh 
219efa246c0Sriastradh 	/* Check 3rd Tx option (digital output afaik) */
220efa246c0Sriastradh 	ast->tx_chip_type = AST_TX_NONE;
221efa246c0Sriastradh 
222efa246c0Sriastradh 	/*
223efa246c0Sriastradh 	 * VGACRA3 Enhanced Color Mode Register, check if DVO is already
224efa246c0Sriastradh 	 * enabled, in that case, assume we have a SIL164 TMDS transmitter
225efa246c0Sriastradh 	 *
226efa246c0Sriastradh 	 * Don't make that assumption if we the chip wasn't enabled and
227efa246c0Sriastradh 	 * is at power-on reset, otherwise we'll incorrectly "detect" a
228efa246c0Sriastradh 	 * SIL164 when there is none.
229efa246c0Sriastradh 	 */
230efa246c0Sriastradh 	if (!*need_post) {
231efa246c0Sriastradh 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xff);
232efa246c0Sriastradh 		if (jreg & 0x80)
233efa246c0Sriastradh 			ast->tx_chip_type = AST_TX_SIL164;
234efa246c0Sriastradh 	}
235efa246c0Sriastradh 
236efa246c0Sriastradh 	if ((ast->chip == AST2300) || (ast->chip == AST2400)) {
237efa246c0Sriastradh 		/*
238efa246c0Sriastradh 		 * On AST2300 and 2400, look the configuration set by the SoC in
239efa246c0Sriastradh 		 * the SOC scratch register #1 bits 11:8 (interestingly marked
240efa246c0Sriastradh 		 * as "reserved" in the spec)
241efa246c0Sriastradh 		 */
242efa246c0Sriastradh 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
243efa246c0Sriastradh 		switch (jreg) {
244efa246c0Sriastradh 		case 0x04:
245efa246c0Sriastradh 			ast->tx_chip_type = AST_TX_SIL164;
246efa246c0Sriastradh 			break;
247efa246c0Sriastradh 		case 0x08:
248efa246c0Sriastradh 			ast->dp501_fw_addr = kzalloc(32*1024, GFP_KERNEL);
249efa246c0Sriastradh 			if (ast->dp501_fw_addr) {
250efa246c0Sriastradh 				/* backup firmware */
251efa246c0Sriastradh 				if (ast_backup_fw(dev, ast->dp501_fw_addr, 32*1024)) {
252efa246c0Sriastradh 					kfree(ast->dp501_fw_addr);
253efa246c0Sriastradh 					ast->dp501_fw_addr = NULL;
254efa246c0Sriastradh 				}
255efa246c0Sriastradh 			}
256efa246c0Sriastradh 			/* fallthrough */
257efa246c0Sriastradh 		case 0x0c:
258efa246c0Sriastradh 			ast->tx_chip_type = AST_TX_DP501;
259efa246c0Sriastradh 		}
260efa246c0Sriastradh 	}
261efa246c0Sriastradh 
262efa246c0Sriastradh 	/* Print stuff for diagnostic purposes */
263efa246c0Sriastradh 	switch(ast->tx_chip_type) {
264efa246c0Sriastradh 	case AST_TX_SIL164:
265efa246c0Sriastradh 		DRM_INFO("Using Sil164 TMDS transmitter\n");
266efa246c0Sriastradh 		break;
267efa246c0Sriastradh 	case AST_TX_DP501:
268efa246c0Sriastradh 		DRM_INFO("Using DP501 DisplayPort transmitter\n");
269efa246c0Sriastradh 		break;
270efa246c0Sriastradh 	default:
271efa246c0Sriastradh 		DRM_INFO("Analog VGA only\n");
272efa246c0Sriastradh 	}
273fcd0cb28Sriastradh 	return 0;
274fcd0cb28Sriastradh }
275fcd0cb28Sriastradh 
ast_get_dram_info(struct drm_device * dev)276fcd0cb28Sriastradh static int ast_get_dram_info(struct drm_device *dev)
277fcd0cb28Sriastradh {
278efa246c0Sriastradh 	struct device_node *np = dev->pdev->dev.of_node;
279fcd0cb28Sriastradh 	struct ast_private *ast = dev->dev_private;
280efa246c0Sriastradh 	uint32_t mcr_cfg, mcr_scu_mpll, mcr_scu_strap;
281efa246c0Sriastradh 	uint32_t denum, num, div, ref_pll, dsel;
282fcd0cb28Sriastradh 
283efa246c0Sriastradh 	switch (ast->config_mode) {
284efa246c0Sriastradh 	case ast_use_dt:
285efa246c0Sriastradh 		/*
286efa246c0Sriastradh 		 * If some properties are missing, use reasonable
287efa246c0Sriastradh 		 * defaults for AST2400
288efa246c0Sriastradh 		 */
289efa246c0Sriastradh 		if (of_property_read_u32(np, "aspeed,mcr-configuration",
290efa246c0Sriastradh 					 &mcr_cfg))
291efa246c0Sriastradh 			mcr_cfg = 0x00000577;
292efa246c0Sriastradh 		if (of_property_read_u32(np, "aspeed,mcr-scu-mpll",
293efa246c0Sriastradh 					 &mcr_scu_mpll))
294efa246c0Sriastradh 			mcr_scu_mpll = 0x000050C0;
295efa246c0Sriastradh 		if (of_property_read_u32(np, "aspeed,mcr-scu-strap",
296efa246c0Sriastradh 					 &mcr_scu_strap))
297efa246c0Sriastradh 			mcr_scu_strap = 0;
298efa246c0Sriastradh 		break;
299efa246c0Sriastradh 	case ast_use_p2a:
300fcd0cb28Sriastradh 		ast_write32(ast, 0xf004, 0x1e6e0000);
301fcd0cb28Sriastradh 		ast_write32(ast, 0xf000, 0x1);
302efa246c0Sriastradh 		mcr_cfg = ast_read32(ast, 0x10004);
303efa246c0Sriastradh 		mcr_scu_mpll = ast_read32(ast, 0x10120);
304efa246c0Sriastradh 		mcr_scu_strap = ast_read32(ast, 0x10170);
305efa246c0Sriastradh 		break;
306efa246c0Sriastradh 	case ast_use_defaults:
307efa246c0Sriastradh 	default:
308efa246c0Sriastradh 		ast->dram_bus_width = 16;
309efa246c0Sriastradh 		ast->dram_type = AST_DRAM_1Gx16;
310*41ec0267Sriastradh 		if (ast->chip == AST2500)
311*41ec0267Sriastradh 			ast->mclk = 800;
312*41ec0267Sriastradh 		else
313efa246c0Sriastradh 			ast->mclk = 396;
314efa246c0Sriastradh 		return 0;
315efa246c0Sriastradh 	}
316fcd0cb28Sriastradh 
317efa246c0Sriastradh 	if (mcr_cfg & 0x40)
318fcd0cb28Sriastradh 		ast->dram_bus_width = 16;
319fcd0cb28Sriastradh 	else
320fcd0cb28Sriastradh 		ast->dram_bus_width = 32;
321fcd0cb28Sriastradh 
322*41ec0267Sriastradh 	if (ast->chip == AST2500) {
323*41ec0267Sriastradh 		switch (mcr_cfg & 0x03) {
324*41ec0267Sriastradh 		case 0:
325*41ec0267Sriastradh 			ast->dram_type = AST_DRAM_1Gx16;
326*41ec0267Sriastradh 			break;
327*41ec0267Sriastradh 		default:
328*41ec0267Sriastradh 		case 1:
329*41ec0267Sriastradh 			ast->dram_type = AST_DRAM_2Gx16;
330*41ec0267Sriastradh 			break;
331*41ec0267Sriastradh 		case 2:
332*41ec0267Sriastradh 			ast->dram_type = AST_DRAM_4Gx16;
333*41ec0267Sriastradh 			break;
334*41ec0267Sriastradh 		case 3:
335*41ec0267Sriastradh 			ast->dram_type = AST_DRAM_8Gx16;
336*41ec0267Sriastradh 			break;
337*41ec0267Sriastradh 		}
338*41ec0267Sriastradh 	} else if (ast->chip == AST2300 || ast->chip == AST2400) {
339efa246c0Sriastradh 		switch (mcr_cfg & 0x03) {
340fcd0cb28Sriastradh 		case 0:
341fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_512Mx16;
342fcd0cb28Sriastradh 			break;
343fcd0cb28Sriastradh 		default:
344fcd0cb28Sriastradh 		case 1:
345fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_1Gx16;
346fcd0cb28Sriastradh 			break;
347fcd0cb28Sriastradh 		case 2:
348fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_2Gx16;
349fcd0cb28Sriastradh 			break;
350fcd0cb28Sriastradh 		case 3:
351fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_4Gx16;
352fcd0cb28Sriastradh 			break;
353fcd0cb28Sriastradh 		}
354fcd0cb28Sriastradh 	} else {
355efa246c0Sriastradh 		switch (mcr_cfg & 0x0c) {
356fcd0cb28Sriastradh 		case 0:
357fcd0cb28Sriastradh 		case 4:
358fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_512Mx16;
359fcd0cb28Sriastradh 			break;
360fcd0cb28Sriastradh 		case 8:
361efa246c0Sriastradh 			if (mcr_cfg & 0x40)
362fcd0cb28Sriastradh 				ast->dram_type = AST_DRAM_1Gx16;
363fcd0cb28Sriastradh 			else
364fcd0cb28Sriastradh 				ast->dram_type = AST_DRAM_512Mx32;
365fcd0cb28Sriastradh 			break;
366fcd0cb28Sriastradh 		case 0xc:
367fcd0cb28Sriastradh 			ast->dram_type = AST_DRAM_1Gx32;
368fcd0cb28Sriastradh 			break;
369fcd0cb28Sriastradh 		}
370fcd0cb28Sriastradh 	}
371fcd0cb28Sriastradh 
372efa246c0Sriastradh 	if (mcr_scu_strap & 0x2000)
373fcd0cb28Sriastradh 		ref_pll = 14318;
374fcd0cb28Sriastradh 	else
375fcd0cb28Sriastradh 		ref_pll = 12000;
376fcd0cb28Sriastradh 
377efa246c0Sriastradh 	denum = mcr_scu_mpll & 0x1f;
378efa246c0Sriastradh 	num = (mcr_scu_mpll & 0x3fe0) >> 5;
379efa246c0Sriastradh 	dsel = (mcr_scu_mpll & 0xc000) >> 14;
380efa246c0Sriastradh 	switch (dsel) {
381fcd0cb28Sriastradh 	case 3:
382fcd0cb28Sriastradh 		div = 0x4;
383fcd0cb28Sriastradh 		break;
384fcd0cb28Sriastradh 	case 2:
385fcd0cb28Sriastradh 	case 1:
386fcd0cb28Sriastradh 		div = 0x2;
387fcd0cb28Sriastradh 		break;
388fcd0cb28Sriastradh 	default:
389fcd0cb28Sriastradh 		div = 0x1;
390fcd0cb28Sriastradh 		break;
391fcd0cb28Sriastradh 	}
392*41ec0267Sriastradh 	ast->mclk = ref_pll * (num + 2) / ((denum + 2) * (div * 1000));
393fcd0cb28Sriastradh 	return 0;
394fcd0cb28Sriastradh }
395fcd0cb28Sriastradh 
ast_mode_config_mode_valid(struct drm_device * dev,const struct drm_display_mode * mode)396*41ec0267Sriastradh enum drm_mode_status ast_mode_config_mode_valid(struct drm_device *dev,
397*41ec0267Sriastradh 						const struct drm_display_mode *mode)
398fcd0cb28Sriastradh {
399*41ec0267Sriastradh 	static const unsigned long max_bpp = 4; /* DRM_FORMAT_XRGBA8888 */
400fcd0cb28Sriastradh 
401*41ec0267Sriastradh 	struct ast_private *ast = dev->dev_private;
402*41ec0267Sriastradh 	unsigned long fbsize, fbpages, max_fbpages;
403fcd0cb28Sriastradh 
404*41ec0267Sriastradh 	/* To support double buffering, a framebuffer may not
405*41ec0267Sriastradh 	 * consume more than half of the available VRAM.
406*41ec0267Sriastradh 	 */
407*41ec0267Sriastradh 	max_fbpages = (ast->vram_size / 2) >> PAGE_SHIFT;
408fcd0cb28Sriastradh 
409*41ec0267Sriastradh 	fbsize = mode->hdisplay * mode->vdisplay * max_bpp;
410*41ec0267Sriastradh 	fbpages = DIV_ROUND_UP(fbsize, PAGE_SIZE);
411fcd0cb28Sriastradh 
412*41ec0267Sriastradh 	if (fbpages > max_fbpages)
413*41ec0267Sriastradh 		return MODE_MEM;
414fcd0cb28Sriastradh 
415*41ec0267Sriastradh 	return MODE_OK;
416fcd0cb28Sriastradh }
417fcd0cb28Sriastradh 
418fcd0cb28Sriastradh static const struct drm_mode_config_funcs ast_mode_funcs = {
419*41ec0267Sriastradh 	.fb_create = drm_gem_fb_create,
420*41ec0267Sriastradh 	.mode_valid = ast_mode_config_mode_valid,
421*41ec0267Sriastradh 	.atomic_check = drm_atomic_helper_check,
422*41ec0267Sriastradh 	.atomic_commit = drm_atomic_helper_commit,
423fcd0cb28Sriastradh };
424fcd0cb28Sriastradh 
ast_get_vram_info(struct drm_device * dev)425fcd0cb28Sriastradh static u32 ast_get_vram_info(struct drm_device *dev)
426fcd0cb28Sriastradh {
427fcd0cb28Sriastradh 	struct ast_private *ast = dev->dev_private;
428fcd0cb28Sriastradh 	u8 jreg;
429efa246c0Sriastradh 	u32 vram_size;
430fcd0cb28Sriastradh 	ast_open_key(ast);
431fcd0cb28Sriastradh 
432efa246c0Sriastradh 	vram_size = AST_VIDMEM_DEFAULT_SIZE;
433fcd0cb28Sriastradh 	jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xaa, 0xff);
434fcd0cb28Sriastradh 	switch (jreg & 3) {
435efa246c0Sriastradh 	case 0: vram_size = AST_VIDMEM_SIZE_8M; break;
436efa246c0Sriastradh 	case 1: vram_size = AST_VIDMEM_SIZE_16M; break;
437efa246c0Sriastradh 	case 2: vram_size = AST_VIDMEM_SIZE_32M; break;
438efa246c0Sriastradh 	case 3: vram_size = AST_VIDMEM_SIZE_64M; break;
439fcd0cb28Sriastradh 	}
440efa246c0Sriastradh 
441efa246c0Sriastradh 	jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x99, 0xff);
442efa246c0Sriastradh 	switch (jreg & 0x03) {
443efa246c0Sriastradh 	case 1:
444efa246c0Sriastradh 		vram_size -= 0x100000;
445efa246c0Sriastradh 		break;
446efa246c0Sriastradh 	case 2:
447efa246c0Sriastradh 		vram_size -= 0x200000;
448efa246c0Sriastradh 		break;
449efa246c0Sriastradh 	case 3:
450efa246c0Sriastradh 		vram_size -= 0x400000;
451efa246c0Sriastradh 		break;
452efa246c0Sriastradh 	}
453efa246c0Sriastradh 
454efa246c0Sriastradh 	return vram_size;
455fcd0cb28Sriastradh }
456fcd0cb28Sriastradh 
ast_driver_load(struct drm_device * dev,unsigned long flags)457fcd0cb28Sriastradh int ast_driver_load(struct drm_device *dev, unsigned long flags)
458fcd0cb28Sriastradh {
459fcd0cb28Sriastradh 	struct ast_private *ast;
460efa246c0Sriastradh 	bool need_post;
461fcd0cb28Sriastradh 	int ret = 0;
462fcd0cb28Sriastradh 
463fcd0cb28Sriastradh 	ast = kzalloc(sizeof(struct ast_private), GFP_KERNEL);
464fcd0cb28Sriastradh 	if (!ast)
465fcd0cb28Sriastradh 		return -ENOMEM;
466fcd0cb28Sriastradh 
467fcd0cb28Sriastradh 	dev->dev_private = ast;
468fcd0cb28Sriastradh 	ast->dev = dev;
469fcd0cb28Sriastradh 
470fcd0cb28Sriastradh 	ast->regs = pci_iomap(dev->pdev, 1, 0);
471fcd0cb28Sriastradh 	if (!ast->regs) {
472fcd0cb28Sriastradh 		ret = -EIO;
473fcd0cb28Sriastradh 		goto out_free;
474fcd0cb28Sriastradh 	}
475efa246c0Sriastradh 
476efa246c0Sriastradh 	/*
477efa246c0Sriastradh 	 * If we don't have IO space at all, use MMIO now and
478efa246c0Sriastradh 	 * assume the chip has MMIO enabled by default (rev 0x20
479efa246c0Sriastradh 	 * and higher).
480efa246c0Sriastradh 	 */
481efa246c0Sriastradh 	if (!(pci_resource_flags(dev->pdev, 2) & IORESOURCE_IO)) {
482efa246c0Sriastradh 		DRM_INFO("platform has no IO space, trying MMIO\n");
483efa246c0Sriastradh 		ast->ioregs = ast->regs + AST_IO_MM_OFFSET;
484efa246c0Sriastradh 	}
485efa246c0Sriastradh 
486efa246c0Sriastradh 	/* "map" IO regs if the above hasn't done so already */
487efa246c0Sriastradh 	if (!ast->ioregs) {
488fcd0cb28Sriastradh 		ast->ioregs = pci_iomap(dev->pdev, 2, 0);
489fcd0cb28Sriastradh 		if (!ast->ioregs) {
490fcd0cb28Sriastradh 			ret = -EIO;
491fcd0cb28Sriastradh 			goto out_free;
492fcd0cb28Sriastradh 		}
493efa246c0Sriastradh 	}
494fcd0cb28Sriastradh 
495efa246c0Sriastradh 	ast_detect_chip(dev, &need_post);
496fcd0cb28Sriastradh 
497*41ec0267Sriastradh 	if (need_post)
498*41ec0267Sriastradh 		ast_post_gpu(dev);
499*41ec0267Sriastradh 
500fcd0cb28Sriastradh 	if (ast->chip != AST1180) {
501efa246c0Sriastradh 		ret = ast_get_dram_info(dev);
502efa246c0Sriastradh 		if (ret)
503efa246c0Sriastradh 			goto out_free;
504fcd0cb28Sriastradh 		ast->vram_size = ast_get_vram_info(dev);
505*41ec0267Sriastradh 		DRM_INFO("dram MCLK=%u Mhz type=%d bus_width=%d size=%08x\n",
506*41ec0267Sriastradh 			 ast->mclk, ast->dram_type,
507*41ec0267Sriastradh 			 ast->dram_bus_width, ast->vram_size);
508fcd0cb28Sriastradh 	}
509fcd0cb28Sriastradh 
510fcd0cb28Sriastradh 	ret = ast_mm_init(ast);
511fcd0cb28Sriastradh 	if (ret)
512fcd0cb28Sriastradh 		goto out_free;
513fcd0cb28Sriastradh 
514fcd0cb28Sriastradh 	drm_mode_config_init(dev);
515fcd0cb28Sriastradh 
516fcd0cb28Sriastradh 	dev->mode_config.funcs = (void *)&ast_mode_funcs;
517fcd0cb28Sriastradh 	dev->mode_config.min_width = 0;
518fcd0cb28Sriastradh 	dev->mode_config.min_height = 0;
519fcd0cb28Sriastradh 	dev->mode_config.preferred_depth = 24;
520fcd0cb28Sriastradh 	dev->mode_config.prefer_shadow = 1;
521efa246c0Sriastradh 	dev->mode_config.fb_base = pci_resource_start(ast->dev->pdev, 0);
522fcd0cb28Sriastradh 
523fcd0cb28Sriastradh 	if (ast->chip == AST2100 ||
524fcd0cb28Sriastradh 	    ast->chip == AST2200 ||
525fcd0cb28Sriastradh 	    ast->chip == AST2300 ||
526efa246c0Sriastradh 	    ast->chip == AST2400 ||
527*41ec0267Sriastradh 	    ast->chip == AST2500 ||
528fcd0cb28Sriastradh 	    ast->chip == AST1180) {
529fcd0cb28Sriastradh 		dev->mode_config.max_width = 1920;
530fcd0cb28Sriastradh 		dev->mode_config.max_height = 2048;
531fcd0cb28Sriastradh 	} else {
532fcd0cb28Sriastradh 		dev->mode_config.max_width = 1600;
533fcd0cb28Sriastradh 		dev->mode_config.max_height = 1200;
534fcd0cb28Sriastradh 	}
535fcd0cb28Sriastradh 
536fcd0cb28Sriastradh 	ret = ast_mode_init(dev);
537fcd0cb28Sriastradh 	if (ret)
538fcd0cb28Sriastradh 		goto out_free;
539fcd0cb28Sriastradh 
540*41ec0267Sriastradh 	drm_mode_config_reset(dev);
541*41ec0267Sriastradh 
542*41ec0267Sriastradh 	ret = drm_fbdev_generic_setup(dev, 32);
543fcd0cb28Sriastradh 	if (ret)
544fcd0cb28Sriastradh 		goto out_free;
545fcd0cb28Sriastradh 
546fcd0cb28Sriastradh 	return 0;
547fcd0cb28Sriastradh out_free:
548fcd0cb28Sriastradh 	kfree(ast);
549fcd0cb28Sriastradh 	dev->dev_private = NULL;
550fcd0cb28Sriastradh 	return ret;
551fcd0cb28Sriastradh }
552fcd0cb28Sriastradh 
ast_driver_unload(struct drm_device * dev)553*41ec0267Sriastradh void ast_driver_unload(struct drm_device *dev)
554fcd0cb28Sriastradh {
555fcd0cb28Sriastradh 	struct ast_private *ast = dev->dev_private;
556fcd0cb28Sriastradh 
557*41ec0267Sriastradh 	/* enable standard VGA decode */
558*41ec0267Sriastradh 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x04);
559*41ec0267Sriastradh 
560*41ec0267Sriastradh 	ast_release_firmware(dev);
561efa246c0Sriastradh 	kfree(ast->dp501_fw_addr);
562fcd0cb28Sriastradh 	ast_mode_fini(dev);
563fcd0cb28Sriastradh 	drm_mode_config_cleanup(dev);
564fcd0cb28Sriastradh 
565fcd0cb28Sriastradh 	ast_mm_fini(ast);
566*41ec0267Sriastradh 	if (ast->ioregs != ast->regs + AST_IO_MM_OFFSET)
567fcd0cb28Sriastradh 		pci_iounmap(dev->pdev, ast->ioregs);
568fcd0cb28Sriastradh 	pci_iounmap(dev->pdev, ast->regs);
569fcd0cb28Sriastradh 	kfree(ast);
570fcd0cb28Sriastradh }
571