xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/ppsmc.h (revision 41ec02673d281bbb3d38e6c78504ce6e30c228c1)
1*41ec0267Sriastradh /*	$NetBSD: ppsmc.h,v 1.3 2021/12/18 23:44:59 riastradh Exp $	*/
2efa246c0Sriastradh 
3efa246c0Sriastradh /*
4efa246c0Sriastradh  * Copyright 2011 Advanced Micro Devices, Inc.
5efa246c0Sriastradh  *
6efa246c0Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
7efa246c0Sriastradh  * copy of this software and associated documentation files (the "Software"),
8efa246c0Sriastradh  * to deal in the Software without restriction, including without limitation
9efa246c0Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10efa246c0Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
11efa246c0Sriastradh  * Software is furnished to do so, subject to the following conditions:
12efa246c0Sriastradh  *
13efa246c0Sriastradh  * The above copyright notice and this permission notice shall be included in
14efa246c0Sriastradh  * all copies or substantial portions of the Software.
15efa246c0Sriastradh  *
16efa246c0Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17efa246c0Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18efa246c0Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19efa246c0Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20efa246c0Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21efa246c0Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22efa246c0Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
23efa246c0Sriastradh  *
24efa246c0Sriastradh  */
25efa246c0Sriastradh #ifndef PP_SMC_H
26efa246c0Sriastradh #define PP_SMC_H
27efa246c0Sriastradh 
28efa246c0Sriastradh #pragma pack(push, 1)
29efa246c0Sriastradh 
30efa246c0Sriastradh #define PPSMC_SWSTATE_FLAG_DC                           0x01
31efa246c0Sriastradh #define PPSMC_SWSTATE_FLAG_UVD                          0x02
32efa246c0Sriastradh #define PPSMC_SWSTATE_FLAG_VCE                          0x04
33efa246c0Sriastradh #define PPSMC_SWSTATE_FLAG_PCIE_X1                      0x08
34efa246c0Sriastradh 
35efa246c0Sriastradh #define PPSMC_THERMAL_PROTECT_TYPE_INTERNAL             0x00
36efa246c0Sriastradh #define PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL             0x01
37efa246c0Sriastradh #define PPSMC_THERMAL_PROTECT_TYPE_NONE                 0xff
38efa246c0Sriastradh 
39efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_GPIO_DC                        0x01
40efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_STEPVDDC                       0x02
41efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_GDDR5                          0x04
42efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_DISABLE_BABYSTEP               0x08
43efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_REGULATOR_HOT                  0x10
44efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_REGULATOR_HOT_ANALOG           0x20
45efa246c0Sriastradh #define PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO        0x40
46efa246c0Sriastradh 
47efa246c0Sriastradh #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_MASK              0x07
48efa246c0Sriastradh #define PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK     0x08
49efa246c0Sriastradh #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTODPMLOWSTATE   0x00
50efa246c0Sriastradh #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE  0x01
51efa246c0Sriastradh #define PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH      0x02
52efa246c0Sriastradh 
53efa246c0Sriastradh #define PPSMC_DISPLAY_WATERMARK_LOW                     0
54efa246c0Sriastradh #define PPSMC_DISPLAY_WATERMARK_HIGH                    1
55efa246c0Sriastradh 
56efa246c0Sriastradh #define PPSMC_STATEFLAG_AUTO_PULSE_SKIP    0x01
57efa246c0Sriastradh #define PPSMC_STATEFLAG_POWERBOOST         0x02
58efa246c0Sriastradh #define PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE 0x20
59efa246c0Sriastradh #define PPSMC_STATEFLAG_DEEPSLEEP_BYPASS   0x40
60efa246c0Sriastradh 
61efa246c0Sriastradh #define FDO_MODE_HARDWARE 0
62efa246c0Sriastradh #define FDO_MODE_PIECE_WISE_LINEAR 1
63efa246c0Sriastradh 
64efa246c0Sriastradh enum FAN_CONTROL {
65efa246c0Sriastradh 	FAN_CONTROL_FUZZY,
66efa246c0Sriastradh 	FAN_CONTROL_TABLE
67efa246c0Sriastradh };
68efa246c0Sriastradh 
69efa246c0Sriastradh #define PPSMC_Result_OK             ((uint8_t)0x01)
70efa246c0Sriastradh #define PPSMC_Result_Failed         ((uint8_t)0xFF)
71efa246c0Sriastradh 
72efa246c0Sriastradh typedef uint8_t PPSMC_Result;
73efa246c0Sriastradh 
74efa246c0Sriastradh #define PPSMC_MSG_Halt                      ((uint8_t)0x10)
75efa246c0Sriastradh #define PPSMC_MSG_Resume                    ((uint8_t)0x11)
76efa246c0Sriastradh #define PPSMC_MSG_ZeroLevelsDisabled        ((uint8_t)0x13)
77efa246c0Sriastradh #define PPSMC_MSG_OneLevelsDisabled         ((uint8_t)0x14)
78efa246c0Sriastradh #define PPSMC_MSG_TwoLevelsDisabled         ((uint8_t)0x15)
79efa246c0Sriastradh #define PPSMC_MSG_EnableThermalInterrupt    ((uint8_t)0x16)
80efa246c0Sriastradh #define PPSMC_MSG_RunningOnAC               ((uint8_t)0x17)
81efa246c0Sriastradh #define PPSMC_MSG_SwitchToSwState           ((uint8_t)0x20)
82efa246c0Sriastradh #define PPSMC_MSG_SwitchToInitialState      ((uint8_t)0x40)
83efa246c0Sriastradh #define PPSMC_MSG_NoForcedLevel             ((uint8_t)0x41)
84efa246c0Sriastradh #define PPSMC_MSG_ForceHigh                 ((uint8_t)0x42)
85efa246c0Sriastradh #define PPSMC_MSG_ForceMediumOrHigh         ((uint8_t)0x43)
86efa246c0Sriastradh #define PPSMC_MSG_SwitchToMinimumPower      ((uint8_t)0x51)
87efa246c0Sriastradh #define PPSMC_MSG_ResumeFromMinimumPower    ((uint8_t)0x52)
88efa246c0Sriastradh #define PPSMC_MSG_EnableCac                 ((uint8_t)0x53)
89efa246c0Sriastradh #define PPSMC_MSG_DisableCac                ((uint8_t)0x54)
90efa246c0Sriastradh #define PPSMC_TDPClampingActive             ((uint8_t)0x59)
91efa246c0Sriastradh #define PPSMC_TDPClampingInactive           ((uint8_t)0x5A)
92efa246c0Sriastradh #define PPSMC_StartFanControl               ((uint8_t)0x5B)
93efa246c0Sriastradh #define PPSMC_StopFanControl                ((uint8_t)0x5C)
94efa246c0Sriastradh #define PPSMC_MSG_NoDisplay                 ((uint8_t)0x5D)
95*41ec0267Sriastradh #define PPSMC_NoDisplay                     ((uint8_t)0x5D)
96efa246c0Sriastradh #define PPSMC_MSG_HasDisplay                ((uint8_t)0x5E)
97*41ec0267Sriastradh #define PPSMC_HasDisplay                    ((uint8_t)0x5E)
98efa246c0Sriastradh #define PPSMC_MSG_UVDPowerOFF               ((uint8_t)0x60)
99efa246c0Sriastradh #define PPSMC_MSG_UVDPowerON                ((uint8_t)0x61)
100efa246c0Sriastradh #define PPSMC_MSG_EnableULV                 ((uint8_t)0x62)
101efa246c0Sriastradh #define PPSMC_MSG_DisableULV                ((uint8_t)0x63)
102efa246c0Sriastradh #define PPSMC_MSG_EnterULV                  ((uint8_t)0x64)
103efa246c0Sriastradh #define PPSMC_MSG_ExitULV                   ((uint8_t)0x65)
104efa246c0Sriastradh #define PPSMC_CACLongTermAvgEnable          ((uint8_t)0x6E)
105efa246c0Sriastradh #define PPSMC_CACLongTermAvgDisable         ((uint8_t)0x6F)
106efa246c0Sriastradh #define PPSMC_MSG_CollectCAC_PowerCorreln   ((uint8_t)0x7A)
107efa246c0Sriastradh #define PPSMC_FlushDataCache                ((uint8_t)0x80)
108efa246c0Sriastradh #define PPSMC_MSG_SetEnabledLevels          ((uint8_t)0x82)
109efa246c0Sriastradh #define PPSMC_MSG_SetForcedLevels           ((uint8_t)0x83)
110efa246c0Sriastradh #define PPSMC_MSG_ResetToDefaults           ((uint8_t)0x84)
111efa246c0Sriastradh #define PPSMC_MSG_EnableDTE                 ((uint8_t)0x87)
112efa246c0Sriastradh #define PPSMC_MSG_DisableDTE                ((uint8_t)0x88)
113efa246c0Sriastradh #define PPSMC_MSG_ThrottleOVRDSCLKDS        ((uint8_t)0x96)
114efa246c0Sriastradh #define PPSMC_MSG_CancelThrottleOVRDSCLKDS  ((uint8_t)0x97)
115*41ec0267Sriastradh #define PPSMC_MSG_EnableACDCGPIOInterrupt   ((uint16_t) 0x149)
116efa246c0Sriastradh 
117efa246c0Sriastradh /* CI/KV/KB */
118efa246c0Sriastradh #define PPSMC_MSG_UVDDPM_SetEnabledMask       ((uint16_t) 0x12D)
119efa246c0Sriastradh #define PPSMC_MSG_VCEDPM_SetEnabledMask       ((uint16_t) 0x12E)
120efa246c0Sriastradh #define PPSMC_MSG_ACPDPM_SetEnabledMask       ((uint16_t) 0x12F)
121efa246c0Sriastradh #define PPSMC_MSG_SAMUDPM_SetEnabledMask      ((uint16_t) 0x130)
122efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_ForceState          ((uint16_t) 0x131)
123efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_NoForcedLevel       ((uint16_t) 0x132)
124efa246c0Sriastradh #define PPSMC_MSG_Thermal_Cntl_Disable        ((uint16_t) 0x133)
125efa246c0Sriastradh #define PPSMC_MSG_Voltage_Cntl_Disable        ((uint16_t) 0x135)
126efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_Enable              ((uint16_t) 0x136)
127efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_Disable             ((uint16_t) 0x13d)
128efa246c0Sriastradh #define PPSMC_MSG_ACPPowerOFF                 ((uint16_t) 0x137)
129efa246c0Sriastradh #define PPSMC_MSG_ACPPowerON                  ((uint16_t) 0x138)
130efa246c0Sriastradh #define PPSMC_MSG_SAMPowerOFF                 ((uint16_t) 0x139)
131efa246c0Sriastradh #define PPSMC_MSG_SAMPowerON                  ((uint16_t) 0x13a)
132efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_Disable             ((uint16_t) 0x13d)
133efa246c0Sriastradh #define PPSMC_MSG_NBDPM_Enable                ((uint16_t) 0x140)
134efa246c0Sriastradh #define PPSMC_MSG_NBDPM_Disable               ((uint16_t) 0x141)
135efa246c0Sriastradh #define PPSMC_MSG_SCLKDPM_SetEnabledMask      ((uint16_t) 0x145)
136efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_SetEnabledMask      ((uint16_t) 0x146)
137efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_ForceLevel          ((uint16_t) 0x147)
138efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_UnForceLevel        ((uint16_t) 0x148)
139efa246c0Sriastradh #define PPSMC_MSG_EnableVRHotGPIOInterrupt    ((uint16_t) 0x14a)
140efa246c0Sriastradh #define PPSMC_MSG_DPM_Enable                  ((uint16_t) 0x14e)
141efa246c0Sriastradh #define PPSMC_MSG_DPM_Disable                 ((uint16_t) 0x14f)
142efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_Enable              ((uint16_t) 0x150)
143efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_Disable             ((uint16_t) 0x151)
144efa246c0Sriastradh #define PPSMC_MSG_UVDDPM_Enable               ((uint16_t) 0x154)
145efa246c0Sriastradh #define PPSMC_MSG_UVDDPM_Disable              ((uint16_t) 0x155)
146efa246c0Sriastradh #define PPSMC_MSG_SAMUDPM_Enable              ((uint16_t) 0x156)
147efa246c0Sriastradh #define PPSMC_MSG_SAMUDPM_Disable             ((uint16_t) 0x157)
148efa246c0Sriastradh #define PPSMC_MSG_ACPDPM_Enable               ((uint16_t) 0x158)
149efa246c0Sriastradh #define PPSMC_MSG_ACPDPM_Disable              ((uint16_t) 0x159)
150efa246c0Sriastradh #define PPSMC_MSG_VCEDPM_Enable               ((uint16_t) 0x15a)
151efa246c0Sriastradh #define PPSMC_MSG_VCEDPM_Disable              ((uint16_t) 0x15b)
152efa246c0Sriastradh #define PPSMC_MSG_VddC_Request                ((uint16_t) 0x15f)
153efa246c0Sriastradh #define PPSMC_MSG_SCLKDPM_GetEnabledMask      ((uint16_t) 0x162)
154efa246c0Sriastradh #define PPSMC_MSG_PCIeDPM_SetEnabledMask      ((uint16_t) 0x167)
155efa246c0Sriastradh #define PPSMC_MSG_TDCLimitEnable              ((uint16_t) 0x169)
156efa246c0Sriastradh #define PPSMC_MSG_TDCLimitDisable             ((uint16_t) 0x16a)
157efa246c0Sriastradh #define PPSMC_MSG_PkgPwrLimitEnable           ((uint16_t) 0x185)
158efa246c0Sriastradh #define PPSMC_MSG_PkgPwrLimitDisable          ((uint16_t) 0x186)
159efa246c0Sriastradh #define PPSMC_MSG_PkgPwrSetLimit              ((uint16_t) 0x187)
160efa246c0Sriastradh #define PPSMC_MSG_OverDriveSetTargetTdp       ((uint16_t) 0x188)
161efa246c0Sriastradh #define PPSMC_MSG_SCLKDPM_FreezeLevel         ((uint16_t) 0x189)
162efa246c0Sriastradh #define PPSMC_MSG_SCLKDPM_UnfreezeLevel       ((uint16_t) 0x18A)
163efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_FreezeLevel         ((uint16_t) 0x18B)
164efa246c0Sriastradh #define PPSMC_MSG_MCLKDPM_UnfreezeLevel       ((uint16_t) 0x18C)
165efa246c0Sriastradh #define PPSMC_MSG_MASTER_DeepSleep_ON         ((uint16_t) 0x18F)
166efa246c0Sriastradh #define PPSMC_MSG_MASTER_DeepSleep_OFF        ((uint16_t) 0x190)
167efa246c0Sriastradh #define PPSMC_MSG_Remove_DC_Clamp             ((uint16_t) 0x191)
168efa246c0Sriastradh #define PPSMC_MSG_SetFanPwmMax                ((uint16_t) 0x19A)
169*41ec0267Sriastradh #define PPSMC_MSG_SetFanRpmMax                ((uint16_t) 0x205)
170efa246c0Sriastradh 
171efa246c0Sriastradh #define PPSMC_MSG_ENABLE_THERMAL_DPM          ((uint16_t) 0x19C)
172efa246c0Sriastradh #define PPSMC_MSG_DISABLE_THERMAL_DPM         ((uint16_t) 0x19D)
173efa246c0Sriastradh 
174efa246c0Sriastradh #define PPSMC_MSG_API_GetSclkFrequency        ((uint16_t) 0x200)
175efa246c0Sriastradh #define PPSMC_MSG_API_GetMclkFrequency        ((uint16_t) 0x201)
176efa246c0Sriastradh 
177efa246c0Sriastradh /* TN */
178efa246c0Sriastradh #define PPSMC_MSG_DPM_Config                ((uint32_t) 0x102)
179efa246c0Sriastradh #define PPSMC_MSG_DPM_ForceState            ((uint32_t) 0x104)
180efa246c0Sriastradh #define PPSMC_MSG_PG_SIMD_Config            ((uint32_t) 0x108)
181efa246c0Sriastradh #define PPSMC_MSG_Voltage_Cntl_Enable       ((uint32_t) 0x109)
182efa246c0Sriastradh #define PPSMC_MSG_Thermal_Cntl_Enable       ((uint32_t) 0x10a)
183efa246c0Sriastradh #define PPSMC_MSG_VCEPowerOFF               ((uint32_t) 0x10e)
184efa246c0Sriastradh #define PPSMC_MSG_VCEPowerON                ((uint32_t) 0x10f)
185efa246c0Sriastradh #define PPSMC_MSG_DPM_N_LevelsDisabled      ((uint32_t) 0x112)
186efa246c0Sriastradh #define PPSMC_MSG_DCE_RemoveVoltageAdjustment   ((uint32_t) 0x11d)
187efa246c0Sriastradh #define PPSMC_MSG_DCE_AllowVoltageAdjustment    ((uint32_t) 0x11e)
188efa246c0Sriastradh #define PPSMC_MSG_EnableBAPM                ((uint32_t) 0x120)
189efa246c0Sriastradh #define PPSMC_MSG_DisableBAPM               ((uint32_t) 0x121)
190efa246c0Sriastradh #define PPSMC_MSG_UVD_DPM_Config            ((uint32_t) 0x124)
191efa246c0Sriastradh 
192efa246c0Sriastradh #define PPSMC_MSG_DRV_DRAM_ADDR_HI            ((uint16_t) 0x250)
193efa246c0Sriastradh #define PPSMC_MSG_DRV_DRAM_ADDR_LO            ((uint16_t) 0x251)
194efa246c0Sriastradh #define PPSMC_MSG_SMU_DRAM_ADDR_HI            ((uint16_t) 0x252)
195efa246c0Sriastradh #define PPSMC_MSG_SMU_DRAM_ADDR_LO            ((uint16_t) 0x253)
196efa246c0Sriastradh #define PPSMC_MSG_LoadUcodes                  ((uint16_t) 0x254)
197efa246c0Sriastradh 
198efa246c0Sriastradh typedef uint16_t PPSMC_Msg;
199efa246c0Sriastradh 
200efa246c0Sriastradh #pragma pack(pop)
201efa246c0Sriastradh 
202efa246c0Sriastradh #endif
203